xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/panel/panel-sitronix-st7701.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2019, Amarula Solutions.
4*4882a593Smuzhiyun  * Author: Jagan Teki <jagan@amarulasolutions.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
8*4882a593Smuzhiyun #include <drm/drm_modes.h>
9*4882a593Smuzhiyun #include <drm/drm_panel.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <video/mipi_display.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Command2 BKx selection command */
20*4882a593Smuzhiyun #define DSI_CMD2BKX_SEL			0xFF
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Command2, BK0 commands */
23*4882a593Smuzhiyun #define DSI_CMD2_BK0_PVGAMCTRL		0xB0 /* Positive Voltage Gamma Control */
24*4882a593Smuzhiyun #define DSI_CMD2_BK0_NVGAMCTRL		0xB1 /* Negative Voltage Gamma Control */
25*4882a593Smuzhiyun #define DSI_CMD2_BK0_LNESET		0xC0 /* Display Line setting */
26*4882a593Smuzhiyun #define DSI_CMD2_BK0_PORCTRL		0xC1 /* Porch control */
27*4882a593Smuzhiyun #define DSI_CMD2_BK0_INVSEL		0xC2 /* Inversion selection, Frame Rate Control */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Command2, BK1 commands */
30*4882a593Smuzhiyun #define DSI_CMD2_BK1_VRHS		0xB0 /* Vop amplitude setting */
31*4882a593Smuzhiyun #define DSI_CMD2_BK1_VCOM		0xB1 /* VCOM amplitude setting */
32*4882a593Smuzhiyun #define DSI_CMD2_BK1_VGHSS		0xB2 /* VGH Voltage setting */
33*4882a593Smuzhiyun #define DSI_CMD2_BK1_TESTCMD		0xB3 /* TEST Command Setting */
34*4882a593Smuzhiyun #define DSI_CMD2_BK1_VGLS		0xB5 /* VGL Voltage setting */
35*4882a593Smuzhiyun #define DSI_CMD2_BK1_PWCTLR1		0xB7 /* Power Control 1 */
36*4882a593Smuzhiyun #define DSI_CMD2_BK1_PWCTLR2		0xB8 /* Power Control 2 */
37*4882a593Smuzhiyun #define DSI_CMD2_BK1_SPD1		0xC1 /* Source pre_drive timing set1 */
38*4882a593Smuzhiyun #define DSI_CMD2_BK1_SPD2		0xC2 /* Source EQ2 Setting */
39*4882a593Smuzhiyun #define DSI_CMD2_BK1_MIPISET1		0xD0 /* MIPI Setting 1 */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /**
42*4882a593Smuzhiyun  * Command2 with BK function selection.
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * BIT[4, 0]: [CN2, BKXSEL]
45*4882a593Smuzhiyun  * 10 = CMD2BK0, Command2 BK0
46*4882a593Smuzhiyun  * 11 = CMD2BK1, Command2 BK1
47*4882a593Smuzhiyun  * 00 = Command2 disable
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun #define DSI_CMD2BK1_SEL			0x11
50*4882a593Smuzhiyun #define DSI_CMD2BK0_SEL			0x10
51*4882a593Smuzhiyun #define DSI_CMD2BKX_SEL_NONE		0x00
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* Command2, BK0 bytes */
54*4882a593Smuzhiyun #define DSI_LINESET_LINE		0x69
55*4882a593Smuzhiyun #define DSI_LINESET_LDE_EN		BIT(7)
56*4882a593Smuzhiyun #define DSI_LINESET_LINEDELTA		GENMASK(1, 0)
57*4882a593Smuzhiyun #define DSI_CMD2_BK0_LNESET_B1		DSI_LINESET_LINEDELTA
58*4882a593Smuzhiyun #define DSI_CMD2_BK0_LNESET_B0		(DSI_LINESET_LDE_EN | DSI_LINESET_LINE)
59*4882a593Smuzhiyun #define DSI_INVSEL_DEFAULT		GENMASK(5, 4)
60*4882a593Smuzhiyun #define DSI_INVSEL_NLINV		GENMASK(2, 0)
61*4882a593Smuzhiyun #define DSI_INVSEL_RTNI			GENMASK(2, 1)
62*4882a593Smuzhiyun #define DSI_CMD2_BK0_INVSEL_B1		DSI_INVSEL_RTNI
63*4882a593Smuzhiyun #define DSI_CMD2_BK0_INVSEL_B0		(DSI_INVSEL_DEFAULT | DSI_INVSEL_NLINV)
64*4882a593Smuzhiyun #define DSI_CMD2_BK0_PORCTRL_B0(m)	((m)->vtotal - (m)->vsync_end)
65*4882a593Smuzhiyun #define DSI_CMD2_BK0_PORCTRL_B1(m)	((m)->vsync_start - (m)->vdisplay)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Command2, BK1 bytes */
68*4882a593Smuzhiyun #define DSI_CMD2_BK1_VRHA_SET		0x45
69*4882a593Smuzhiyun #define DSI_CMD2_BK1_VCOM_SET		0x13
70*4882a593Smuzhiyun #define DSI_CMD2_BK1_VGHSS_SET		GENMASK(2, 0)
71*4882a593Smuzhiyun #define DSI_CMD2_BK1_TESTCMD_VAL	BIT(7)
72*4882a593Smuzhiyun #define DSI_VGLS_DEFAULT		BIT(6)
73*4882a593Smuzhiyun #define DSI_VGLS_SEL			GENMASK(2, 0)
74*4882a593Smuzhiyun #define DSI_CMD2_BK1_VGLS_SET		(DSI_VGLS_DEFAULT | DSI_VGLS_SEL)
75*4882a593Smuzhiyun #define DSI_PWCTLR1_AP			BIT(7) /* Gamma OP bias, max */
76*4882a593Smuzhiyun #define DSI_PWCTLR1_APIS		BIT(2) /* Source OP input bias, min */
77*4882a593Smuzhiyun #define DSI_PWCTLR1_APOS		BIT(0) /* Source OP output bias, min */
78*4882a593Smuzhiyun #define DSI_CMD2_BK1_PWCTLR1_SET	(DSI_PWCTLR1_AP | DSI_PWCTLR1_APIS | \
79*4882a593Smuzhiyun 					DSI_PWCTLR1_APOS)
80*4882a593Smuzhiyun #define DSI_PWCTLR2_AVDD		BIT(5) /* AVDD 6.6v */
81*4882a593Smuzhiyun #define DSI_PWCTLR2_AVCL		0x0    /* AVCL -4.4v */
82*4882a593Smuzhiyun #define DSI_CMD2_BK1_PWCTLR2_SET	(DSI_PWCTLR2_AVDD | DSI_PWCTLR2_AVCL)
83*4882a593Smuzhiyun #define DSI_SPD1_T2D			BIT(3)
84*4882a593Smuzhiyun #define DSI_CMD2_BK1_SPD1_SET		(GENMASK(6, 4) | DSI_SPD1_T2D)
85*4882a593Smuzhiyun #define DSI_CMD2_BK1_SPD2_SET		DSI_CMD2_BK1_SPD1_SET
86*4882a593Smuzhiyun #define DSI_MIPISET1_EOT_EN		BIT(3)
87*4882a593Smuzhiyun #define DSI_CMD2_BK1_MIPISET1_SET	(BIT(7) | DSI_MIPISET1_EOT_EN)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun struct st7701_panel_desc {
90*4882a593Smuzhiyun 	const struct drm_display_mode *mode;
91*4882a593Smuzhiyun 	unsigned int lanes;
92*4882a593Smuzhiyun 	unsigned long flags;
93*4882a593Smuzhiyun 	enum mipi_dsi_pixel_format format;
94*4882a593Smuzhiyun 	const char *const *supply_names;
95*4882a593Smuzhiyun 	unsigned int num_supplies;
96*4882a593Smuzhiyun 	unsigned int panel_sleep_delay;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct st7701 {
100*4882a593Smuzhiyun 	struct drm_panel panel;
101*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi;
102*4882a593Smuzhiyun 	const struct st7701_panel_desc *desc;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	struct regulator_bulk_data *supplies;
105*4882a593Smuzhiyun 	struct gpio_desc *reset;
106*4882a593Smuzhiyun 	unsigned int sleep_delay;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
panel_to_st7701(struct drm_panel * panel)109*4882a593Smuzhiyun static inline struct st7701 *panel_to_st7701(struct drm_panel *panel)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	return container_of(panel, struct st7701, panel);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
st7701_dsi_write(struct st7701 * st7701,const void * seq,size_t len)114*4882a593Smuzhiyun static inline int st7701_dsi_write(struct st7701 *st7701, const void *seq,
115*4882a593Smuzhiyun 				   size_t len)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	return mipi_dsi_dcs_write_buffer(st7701->dsi, seq, len);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define ST7701_DSI(st7701, seq...)				\
121*4882a593Smuzhiyun 	{							\
122*4882a593Smuzhiyun 		const u8 d[] = { seq };				\
123*4882a593Smuzhiyun 		st7701_dsi_write(st7701, d, ARRAY_SIZE(d));	\
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
st7701_init_sequence(struct st7701 * st7701)126*4882a593Smuzhiyun static void st7701_init_sequence(struct st7701 *st7701)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	const struct drm_display_mode *mode = st7701->desc->mode;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	ST7701_DSI(st7701, MIPI_DCS_SOFT_RESET, 0x00);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* We need to wait 5ms before sending new commands */
133*4882a593Smuzhiyun 	msleep(5);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	ST7701_DSI(st7701, MIPI_DCS_EXIT_SLEEP_MODE, 0x00);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	msleep(st7701->sleep_delay);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Command2, BK0 */
140*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2BKX_SEL,
141*4882a593Smuzhiyun 		   0x77, 0x01, 0x00, 0x00, DSI_CMD2BK0_SEL);
142*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK0_PVGAMCTRL, 0x00, 0x0E, 0x15, 0x0F,
143*4882a593Smuzhiyun 		   0x11, 0x08, 0x08, 0x08, 0x08, 0x23, 0x04, 0x13, 0x12,
144*4882a593Smuzhiyun 		   0x2B, 0x34, 0x1F);
145*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK0_NVGAMCTRL, 0x00, 0x0E, 0x95, 0x0F,
146*4882a593Smuzhiyun 		   0x13, 0x07, 0x09, 0x08, 0x08, 0x22, 0x04, 0x10, 0x0E,
147*4882a593Smuzhiyun 		   0x2C, 0x34, 0x1F);
148*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK0_LNESET,
149*4882a593Smuzhiyun 		   DSI_CMD2_BK0_LNESET_B0, DSI_CMD2_BK0_LNESET_B1);
150*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK0_PORCTRL,
151*4882a593Smuzhiyun 		   DSI_CMD2_BK0_PORCTRL_B0(mode),
152*4882a593Smuzhiyun 		   DSI_CMD2_BK0_PORCTRL_B1(mode));
153*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK0_INVSEL,
154*4882a593Smuzhiyun 		   DSI_CMD2_BK0_INVSEL_B0, DSI_CMD2_BK0_INVSEL_B1);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* Command2, BK1 */
157*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2BKX_SEL,
158*4882a593Smuzhiyun 			0x77, 0x01, 0x00, 0x00, DSI_CMD2BK1_SEL);
159*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_VRHS, DSI_CMD2_BK1_VRHA_SET);
160*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_VCOM, DSI_CMD2_BK1_VCOM_SET);
161*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_VGHSS, DSI_CMD2_BK1_VGHSS_SET);
162*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_TESTCMD, DSI_CMD2_BK1_TESTCMD_VAL);
163*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_VGLS, DSI_CMD2_BK1_VGLS_SET);
164*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_PWCTLR1, DSI_CMD2_BK1_PWCTLR1_SET);
165*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_PWCTLR2, DSI_CMD2_BK1_PWCTLR2_SET);
166*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_SPD1, DSI_CMD2_BK1_SPD1_SET);
167*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_SPD2, DSI_CMD2_BK1_SPD2_SET);
168*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2_BK1_MIPISET1, DSI_CMD2_BK1_MIPISET1_SET);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/**
171*4882a593Smuzhiyun 	 * ST7701_SPEC_V1.2 is unable to provide enough information above this
172*4882a593Smuzhiyun 	 * specific command sequence, so grab the same from vendor BSP driver.
173*4882a593Smuzhiyun 	 */
174*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE0, 0x00, 0x00, 0x02);
175*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE1, 0x0B, 0x00, 0x0D, 0x00, 0x0C, 0x00, 0x0E,
176*4882a593Smuzhiyun 		   0x00, 0x00, 0x44, 0x44);
177*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE2, 0x33, 0x33, 0x44, 0x44, 0x64, 0x00, 0x66,
178*4882a593Smuzhiyun 		   0x00, 0x65, 0x00, 0x67, 0x00, 0x00);
179*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE3, 0x00, 0x00, 0x33, 0x33);
180*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE4, 0x44, 0x44);
181*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE5, 0x0C, 0x78, 0x3C, 0xA0, 0x0E, 0x78, 0x3C,
182*4882a593Smuzhiyun 		   0xA0, 0x10, 0x78, 0x3C, 0xA0, 0x12, 0x78, 0x3C, 0xA0);
183*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE6, 0x00, 0x00, 0x33, 0x33);
184*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE7, 0x44, 0x44);
185*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xE8, 0x0D, 0x78, 0x3C, 0xA0, 0x0F, 0x78, 0x3C,
186*4882a593Smuzhiyun 		   0xA0, 0x11, 0x78, 0x3C, 0xA0, 0x13, 0x78, 0x3C, 0xA0);
187*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xEB, 0x02, 0x02, 0x39, 0x39, 0xEE, 0x44, 0x00);
188*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xEC, 0x00, 0x00);
189*4882a593Smuzhiyun 	ST7701_DSI(st7701, 0xED, 0xFF, 0xF1, 0x04, 0x56, 0x72, 0x3F, 0xFF,
190*4882a593Smuzhiyun 		   0xFF, 0xFF, 0xFF, 0xF3, 0x27, 0x65, 0x40, 0x1F, 0xFF);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* disable Command2 */
193*4882a593Smuzhiyun 	ST7701_DSI(st7701, DSI_CMD2BKX_SEL,
194*4882a593Smuzhiyun 		   0x77, 0x01, 0x00, 0x00, DSI_CMD2BKX_SEL_NONE);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
st7701_prepare(struct drm_panel * panel)197*4882a593Smuzhiyun static int st7701_prepare(struct drm_panel *panel)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct st7701 *st7701 = panel_to_st7701(panel);
200*4882a593Smuzhiyun 	int ret;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	gpiod_set_value(st7701->reset, 0);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	ret = regulator_bulk_enable(st7701->desc->num_supplies,
205*4882a593Smuzhiyun 				    st7701->supplies);
206*4882a593Smuzhiyun 	if (ret < 0)
207*4882a593Smuzhiyun 		return ret;
208*4882a593Smuzhiyun 	msleep(20);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	gpiod_set_value(st7701->reset, 1);
211*4882a593Smuzhiyun 	msleep(150);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	st7701_init_sequence(st7701);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
st7701_enable(struct drm_panel * panel)218*4882a593Smuzhiyun static int st7701_enable(struct drm_panel *panel)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct st7701 *st7701 = panel_to_st7701(panel);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	ST7701_DSI(st7701, MIPI_DCS_SET_DISPLAY_ON, 0x00);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
st7701_disable(struct drm_panel * panel)227*4882a593Smuzhiyun static int st7701_disable(struct drm_panel *panel)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct st7701 *st7701 = panel_to_st7701(panel);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	ST7701_DSI(st7701, MIPI_DCS_SET_DISPLAY_OFF, 0x00);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
st7701_unprepare(struct drm_panel * panel)236*4882a593Smuzhiyun static int st7701_unprepare(struct drm_panel *panel)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct st7701 *st7701 = panel_to_st7701(panel);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	ST7701_DSI(st7701, MIPI_DCS_ENTER_SLEEP_MODE, 0x00);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	msleep(st7701->sleep_delay);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	gpiod_set_value(st7701->reset, 0);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/**
247*4882a593Smuzhiyun 	 * During the Resetting period, the display will be blanked
248*4882a593Smuzhiyun 	 * (The display is entering blanking sequence, which maximum
249*4882a593Smuzhiyun 	 * time is 120 ms, when Reset Starts in Sleep Out –mode. The
250*4882a593Smuzhiyun 	 * display remains the blank state in Sleep In –mode.) and
251*4882a593Smuzhiyun 	 * then return to Default condition for Hardware Reset.
252*4882a593Smuzhiyun 	 *
253*4882a593Smuzhiyun 	 * So we need wait sleep_delay time to make sure reset completed.
254*4882a593Smuzhiyun 	 */
255*4882a593Smuzhiyun 	msleep(st7701->sleep_delay);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	regulator_bulk_disable(st7701->desc->num_supplies, st7701->supplies);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
st7701_get_modes(struct drm_panel * panel,struct drm_connector * connector)262*4882a593Smuzhiyun static int st7701_get_modes(struct drm_panel *panel,
263*4882a593Smuzhiyun 			    struct drm_connector *connector)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct st7701 *st7701 = panel_to_st7701(panel);
266*4882a593Smuzhiyun 	const struct drm_display_mode *desc_mode = st7701->desc->mode;
267*4882a593Smuzhiyun 	struct drm_display_mode *mode;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	mode = drm_mode_duplicate(connector->dev, desc_mode);
270*4882a593Smuzhiyun 	if (!mode) {
271*4882a593Smuzhiyun 		dev_err(&st7701->dsi->dev, "failed to add mode %ux%u@%u\n",
272*4882a593Smuzhiyun 			desc_mode->hdisplay, desc_mode->vdisplay,
273*4882a593Smuzhiyun 			drm_mode_vrefresh(desc_mode));
274*4882a593Smuzhiyun 		return -ENOMEM;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	drm_mode_set_name(mode);
278*4882a593Smuzhiyun 	drm_mode_probed_add(connector, mode);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	connector->display_info.width_mm = desc_mode->width_mm;
281*4882a593Smuzhiyun 	connector->display_info.height_mm = desc_mode->height_mm;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 1;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const struct drm_panel_funcs st7701_funcs = {
287*4882a593Smuzhiyun 	.disable	= st7701_disable,
288*4882a593Smuzhiyun 	.unprepare	= st7701_unprepare,
289*4882a593Smuzhiyun 	.prepare	= st7701_prepare,
290*4882a593Smuzhiyun 	.enable		= st7701_enable,
291*4882a593Smuzhiyun 	.get_modes	= st7701_get_modes,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const struct drm_display_mode ts8550b_mode = {
295*4882a593Smuzhiyun 	.clock		= 27500,
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	.hdisplay	= 480,
298*4882a593Smuzhiyun 	.hsync_start	= 480 + 38,
299*4882a593Smuzhiyun 	.hsync_end	= 480 + 38 + 12,
300*4882a593Smuzhiyun 	.htotal		= 480 + 38 + 12 + 12,
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	.vdisplay	= 854,
303*4882a593Smuzhiyun 	.vsync_start	= 854 + 18,
304*4882a593Smuzhiyun 	.vsync_end	= 854 + 18 + 8,
305*4882a593Smuzhiyun 	.vtotal		= 854 + 18 + 8 + 4,
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	.width_mm	= 69,
308*4882a593Smuzhiyun 	.height_mm	= 139,
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	.type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static const char * const ts8550b_supply_names[] = {
314*4882a593Smuzhiyun 	"VCC",
315*4882a593Smuzhiyun 	"IOVCC",
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const struct st7701_panel_desc ts8550b_desc = {
319*4882a593Smuzhiyun 	.mode = &ts8550b_mode,
320*4882a593Smuzhiyun 	.lanes = 2,
321*4882a593Smuzhiyun 	.flags = MIPI_DSI_MODE_VIDEO,
322*4882a593Smuzhiyun 	.format = MIPI_DSI_FMT_RGB888,
323*4882a593Smuzhiyun 	.supply_names = ts8550b_supply_names,
324*4882a593Smuzhiyun 	.num_supplies = ARRAY_SIZE(ts8550b_supply_names),
325*4882a593Smuzhiyun 	.panel_sleep_delay = 80, /* panel need extra 80ms for sleep out cmd */
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
st7701_dsi_probe(struct mipi_dsi_device * dsi)328*4882a593Smuzhiyun static int st7701_dsi_probe(struct mipi_dsi_device *dsi)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	const struct st7701_panel_desc *desc;
331*4882a593Smuzhiyun 	struct st7701 *st7701;
332*4882a593Smuzhiyun 	int ret, i;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	st7701 = devm_kzalloc(&dsi->dev, sizeof(*st7701), GFP_KERNEL);
335*4882a593Smuzhiyun 	if (!st7701)
336*4882a593Smuzhiyun 		return -ENOMEM;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	desc = of_device_get_match_data(&dsi->dev);
339*4882a593Smuzhiyun 	dsi->mode_flags = desc->flags;
340*4882a593Smuzhiyun 	dsi->format = desc->format;
341*4882a593Smuzhiyun 	dsi->lanes = desc->lanes;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	st7701->supplies = devm_kcalloc(&dsi->dev, desc->num_supplies,
344*4882a593Smuzhiyun 					sizeof(*st7701->supplies),
345*4882a593Smuzhiyun 					GFP_KERNEL);
346*4882a593Smuzhiyun 	if (!st7701->supplies)
347*4882a593Smuzhiyun 		return -ENOMEM;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	for (i = 0; i < desc->num_supplies; i++)
350*4882a593Smuzhiyun 		st7701->supplies[i].supply = desc->supply_names[i];
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&dsi->dev, desc->num_supplies,
353*4882a593Smuzhiyun 				      st7701->supplies);
354*4882a593Smuzhiyun 	if (ret < 0)
355*4882a593Smuzhiyun 		return ret;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	st7701->reset = devm_gpiod_get(&dsi->dev, "reset", GPIOD_OUT_LOW);
358*4882a593Smuzhiyun 	if (IS_ERR(st7701->reset)) {
359*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Couldn't get our reset GPIO\n");
360*4882a593Smuzhiyun 		return PTR_ERR(st7701->reset);
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	drm_panel_init(&st7701->panel, &dsi->dev, &st7701_funcs,
364*4882a593Smuzhiyun 		       DRM_MODE_CONNECTOR_DSI);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/**
367*4882a593Smuzhiyun 	 * Once sleep out has been issued, ST7701 IC required to wait 120ms
368*4882a593Smuzhiyun 	 * before initiating new commands.
369*4882a593Smuzhiyun 	 *
370*4882a593Smuzhiyun 	 * On top of that some panels might need an extra delay to wait, so
371*4882a593Smuzhiyun 	 * add panel specific delay for those cases. As now this panel specific
372*4882a593Smuzhiyun 	 * delay information is referenced from those panel BSP driver, example
373*4882a593Smuzhiyun 	 * ts8550b and there is no valid documentation for that.
374*4882a593Smuzhiyun 	 */
375*4882a593Smuzhiyun 	st7701->sleep_delay = 120 + desc->panel_sleep_delay;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	ret = drm_panel_of_backlight(&st7701->panel);
378*4882a593Smuzhiyun 	if (ret)
379*4882a593Smuzhiyun 		return ret;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	drm_panel_add(&st7701->panel);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	mipi_dsi_set_drvdata(dsi, st7701);
384*4882a593Smuzhiyun 	st7701->dsi = dsi;
385*4882a593Smuzhiyun 	st7701->desc = desc;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	return mipi_dsi_attach(dsi);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
st7701_dsi_remove(struct mipi_dsi_device * dsi)390*4882a593Smuzhiyun static int st7701_dsi_remove(struct mipi_dsi_device *dsi)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct st7701 *st7701 = mipi_dsi_get_drvdata(dsi);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	mipi_dsi_detach(dsi);
395*4882a593Smuzhiyun 	drm_panel_remove(&st7701->panel);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun static const struct of_device_id st7701_of_match[] = {
401*4882a593Smuzhiyun 	{ .compatible = "techstar,ts8550b", .data = &ts8550b_desc },
402*4882a593Smuzhiyun 	{ }
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, st7701_of_match);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static struct mipi_dsi_driver st7701_dsi_driver = {
407*4882a593Smuzhiyun 	.probe		= st7701_dsi_probe,
408*4882a593Smuzhiyun 	.remove		= st7701_dsi_remove,
409*4882a593Smuzhiyun 	.driver = {
410*4882a593Smuzhiyun 		.name		= "st7701",
411*4882a593Smuzhiyun 		.of_match_table	= st7701_of_match,
412*4882a593Smuzhiyun 	},
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun module_mipi_dsi_driver(st7701_dsi_driver);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun MODULE_AUTHOR("Jagan Teki <jagan@amarulasolutions.com>");
417*4882a593Smuzhiyun MODULE_DESCRIPTION("Sitronix ST7701 LCD Panel Driver");
418*4882a593Smuzhiyun MODULE_LICENSE("GPL");
419