1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MIPI-DSI based s6e8aa0 AMOLED LCD 5.3 inch panel driver.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2013 Samsung Electronics Co., Ltd
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Inki Dae, <inki.dae@samsung.com>
8*4882a593Smuzhiyun * Donghwa Lee, <dh09.lee@samsung.com>
9*4882a593Smuzhiyun * Joongmock Shin <jmock.shin@samsung.com>
10*4882a593Smuzhiyun * Eunchul Kim <chulspro.kim@samsung.com>
11*4882a593Smuzhiyun * Tomasz Figa <t.figa@samsung.com>
12*4882a593Smuzhiyun * Andrzej Hajda <a.hajda@samsung.com>
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <video/mipi_display.h>
22*4882a593Smuzhiyun #include <video/of_videomode.h>
23*4882a593Smuzhiyun #include <video/videomode.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
26*4882a593Smuzhiyun #include <drm/drm_modes.h>
27*4882a593Smuzhiyun #include <drm/drm_panel.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define LDI_MTP_LENGTH 24
30*4882a593Smuzhiyun #define GAMMA_LEVEL_NUM 25
31*4882a593Smuzhiyun #define GAMMA_TABLE_LEN 26
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define PANELCTL_SS_MASK (1 << 5)
34*4882a593Smuzhiyun #define PANELCTL_SS_1_800 (0 << 5)
35*4882a593Smuzhiyun #define PANELCTL_SS_800_1 (1 << 5)
36*4882a593Smuzhiyun #define PANELCTL_GTCON_MASK (7 << 2)
37*4882a593Smuzhiyun #define PANELCTL_GTCON_110 (6 << 2)
38*4882a593Smuzhiyun #define PANELCTL_GTCON_111 (7 << 2)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define PANELCTL_CLK1_CON_MASK (7 << 3)
41*4882a593Smuzhiyun #define PANELCTL_CLK1_000 (0 << 3)
42*4882a593Smuzhiyun #define PANELCTL_CLK1_001 (1 << 3)
43*4882a593Smuzhiyun #define PANELCTL_CLK2_CON_MASK (7 << 0)
44*4882a593Smuzhiyun #define PANELCTL_CLK2_000 (0 << 0)
45*4882a593Smuzhiyun #define PANELCTL_CLK2_001 (1 << 0)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define PANELCTL_INT1_CON_MASK (7 << 3)
48*4882a593Smuzhiyun #define PANELCTL_INT1_000 (0 << 3)
49*4882a593Smuzhiyun #define PANELCTL_INT1_001 (1 << 3)
50*4882a593Smuzhiyun #define PANELCTL_INT2_CON_MASK (7 << 0)
51*4882a593Smuzhiyun #define PANELCTL_INT2_000 (0 << 0)
52*4882a593Smuzhiyun #define PANELCTL_INT2_001 (1 << 0)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define PANELCTL_BICTL_CON_MASK (7 << 3)
55*4882a593Smuzhiyun #define PANELCTL_BICTL_000 (0 << 3)
56*4882a593Smuzhiyun #define PANELCTL_BICTL_001 (1 << 3)
57*4882a593Smuzhiyun #define PANELCTL_BICTLB_CON_MASK (7 << 0)
58*4882a593Smuzhiyun #define PANELCTL_BICTLB_000 (0 << 0)
59*4882a593Smuzhiyun #define PANELCTL_BICTLB_001 (1 << 0)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define PANELCTL_EM_CLK1_CON_MASK (7 << 3)
62*4882a593Smuzhiyun #define PANELCTL_EM_CLK1_110 (6 << 3)
63*4882a593Smuzhiyun #define PANELCTL_EM_CLK1_111 (7 << 3)
64*4882a593Smuzhiyun #define PANELCTL_EM_CLK1B_CON_MASK (7 << 0)
65*4882a593Smuzhiyun #define PANELCTL_EM_CLK1B_110 (6 << 0)
66*4882a593Smuzhiyun #define PANELCTL_EM_CLK1B_111 (7 << 0)
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define PANELCTL_EM_CLK2_CON_MASK (7 << 3)
69*4882a593Smuzhiyun #define PANELCTL_EM_CLK2_110 (6 << 3)
70*4882a593Smuzhiyun #define PANELCTL_EM_CLK2_111 (7 << 3)
71*4882a593Smuzhiyun #define PANELCTL_EM_CLK2B_CON_MASK (7 << 0)
72*4882a593Smuzhiyun #define PANELCTL_EM_CLK2B_110 (6 << 0)
73*4882a593Smuzhiyun #define PANELCTL_EM_CLK2B_111 (7 << 0)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define PANELCTL_EM_INT1_CON_MASK (7 << 3)
76*4882a593Smuzhiyun #define PANELCTL_EM_INT1_000 (0 << 3)
77*4882a593Smuzhiyun #define PANELCTL_EM_INT1_001 (1 << 3)
78*4882a593Smuzhiyun #define PANELCTL_EM_INT2_CON_MASK (7 << 0)
79*4882a593Smuzhiyun #define PANELCTL_EM_INT2_000 (0 << 0)
80*4882a593Smuzhiyun #define PANELCTL_EM_INT2_001 (1 << 0)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define AID_DISABLE (0x4)
83*4882a593Smuzhiyun #define AID_1 (0x5)
84*4882a593Smuzhiyun #define AID_2 (0x6)
85*4882a593Smuzhiyun #define AID_3 (0x7)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun typedef u8 s6e8aa0_gamma_table[GAMMA_TABLE_LEN];
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun struct s6e8aa0_variant {
90*4882a593Smuzhiyun u8 version;
91*4882a593Smuzhiyun const s6e8aa0_gamma_table *gamma_tables;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct s6e8aa0 {
95*4882a593Smuzhiyun struct device *dev;
96*4882a593Smuzhiyun struct drm_panel panel;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun struct regulator_bulk_data supplies[2];
99*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
100*4882a593Smuzhiyun u32 power_on_delay;
101*4882a593Smuzhiyun u32 reset_delay;
102*4882a593Smuzhiyun u32 init_delay;
103*4882a593Smuzhiyun bool flip_horizontal;
104*4882a593Smuzhiyun bool flip_vertical;
105*4882a593Smuzhiyun struct videomode vm;
106*4882a593Smuzhiyun u32 width_mm;
107*4882a593Smuzhiyun u32 height_mm;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun u8 version;
110*4882a593Smuzhiyun u8 id;
111*4882a593Smuzhiyun const struct s6e8aa0_variant *variant;
112*4882a593Smuzhiyun int brightness;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* This field is tested by functions directly accessing DSI bus before
115*4882a593Smuzhiyun * transfer, transfer is skipped if it is set. In case of transfer
116*4882a593Smuzhiyun * failure or unexpected response the field is set to error value.
117*4882a593Smuzhiyun * Such construct allows to eliminate many checks in higher level
118*4882a593Smuzhiyun * functions.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun int error;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
panel_to_s6e8aa0(struct drm_panel * panel)123*4882a593Smuzhiyun static inline struct s6e8aa0 *panel_to_s6e8aa0(struct drm_panel *panel)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun return container_of(panel, struct s6e8aa0, panel);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
s6e8aa0_clear_error(struct s6e8aa0 * ctx)128*4882a593Smuzhiyun static int s6e8aa0_clear_error(struct s6e8aa0 *ctx)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun int ret = ctx->error;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun ctx->error = 0;
133*4882a593Smuzhiyun return ret;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
s6e8aa0_dcs_write(struct s6e8aa0 * ctx,const void * data,size_t len)136*4882a593Smuzhiyun static void s6e8aa0_dcs_write(struct s6e8aa0 *ctx, const void *data, size_t len)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
139*4882a593Smuzhiyun ssize_t ret;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (ctx->error < 0)
142*4882a593Smuzhiyun return;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ret = mipi_dsi_dcs_write_buffer(dsi, data, len);
145*4882a593Smuzhiyun if (ret < 0) {
146*4882a593Smuzhiyun dev_err(ctx->dev, "error %zd writing dcs seq: %*ph\n", ret,
147*4882a593Smuzhiyun (int)len, data);
148*4882a593Smuzhiyun ctx->error = ret;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
s6e8aa0_dcs_read(struct s6e8aa0 * ctx,u8 cmd,void * data,size_t len)152*4882a593Smuzhiyun static int s6e8aa0_dcs_read(struct s6e8aa0 *ctx, u8 cmd, void *data, size_t len)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (ctx->error < 0)
158*4882a593Smuzhiyun return ctx->error;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = mipi_dsi_dcs_read(dsi, cmd, data, len);
161*4882a593Smuzhiyun if (ret < 0) {
162*4882a593Smuzhiyun dev_err(ctx->dev, "error %d reading dcs seq(%#x)\n", ret, cmd);
163*4882a593Smuzhiyun ctx->error = ret;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define s6e8aa0_dcs_write_seq(ctx, seq...) \
170*4882a593Smuzhiyun ({\
171*4882a593Smuzhiyun const u8 d[] = { seq };\
172*4882a593Smuzhiyun BUILD_BUG_ON_MSG(ARRAY_SIZE(d) > 64, "DCS sequence too big for stack");\
173*4882a593Smuzhiyun s6e8aa0_dcs_write(ctx, d, ARRAY_SIZE(d));\
174*4882a593Smuzhiyun })
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define s6e8aa0_dcs_write_seq_static(ctx, seq...) \
177*4882a593Smuzhiyun ({\
178*4882a593Smuzhiyun static const u8 d[] = { seq };\
179*4882a593Smuzhiyun s6e8aa0_dcs_write(ctx, d, ARRAY_SIZE(d));\
180*4882a593Smuzhiyun })
181*4882a593Smuzhiyun
s6e8aa0_apply_level_1_key(struct s6e8aa0 * ctx)182*4882a593Smuzhiyun static void s6e8aa0_apply_level_1_key(struct s6e8aa0 *ctx)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, 0xf0, 0x5a, 0x5a);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
s6e8aa0_panel_cond_set_v142(struct s6e8aa0 * ctx)187*4882a593Smuzhiyun static void s6e8aa0_panel_cond_set_v142(struct s6e8aa0 *ctx)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun static const u8 aids[] = {
190*4882a593Smuzhiyun 0x04, 0x04, 0x04, 0x04, 0x04, 0x60, 0x80, 0xA0
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun u8 aid = aids[ctx->id >> 5];
193*4882a593Smuzhiyun u8 cfg = 0x3d;
194*4882a593Smuzhiyun u8 clk_con = 0xc8;
195*4882a593Smuzhiyun u8 int_con = 0x08;
196*4882a593Smuzhiyun u8 bictl_con = 0x48;
197*4882a593Smuzhiyun u8 em_clk1_con = 0xff;
198*4882a593Smuzhiyun u8 em_clk2_con = 0xff;
199*4882a593Smuzhiyun u8 em_int_con = 0xc8;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (ctx->flip_vertical) {
202*4882a593Smuzhiyun /* GTCON */
203*4882a593Smuzhiyun cfg &= ~(PANELCTL_GTCON_MASK);
204*4882a593Smuzhiyun cfg |= (PANELCTL_GTCON_110);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (ctx->flip_horizontal) {
208*4882a593Smuzhiyun /* SS */
209*4882a593Smuzhiyun cfg &= ~(PANELCTL_SS_MASK);
210*4882a593Smuzhiyun cfg |= (PANELCTL_SS_1_800);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (ctx->flip_horizontal || ctx->flip_vertical) {
214*4882a593Smuzhiyun /* CLK1,2_CON */
215*4882a593Smuzhiyun clk_con &= ~(PANELCTL_CLK1_CON_MASK |
216*4882a593Smuzhiyun PANELCTL_CLK2_CON_MASK);
217*4882a593Smuzhiyun clk_con |= (PANELCTL_CLK1_000 | PANELCTL_CLK2_001);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* INT1,2_CON */
220*4882a593Smuzhiyun int_con &= ~(PANELCTL_INT1_CON_MASK |
221*4882a593Smuzhiyun PANELCTL_INT2_CON_MASK);
222*4882a593Smuzhiyun int_con |= (PANELCTL_INT1_000 | PANELCTL_INT2_001);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* BICTL,B_CON */
225*4882a593Smuzhiyun bictl_con &= ~(PANELCTL_BICTL_CON_MASK |
226*4882a593Smuzhiyun PANELCTL_BICTLB_CON_MASK);
227*4882a593Smuzhiyun bictl_con |= (PANELCTL_BICTL_000 |
228*4882a593Smuzhiyun PANELCTL_BICTLB_001);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* EM_CLK1,1B_CON */
231*4882a593Smuzhiyun em_clk1_con &= ~(PANELCTL_EM_CLK1_CON_MASK |
232*4882a593Smuzhiyun PANELCTL_EM_CLK1B_CON_MASK);
233*4882a593Smuzhiyun em_clk1_con |= (PANELCTL_EM_CLK1_110 |
234*4882a593Smuzhiyun PANELCTL_EM_CLK1B_110);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* EM_CLK2,2B_CON */
237*4882a593Smuzhiyun em_clk2_con &= ~(PANELCTL_EM_CLK2_CON_MASK |
238*4882a593Smuzhiyun PANELCTL_EM_CLK2B_CON_MASK);
239*4882a593Smuzhiyun em_clk2_con |= (PANELCTL_EM_CLK2_110 |
240*4882a593Smuzhiyun PANELCTL_EM_CLK2B_110);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* EM_INT1,2_CON */
243*4882a593Smuzhiyun em_int_con &= ~(PANELCTL_EM_INT1_CON_MASK |
244*4882a593Smuzhiyun PANELCTL_EM_INT2_CON_MASK);
245*4882a593Smuzhiyun em_int_con |= (PANELCTL_EM_INT1_000 |
246*4882a593Smuzhiyun PANELCTL_EM_INT2_001);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun s6e8aa0_dcs_write_seq(ctx,
250*4882a593Smuzhiyun 0xf8, cfg, 0x35, 0x00, 0x00, 0x00, 0x93, 0x00,
251*4882a593Smuzhiyun 0x3c, 0x78, 0x08, 0x27, 0x7d, 0x3f, 0x00, 0x00,
252*4882a593Smuzhiyun 0x00, 0x20, aid, 0x08, 0x6e, 0x00, 0x00, 0x00,
253*4882a593Smuzhiyun 0x02, 0x07, 0x07, 0x23, 0x23, 0xc0, clk_con, int_con,
254*4882a593Smuzhiyun bictl_con, 0xc1, 0x00, 0xc1, em_clk1_con, em_clk2_con,
255*4882a593Smuzhiyun em_int_con);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
s6e8aa0_panel_cond_set(struct s6e8aa0 * ctx)258*4882a593Smuzhiyun static void s6e8aa0_panel_cond_set(struct s6e8aa0 *ctx)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun if (ctx->version < 142)
261*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx,
262*4882a593Smuzhiyun 0xf8, 0x19, 0x35, 0x00, 0x00, 0x00, 0x94, 0x00,
263*4882a593Smuzhiyun 0x3c, 0x78, 0x10, 0x27, 0x08, 0x6e, 0x00, 0x00,
264*4882a593Smuzhiyun 0x00, 0x00, 0x04, 0x08, 0x6e, 0x00, 0x00, 0x00,
265*4882a593Smuzhiyun 0x00, 0x07, 0x07, 0x23, 0x6e, 0xc0, 0xc1, 0x01,
266*4882a593Smuzhiyun 0x81, 0xc1, 0x00, 0xc3, 0xf6, 0xf6, 0xc1
267*4882a593Smuzhiyun );
268*4882a593Smuzhiyun else
269*4882a593Smuzhiyun s6e8aa0_panel_cond_set_v142(ctx);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
s6e8aa0_display_condition_set(struct s6e8aa0 * ctx)272*4882a593Smuzhiyun static void s6e8aa0_display_condition_set(struct s6e8aa0 *ctx)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, 0xf2, 0x80, 0x03, 0x0d);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
s6e8aa0_etc_source_control(struct s6e8aa0 * ctx)277*4882a593Smuzhiyun static void s6e8aa0_etc_source_control(struct s6e8aa0 *ctx)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, 0xf6, 0x00, 0x02, 0x00);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
s6e8aa0_etc_pentile_control(struct s6e8aa0 * ctx)282*4882a593Smuzhiyun static void s6e8aa0_etc_pentile_control(struct s6e8aa0 *ctx)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun static const u8 pent32[] = {
285*4882a593Smuzhiyun 0xb6, 0x0c, 0x02, 0x03, 0x32, 0xc0, 0x44, 0x44, 0xc0, 0x00
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static const u8 pent142[] = {
289*4882a593Smuzhiyun 0xb6, 0x0c, 0x02, 0x03, 0x32, 0xff, 0x44, 0x44, 0xc0, 0x00
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (ctx->version < 142)
293*4882a593Smuzhiyun s6e8aa0_dcs_write(ctx, pent32, ARRAY_SIZE(pent32));
294*4882a593Smuzhiyun else
295*4882a593Smuzhiyun s6e8aa0_dcs_write(ctx, pent142, ARRAY_SIZE(pent142));
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
s6e8aa0_etc_power_control(struct s6e8aa0 * ctx)298*4882a593Smuzhiyun static void s6e8aa0_etc_power_control(struct s6e8aa0 *ctx)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun static const u8 pwr142[] = {
301*4882a593Smuzhiyun 0xf4, 0xcf, 0x0a, 0x12, 0x10, 0x1e, 0x33, 0x02
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static const u8 pwr32[] = {
305*4882a593Smuzhiyun 0xf4, 0xcf, 0x0a, 0x15, 0x10, 0x19, 0x33, 0x02
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (ctx->version < 142)
309*4882a593Smuzhiyun s6e8aa0_dcs_write(ctx, pwr32, ARRAY_SIZE(pwr32));
310*4882a593Smuzhiyun else
311*4882a593Smuzhiyun s6e8aa0_dcs_write(ctx, pwr142, ARRAY_SIZE(pwr142));
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
s6e8aa0_etc_elvss_control(struct s6e8aa0 * ctx)314*4882a593Smuzhiyun static void s6e8aa0_etc_elvss_control(struct s6e8aa0 *ctx)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun u8 id = ctx->id ? 0 : 0x95;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun s6e8aa0_dcs_write_seq(ctx, 0xb1, 0x04, id);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
s6e8aa0_elvss_nvm_set_v142(struct s6e8aa0 * ctx)321*4882a593Smuzhiyun static void s6e8aa0_elvss_nvm_set_v142(struct s6e8aa0 *ctx)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun u8 br;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun switch (ctx->brightness) {
326*4882a593Smuzhiyun case 0 ... 6: /* 30cd ~ 100cd */
327*4882a593Smuzhiyun br = 0xdf;
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun case 7 ... 11: /* 120cd ~ 150cd */
330*4882a593Smuzhiyun br = 0xdd;
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun case 12 ... 15: /* 180cd ~ 210cd */
333*4882a593Smuzhiyun default:
334*4882a593Smuzhiyun br = 0xd9;
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun case 16 ... 24: /* 240cd ~ 300cd */
337*4882a593Smuzhiyun br = 0xd0;
338*4882a593Smuzhiyun break;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun s6e8aa0_dcs_write_seq(ctx, 0xd9, 0x14, 0x40, 0x0c, 0xcb, 0xce, 0x6e,
342*4882a593Smuzhiyun 0xc4, 0x0f, 0x40, 0x41, br, 0x00, 0x60, 0x19);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
s6e8aa0_elvss_nvm_set(struct s6e8aa0 * ctx)345*4882a593Smuzhiyun static void s6e8aa0_elvss_nvm_set(struct s6e8aa0 *ctx)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun if (ctx->version < 142)
348*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx,
349*4882a593Smuzhiyun 0xd9, 0x14, 0x40, 0x0c, 0xcb, 0xce, 0x6e, 0xc4, 0x07,
350*4882a593Smuzhiyun 0x40, 0x41, 0xc1, 0x00, 0x60, 0x19);
351*4882a593Smuzhiyun else
352*4882a593Smuzhiyun s6e8aa0_elvss_nvm_set_v142(ctx);
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
s6e8aa0_apply_level_2_key(struct s6e8aa0 * ctx)355*4882a593Smuzhiyun static void s6e8aa0_apply_level_2_key(struct s6e8aa0 *ctx)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, 0xfc, 0x5a, 0x5a);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun static const s6e8aa0_gamma_table s6e8aa0_gamma_tables_v142[GAMMA_LEVEL_NUM] = {
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0x62, 0x55, 0x55,
363*4882a593Smuzhiyun 0xaf, 0xb1, 0xb1, 0xbd, 0xce, 0xb7, 0x9a, 0xb1,
364*4882a593Smuzhiyun 0x90, 0xb2, 0xc4, 0xae, 0x00, 0x60, 0x00, 0x40,
365*4882a593Smuzhiyun 0x00, 0x70,
366*4882a593Smuzhiyun }, {
367*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0x74, 0x68, 0x69,
368*4882a593Smuzhiyun 0xb8, 0xc1, 0xb7, 0xbd, 0xcd, 0xb8, 0x93, 0xab,
369*4882a593Smuzhiyun 0x88, 0xb4, 0xc4, 0xb1, 0x00, 0x6b, 0x00, 0x4d,
370*4882a593Smuzhiyun 0x00, 0x7d,
371*4882a593Smuzhiyun }, {
372*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0x95, 0x8a, 0x89,
373*4882a593Smuzhiyun 0xb4, 0xc6, 0xb2, 0xc5, 0xd2, 0xbf, 0x90, 0xa8,
374*4882a593Smuzhiyun 0x85, 0xb5, 0xc4, 0xb3, 0x00, 0x7b, 0x00, 0x5d,
375*4882a593Smuzhiyun 0x00, 0x8f,
376*4882a593Smuzhiyun }, {
377*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0x9f, 0x98, 0x92,
378*4882a593Smuzhiyun 0xb3, 0xc4, 0xb0, 0xbc, 0xcc, 0xb4, 0x91, 0xa6,
379*4882a593Smuzhiyun 0x87, 0xb5, 0xc5, 0xb4, 0x00, 0x87, 0x00, 0x6a,
380*4882a593Smuzhiyun 0x00, 0x9e,
381*4882a593Smuzhiyun }, {
382*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0x99, 0x93, 0x8b,
383*4882a593Smuzhiyun 0xb2, 0xc2, 0xb0, 0xbd, 0xce, 0xb4, 0x90, 0xa6,
384*4882a593Smuzhiyun 0x87, 0xb3, 0xc3, 0xb2, 0x00, 0x8d, 0x00, 0x70,
385*4882a593Smuzhiyun 0x00, 0xa4,
386*4882a593Smuzhiyun }, {
387*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa7, 0xa5, 0x99,
388*4882a593Smuzhiyun 0xb2, 0xc2, 0xb0, 0xbb, 0xcd, 0xb1, 0x93, 0xa7,
389*4882a593Smuzhiyun 0x8a, 0xb2, 0xc1, 0xb0, 0x00, 0x92, 0x00, 0x75,
390*4882a593Smuzhiyun 0x00, 0xaa,
391*4882a593Smuzhiyun }, {
392*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa0, 0xa0, 0x93,
393*4882a593Smuzhiyun 0xb6, 0xc4, 0xb4, 0xb5, 0xc8, 0xaa, 0x94, 0xa9,
394*4882a593Smuzhiyun 0x8c, 0xb2, 0xc0, 0xb0, 0x00, 0x97, 0x00, 0x7a,
395*4882a593Smuzhiyun 0x00, 0xaf,
396*4882a593Smuzhiyun }, {
397*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa3, 0xa7, 0x96,
398*4882a593Smuzhiyun 0xb3, 0xc2, 0xb0, 0xba, 0xcb, 0xb0, 0x94, 0xa8,
399*4882a593Smuzhiyun 0x8c, 0xb0, 0xbf, 0xaf, 0x00, 0x9f, 0x00, 0x83,
400*4882a593Smuzhiyun 0x00, 0xb9,
401*4882a593Smuzhiyun }, {
402*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0x9d, 0xa2, 0x90,
403*4882a593Smuzhiyun 0xb6, 0xc5, 0xb3, 0xb8, 0xc9, 0xae, 0x94, 0xa8,
404*4882a593Smuzhiyun 0x8d, 0xaf, 0xbd, 0xad, 0x00, 0xa4, 0x00, 0x88,
405*4882a593Smuzhiyun 0x00, 0xbf,
406*4882a593Smuzhiyun }, {
407*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa6, 0xac, 0x97,
408*4882a593Smuzhiyun 0xb4, 0xc4, 0xb1, 0xbb, 0xcb, 0xb2, 0x93, 0xa7,
409*4882a593Smuzhiyun 0x8d, 0xae, 0xbc, 0xad, 0x00, 0xa7, 0x00, 0x8c,
410*4882a593Smuzhiyun 0x00, 0xc3,
411*4882a593Smuzhiyun }, {
412*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa2, 0xa9, 0x93,
413*4882a593Smuzhiyun 0xb6, 0xc5, 0xb2, 0xba, 0xc9, 0xb0, 0x93, 0xa7,
414*4882a593Smuzhiyun 0x8d, 0xae, 0xbb, 0xac, 0x00, 0xab, 0x00, 0x90,
415*4882a593Smuzhiyun 0x00, 0xc8,
416*4882a593Smuzhiyun }, {
417*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0x9e, 0xa6, 0x8f,
418*4882a593Smuzhiyun 0xb7, 0xc6, 0xb3, 0xb8, 0xc8, 0xb0, 0x93, 0xa6,
419*4882a593Smuzhiyun 0x8c, 0xae, 0xbb, 0xad, 0x00, 0xae, 0x00, 0x93,
420*4882a593Smuzhiyun 0x00, 0xcc,
421*4882a593Smuzhiyun }, {
422*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xab, 0xb4, 0x9c,
423*4882a593Smuzhiyun 0xb3, 0xc3, 0xaf, 0xb7, 0xc7, 0xaf, 0x93, 0xa6,
424*4882a593Smuzhiyun 0x8c, 0xaf, 0xbc, 0xad, 0x00, 0xb1, 0x00, 0x97,
425*4882a593Smuzhiyun 0x00, 0xcf,
426*4882a593Smuzhiyun }, {
427*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa6, 0xb1, 0x98,
428*4882a593Smuzhiyun 0xb1, 0xc2, 0xab, 0xba, 0xc9, 0xb2, 0x93, 0xa6,
429*4882a593Smuzhiyun 0x8d, 0xae, 0xba, 0xab, 0x00, 0xb5, 0x00, 0x9b,
430*4882a593Smuzhiyun 0x00, 0xd4,
431*4882a593Smuzhiyun }, {
432*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa3, 0xae, 0x94,
433*4882a593Smuzhiyun 0xb2, 0xc3, 0xac, 0xbb, 0xca, 0xb4, 0x91, 0xa4,
434*4882a593Smuzhiyun 0x8a, 0xae, 0xba, 0xac, 0x00, 0xb8, 0x00, 0x9e,
435*4882a593Smuzhiyun 0x00, 0xd8,
436*4882a593Smuzhiyun }, {
437*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xab, 0xb7, 0x9c,
438*4882a593Smuzhiyun 0xae, 0xc0, 0xa9, 0xba, 0xc9, 0xb3, 0x92, 0xa5,
439*4882a593Smuzhiyun 0x8b, 0xad, 0xb9, 0xab, 0x00, 0xbb, 0x00, 0xa1,
440*4882a593Smuzhiyun 0x00, 0xdc,
441*4882a593Smuzhiyun }, {
442*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa7, 0xb4, 0x97,
443*4882a593Smuzhiyun 0xb0, 0xc1, 0xaa, 0xb9, 0xc8, 0xb2, 0x92, 0xa5,
444*4882a593Smuzhiyun 0x8c, 0xae, 0xb9, 0xab, 0x00, 0xbe, 0x00, 0xa4,
445*4882a593Smuzhiyun 0x00, 0xdf,
446*4882a593Smuzhiyun }, {
447*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa3, 0xb0, 0x94,
448*4882a593Smuzhiyun 0xb0, 0xc2, 0xab, 0xbb, 0xc9, 0xb3, 0x91, 0xa4,
449*4882a593Smuzhiyun 0x8b, 0xad, 0xb8, 0xaa, 0x00, 0xc1, 0x00, 0xa8,
450*4882a593Smuzhiyun 0x00, 0xe2,
451*4882a593Smuzhiyun }, {
452*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa3, 0xb0, 0x94,
453*4882a593Smuzhiyun 0xae, 0xbf, 0xa8, 0xb9, 0xc8, 0xb3, 0x92, 0xa4,
454*4882a593Smuzhiyun 0x8b, 0xad, 0xb7, 0xa9, 0x00, 0xc4, 0x00, 0xab,
455*4882a593Smuzhiyun 0x00, 0xe6,
456*4882a593Smuzhiyun }, {
457*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa7, 0xb6, 0x98,
458*4882a593Smuzhiyun 0xaf, 0xc0, 0xa8, 0xb8, 0xc7, 0xb2, 0x93, 0xa5,
459*4882a593Smuzhiyun 0x8d, 0xad, 0xb7, 0xa9, 0x00, 0xc7, 0x00, 0xae,
460*4882a593Smuzhiyun 0x00, 0xe9,
461*4882a593Smuzhiyun }, {
462*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa4, 0xb3, 0x95,
463*4882a593Smuzhiyun 0xaf, 0xc1, 0xa9, 0xb9, 0xc8, 0xb3, 0x92, 0xa4,
464*4882a593Smuzhiyun 0x8b, 0xad, 0xb7, 0xaa, 0x00, 0xc9, 0x00, 0xb0,
465*4882a593Smuzhiyun 0x00, 0xec,
466*4882a593Smuzhiyun }, {
467*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa4, 0xb3, 0x95,
468*4882a593Smuzhiyun 0xac, 0xbe, 0xa6, 0xbb, 0xc9, 0xb4, 0x90, 0xa3,
469*4882a593Smuzhiyun 0x8a, 0xad, 0xb7, 0xa9, 0x00, 0xcc, 0x00, 0xb4,
470*4882a593Smuzhiyun 0x00, 0xf0,
471*4882a593Smuzhiyun }, {
472*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa0, 0xb0, 0x91,
473*4882a593Smuzhiyun 0xae, 0xc0, 0xa6, 0xba, 0xc8, 0xb4, 0x91, 0xa4,
474*4882a593Smuzhiyun 0x8b, 0xad, 0xb7, 0xa9, 0x00, 0xcf, 0x00, 0xb7,
475*4882a593Smuzhiyun 0x00, 0xf3,
476*4882a593Smuzhiyun }, {
477*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa7, 0xb8, 0x98,
478*4882a593Smuzhiyun 0xab, 0xbd, 0xa4, 0xbb, 0xc9, 0xb5, 0x91, 0xa3,
479*4882a593Smuzhiyun 0x8b, 0xac, 0xb6, 0xa8, 0x00, 0xd1, 0x00, 0xb9,
480*4882a593Smuzhiyun 0x00, 0xf6,
481*4882a593Smuzhiyun }, {
482*4882a593Smuzhiyun 0xfa, 0x01, 0x71, 0x31, 0x7b, 0xa4, 0xb5, 0x95,
483*4882a593Smuzhiyun 0xa9, 0xbc, 0xa1, 0xbb, 0xc9, 0xb5, 0x91, 0xa3,
484*4882a593Smuzhiyun 0x8a, 0xad, 0xb6, 0xa8, 0x00, 0xd6, 0x00, 0xbf,
485*4882a593Smuzhiyun 0x00, 0xfc,
486*4882a593Smuzhiyun },
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static const s6e8aa0_gamma_table s6e8aa0_gamma_tables_v96[GAMMA_LEVEL_NUM] = {
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x00, 0xff,
492*4882a593Smuzhiyun 0xdf, 0x1f, 0xd7, 0xdc, 0xb7, 0xe1, 0xc0, 0xaf,
493*4882a593Smuzhiyun 0xc4, 0xd2, 0xd0, 0xcf, 0x00, 0x4d, 0x00, 0x40,
494*4882a593Smuzhiyun 0x00, 0x5f,
495*4882a593Smuzhiyun }, {
496*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x00, 0xff,
497*4882a593Smuzhiyun 0xd5, 0x35, 0xcf, 0xdc, 0xc1, 0xe1, 0xbf, 0xb3,
498*4882a593Smuzhiyun 0xc1, 0xd2, 0xd1, 0xce, 0x00, 0x53, 0x00, 0x46,
499*4882a593Smuzhiyun 0x00, 0x67,
500*4882a593Smuzhiyun }, {
501*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x00, 0xff,
502*4882a593Smuzhiyun 0xd2, 0x64, 0xcf, 0xdb, 0xc6, 0xe1, 0xbd, 0xb3,
503*4882a593Smuzhiyun 0xbd, 0xd2, 0xd2, 0xce, 0x00, 0x59, 0x00, 0x4b,
504*4882a593Smuzhiyun 0x00, 0x6e,
505*4882a593Smuzhiyun }, {
506*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x00, 0xff,
507*4882a593Smuzhiyun 0xd0, 0x7c, 0xcf, 0xdb, 0xc9, 0xe0, 0xbc, 0xb4,
508*4882a593Smuzhiyun 0xbb, 0xcf, 0xd1, 0xcc, 0x00, 0x5f, 0x00, 0x50,
509*4882a593Smuzhiyun 0x00, 0x75,
510*4882a593Smuzhiyun }, {
511*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x00, 0xff,
512*4882a593Smuzhiyun 0xd0, 0x8e, 0xd1, 0xdb, 0xcc, 0xdf, 0xbb, 0xb6,
513*4882a593Smuzhiyun 0xb9, 0xd0, 0xd1, 0xcd, 0x00, 0x63, 0x00, 0x54,
514*4882a593Smuzhiyun 0x00, 0x7a,
515*4882a593Smuzhiyun }, {
516*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x00, 0xff,
517*4882a593Smuzhiyun 0xd1, 0x9e, 0xd5, 0xda, 0xcd, 0xdd, 0xbb, 0xb7,
518*4882a593Smuzhiyun 0xb9, 0xce, 0xce, 0xc9, 0x00, 0x68, 0x00, 0x59,
519*4882a593Smuzhiyun 0x00, 0x81,
520*4882a593Smuzhiyun }, {
521*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x00, 0xff,
522*4882a593Smuzhiyun 0xd0, 0xa5, 0xd6, 0xda, 0xcf, 0xdd, 0xbb, 0xb7,
523*4882a593Smuzhiyun 0xb8, 0xcc, 0xcd, 0xc7, 0x00, 0x6c, 0x00, 0x5c,
524*4882a593Smuzhiyun 0x00, 0x86,
525*4882a593Smuzhiyun }, {
526*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x1f, 0xfe,
527*4882a593Smuzhiyun 0xd0, 0xae, 0xd7, 0xd9, 0xd0, 0xdb, 0xb9, 0xb6,
528*4882a593Smuzhiyun 0xb5, 0xca, 0xcc, 0xc5, 0x00, 0x74, 0x00, 0x63,
529*4882a593Smuzhiyun 0x00, 0x90,
530*4882a593Smuzhiyun }, {
531*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x1f, 0xf9,
532*4882a593Smuzhiyun 0xcf, 0xb0, 0xd6, 0xd9, 0xd1, 0xdb, 0xb9, 0xb6,
533*4882a593Smuzhiyun 0xb4, 0xca, 0xcb, 0xc5, 0x00, 0x77, 0x00, 0x66,
534*4882a593Smuzhiyun 0x00, 0x94,
535*4882a593Smuzhiyun }, {
536*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xff, 0x1f, 0xf7,
537*4882a593Smuzhiyun 0xcf, 0xb3, 0xd7, 0xd8, 0xd1, 0xd9, 0xb7, 0xb6,
538*4882a593Smuzhiyun 0xb3, 0xc9, 0xca, 0xc3, 0x00, 0x7b, 0x00, 0x69,
539*4882a593Smuzhiyun 0x00, 0x99,
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun }, {
542*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xfd, 0x2f, 0xf7,
543*4882a593Smuzhiyun 0xdf, 0xb5, 0xd6, 0xd8, 0xd1, 0xd8, 0xb6, 0xb5,
544*4882a593Smuzhiyun 0xb2, 0xca, 0xcb, 0xc4, 0x00, 0x7e, 0x00, 0x6c,
545*4882a593Smuzhiyun 0x00, 0x9d,
546*4882a593Smuzhiyun }, {
547*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xfa, 0x2f, 0xf5,
548*4882a593Smuzhiyun 0xce, 0xb6, 0xd5, 0xd7, 0xd2, 0xd8, 0xb6, 0xb4,
549*4882a593Smuzhiyun 0xb0, 0xc7, 0xc9, 0xc1, 0x00, 0x84, 0x00, 0x71,
550*4882a593Smuzhiyun 0x00, 0xa5,
551*4882a593Smuzhiyun }, {
552*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xf7, 0x2f, 0xf2,
553*4882a593Smuzhiyun 0xce, 0xb9, 0xd5, 0xd8, 0xd2, 0xd8, 0xb4, 0xb4,
554*4882a593Smuzhiyun 0xaf, 0xc7, 0xc9, 0xc1, 0x00, 0x87, 0x00, 0x73,
555*4882a593Smuzhiyun 0x00, 0xa8,
556*4882a593Smuzhiyun }, {
557*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xf5, 0x2f, 0xf0,
558*4882a593Smuzhiyun 0xdf, 0xba, 0xd5, 0xd7, 0xd2, 0xd7, 0xb4, 0xb4,
559*4882a593Smuzhiyun 0xaf, 0xc5, 0xc7, 0xbf, 0x00, 0x8a, 0x00, 0x76,
560*4882a593Smuzhiyun 0x00, 0xac,
561*4882a593Smuzhiyun }, {
562*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xf2, 0x2f, 0xed,
563*4882a593Smuzhiyun 0xcE, 0xbb, 0xd4, 0xd6, 0xd2, 0xd6, 0xb5, 0xb4,
564*4882a593Smuzhiyun 0xaF, 0xc5, 0xc7, 0xbf, 0x00, 0x8c, 0x00, 0x78,
565*4882a593Smuzhiyun 0x00, 0xaf,
566*4882a593Smuzhiyun }, {
567*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xef, 0x2f, 0xeb,
568*4882a593Smuzhiyun 0xcd, 0xbb, 0xd2, 0xd7, 0xd3, 0xd6, 0xb3, 0xb4,
569*4882a593Smuzhiyun 0xae, 0xc5, 0xc6, 0xbe, 0x00, 0x91, 0x00, 0x7d,
570*4882a593Smuzhiyun 0x00, 0xb6,
571*4882a593Smuzhiyun }, {
572*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xee, 0x2f, 0xea,
573*4882a593Smuzhiyun 0xce, 0xbd, 0xd4, 0xd6, 0xd2, 0xd5, 0xb2, 0xb3,
574*4882a593Smuzhiyun 0xad, 0xc3, 0xc4, 0xbb, 0x00, 0x94, 0x00, 0x7f,
575*4882a593Smuzhiyun 0x00, 0xba,
576*4882a593Smuzhiyun }, {
577*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xec, 0x2f, 0xe8,
578*4882a593Smuzhiyun 0xce, 0xbe, 0xd3, 0xd6, 0xd3, 0xd5, 0xb2, 0xb2,
579*4882a593Smuzhiyun 0xac, 0xc3, 0xc5, 0xbc, 0x00, 0x96, 0x00, 0x81,
580*4882a593Smuzhiyun 0x00, 0xbd,
581*4882a593Smuzhiyun }, {
582*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xeb, 0x2f, 0xe7,
583*4882a593Smuzhiyun 0xce, 0xbf, 0xd3, 0xd6, 0xd2, 0xd5, 0xb1, 0xb2,
584*4882a593Smuzhiyun 0xab, 0xc2, 0xc4, 0xbb, 0x00, 0x99, 0x00, 0x83,
585*4882a593Smuzhiyun 0x00, 0xc0,
586*4882a593Smuzhiyun }, {
587*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xef, 0x5f, 0xe9,
588*4882a593Smuzhiyun 0xca, 0xbf, 0xd3, 0xd5, 0xd2, 0xd4, 0xb2, 0xb2,
589*4882a593Smuzhiyun 0xab, 0xc1, 0xc4, 0xba, 0x00, 0x9b, 0x00, 0x85,
590*4882a593Smuzhiyun 0x00, 0xc3,
591*4882a593Smuzhiyun }, {
592*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xea, 0x5f, 0xe8,
593*4882a593Smuzhiyun 0xee, 0xbf, 0xd2, 0xd5, 0xd2, 0xd4, 0xb1, 0xb2,
594*4882a593Smuzhiyun 0xab, 0xc1, 0xc2, 0xb9, 0x00, 0x9D, 0x00, 0x87,
595*4882a593Smuzhiyun 0x00, 0xc6,
596*4882a593Smuzhiyun }, {
597*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xe9, 0x5f, 0xe7,
598*4882a593Smuzhiyun 0xcd, 0xbf, 0xd2, 0xd6, 0xd2, 0xd4, 0xb1, 0xb2,
599*4882a593Smuzhiyun 0xab, 0xbe, 0xc0, 0xb7, 0x00, 0xa1, 0x00, 0x8a,
600*4882a593Smuzhiyun 0x00, 0xca,
601*4882a593Smuzhiyun }, {
602*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xe8, 0x61, 0xe6,
603*4882a593Smuzhiyun 0xcd, 0xbf, 0xd1, 0xd6, 0xd3, 0xd4, 0xaf, 0xb0,
604*4882a593Smuzhiyun 0xa9, 0xbe, 0xc1, 0xb7, 0x00, 0xa3, 0x00, 0x8b,
605*4882a593Smuzhiyun 0x00, 0xce,
606*4882a593Smuzhiyun }, {
607*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xe8, 0x62, 0xe5,
608*4882a593Smuzhiyun 0xcc, 0xc0, 0xd0, 0xd6, 0xd2, 0xd4, 0xaf, 0xb1,
609*4882a593Smuzhiyun 0xa9, 0xbd, 0xc0, 0xb6, 0x00, 0xa5, 0x00, 0x8d,
610*4882a593Smuzhiyun 0x00, 0xd0,
611*4882a593Smuzhiyun }, {
612*4882a593Smuzhiyun 0xfa, 0x01, 0x1f, 0x1f, 0x1f, 0xe7, 0x7f, 0xe3,
613*4882a593Smuzhiyun 0xcc, 0xc1, 0xd0, 0xd5, 0xd3, 0xd3, 0xae, 0xaf,
614*4882a593Smuzhiyun 0xa8, 0xbe, 0xc0, 0xb7, 0x00, 0xa8, 0x00, 0x90,
615*4882a593Smuzhiyun 0x00, 0xd3,
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun static const s6e8aa0_gamma_table s6e8aa0_gamma_tables_v32[GAMMA_LEVEL_NUM] = {
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0x72, 0x5e, 0x6b,
622*4882a593Smuzhiyun 0xa1, 0xa7, 0x9a, 0xb4, 0xcb, 0xb8, 0x92, 0xac,
623*4882a593Smuzhiyun 0x97, 0xb4, 0xc3, 0xb5, 0x00, 0x4e, 0x00, 0x37,
624*4882a593Smuzhiyun 0x00, 0x58,
625*4882a593Smuzhiyun }, {
626*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0x85, 0x71, 0x7d,
627*4882a593Smuzhiyun 0xa6, 0xb6, 0xa1, 0xb5, 0xca, 0xba, 0x93, 0xac,
628*4882a593Smuzhiyun 0x98, 0xb2, 0xc0, 0xaf, 0x00, 0x59, 0x00, 0x43,
629*4882a593Smuzhiyun 0x00, 0x64,
630*4882a593Smuzhiyun }, {
631*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xa4, 0x94, 0x9e,
632*4882a593Smuzhiyun 0xa0, 0xbb, 0x9c, 0xc3, 0xd2, 0xc6, 0x93, 0xaa,
633*4882a593Smuzhiyun 0x95, 0xb7, 0xc2, 0xb4, 0x00, 0x65, 0x00, 0x50,
634*4882a593Smuzhiyun 0x00, 0x74,
635*4882a593Smuzhiyun }, {
636*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xa1, 0xa6,
637*4882a593Smuzhiyun 0xa0, 0xb9, 0x9b, 0xc3, 0xd1, 0xc8, 0x90, 0xa6,
638*4882a593Smuzhiyun 0x90, 0xbb, 0xc3, 0xb7, 0x00, 0x6f, 0x00, 0x5b,
639*4882a593Smuzhiyun 0x00, 0x80,
640*4882a593Smuzhiyun }, {
641*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xa6, 0x9d, 0x9f,
642*4882a593Smuzhiyun 0x9f, 0xb8, 0x9a, 0xc7, 0xd5, 0xcc, 0x90, 0xa5,
643*4882a593Smuzhiyun 0x8f, 0xb8, 0xc1, 0xb6, 0x00, 0x74, 0x00, 0x60,
644*4882a593Smuzhiyun 0x00, 0x85,
645*4882a593Smuzhiyun }, {
646*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xb3, 0xae, 0xae,
647*4882a593Smuzhiyun 0x9e, 0xb7, 0x9a, 0xc8, 0xd6, 0xce, 0x91, 0xa6,
648*4882a593Smuzhiyun 0x90, 0xb6, 0xc0, 0xb3, 0x00, 0x78, 0x00, 0x65,
649*4882a593Smuzhiyun 0x00, 0x8a,
650*4882a593Smuzhiyun }, {
651*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xa9, 0xa8,
652*4882a593Smuzhiyun 0xa3, 0xb9, 0x9e, 0xc4, 0xd3, 0xcb, 0x94, 0xa6,
653*4882a593Smuzhiyun 0x90, 0xb6, 0xbf, 0xb3, 0x00, 0x7c, 0x00, 0x69,
654*4882a593Smuzhiyun 0x00, 0x8e,
655*4882a593Smuzhiyun }, {
656*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xaf, 0xaf, 0xa9,
657*4882a593Smuzhiyun 0xa5, 0xbc, 0xa2, 0xc7, 0xd5, 0xcd, 0x93, 0xa5,
658*4882a593Smuzhiyun 0x8f, 0xb4, 0xbd, 0xb1, 0x00, 0x83, 0x00, 0x70,
659*4882a593Smuzhiyun 0x00, 0x96,
660*4882a593Smuzhiyun }, {
661*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xa9, 0xab, 0xa3,
662*4882a593Smuzhiyun 0xaa, 0xbf, 0xa7, 0xc5, 0xd3, 0xcb, 0x93, 0xa5,
663*4882a593Smuzhiyun 0x8f, 0xb2, 0xbb, 0xb0, 0x00, 0x86, 0x00, 0x74,
664*4882a593Smuzhiyun 0x00, 0x9b,
665*4882a593Smuzhiyun }, {
666*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xb1, 0xb5, 0xab,
667*4882a593Smuzhiyun 0xab, 0xc0, 0xa9, 0xc7, 0xd4, 0xcc, 0x94, 0xa4,
668*4882a593Smuzhiyun 0x8f, 0xb1, 0xbb, 0xaf, 0x00, 0x8a, 0x00, 0x77,
669*4882a593Smuzhiyun 0x00, 0x9e,
670*4882a593Smuzhiyun }, {
671*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xb2, 0xa7,
672*4882a593Smuzhiyun 0xae, 0xc2, 0xab, 0xc5, 0xd3, 0xca, 0x93, 0xa4,
673*4882a593Smuzhiyun 0x8f, 0xb1, 0xba, 0xae, 0x00, 0x8d, 0x00, 0x7b,
674*4882a593Smuzhiyun 0x00, 0xa2,
675*4882a593Smuzhiyun }, {
676*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xa9, 0xaf, 0xa3,
677*4882a593Smuzhiyun 0xb0, 0xc3, 0xae, 0xc4, 0xd1, 0xc8, 0x93, 0xa4,
678*4882a593Smuzhiyun 0x8f, 0xb1, 0xba, 0xaf, 0x00, 0x8f, 0x00, 0x7d,
679*4882a593Smuzhiyun 0x00, 0xa5,
680*4882a593Smuzhiyun }, {
681*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xb4, 0xbd, 0xaf,
682*4882a593Smuzhiyun 0xae, 0xc1, 0xab, 0xc2, 0xd0, 0xc6, 0x94, 0xa4,
683*4882a593Smuzhiyun 0x8f, 0xb1, 0xba, 0xaf, 0x00, 0x92, 0x00, 0x80,
684*4882a593Smuzhiyun 0x00, 0xa8,
685*4882a593Smuzhiyun }, {
686*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xb0, 0xb9, 0xac,
687*4882a593Smuzhiyun 0xad, 0xc1, 0xab, 0xc4, 0xd1, 0xc7, 0x95, 0xa4,
688*4882a593Smuzhiyun 0x90, 0xb0, 0xb9, 0xad, 0x00, 0x95, 0x00, 0x84,
689*4882a593Smuzhiyun 0x00, 0xac,
690*4882a593Smuzhiyun }, {
691*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xb6, 0xa7,
692*4882a593Smuzhiyun 0xaf, 0xc2, 0xae, 0xc5, 0xd1, 0xc7, 0x93, 0xa3,
693*4882a593Smuzhiyun 0x8e, 0xb0, 0xb9, 0xad, 0x00, 0x98, 0x00, 0x86,
694*4882a593Smuzhiyun 0x00, 0xaf,
695*4882a593Smuzhiyun }, {
696*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xb4, 0xbf, 0xaf,
697*4882a593Smuzhiyun 0xad, 0xc1, 0xab, 0xc3, 0xd0, 0xc6, 0x94, 0xa3,
698*4882a593Smuzhiyun 0x8f, 0xaf, 0xb8, 0xac, 0x00, 0x9a, 0x00, 0x89,
699*4882a593Smuzhiyun 0x00, 0xb2,
700*4882a593Smuzhiyun }, {
701*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xb0, 0xbc, 0xac,
702*4882a593Smuzhiyun 0xaf, 0xc2, 0xad, 0xc2, 0xcf, 0xc4, 0x94, 0xa3,
703*4882a593Smuzhiyun 0x90, 0xaf, 0xb8, 0xad, 0x00, 0x9c, 0x00, 0x8b,
704*4882a593Smuzhiyun 0x00, 0xb5,
705*4882a593Smuzhiyun }, {
706*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xb9, 0xa7,
707*4882a593Smuzhiyun 0xb1, 0xc4, 0xaf, 0xc3, 0xcf, 0xc5, 0x94, 0xa3,
708*4882a593Smuzhiyun 0x8f, 0xae, 0xb7, 0xac, 0x00, 0x9f, 0x00, 0x8e,
709*4882a593Smuzhiyun 0x00, 0xb8,
710*4882a593Smuzhiyun }, {
711*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xb9, 0xa7,
712*4882a593Smuzhiyun 0xaf, 0xc2, 0xad, 0xc1, 0xce, 0xc3, 0x95, 0xa3,
713*4882a593Smuzhiyun 0x90, 0xad, 0xb6, 0xab, 0x00, 0xa2, 0x00, 0x91,
714*4882a593Smuzhiyun 0x00, 0xbb,
715*4882a593Smuzhiyun }, {
716*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xb1, 0xbe, 0xac,
717*4882a593Smuzhiyun 0xb1, 0xc4, 0xaf, 0xc1, 0xcd, 0xc1, 0x95, 0xa4,
718*4882a593Smuzhiyun 0x91, 0xad, 0xb6, 0xab, 0x00, 0xa4, 0x00, 0x93,
719*4882a593Smuzhiyun 0x00, 0xbd,
720*4882a593Smuzhiyun }, {
721*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xbb, 0xa8,
722*4882a593Smuzhiyun 0xb3, 0xc5, 0xb2, 0xc1, 0xcd, 0xc2, 0x95, 0xa3,
723*4882a593Smuzhiyun 0x90, 0xad, 0xb6, 0xab, 0x00, 0xa6, 0x00, 0x95,
724*4882a593Smuzhiyun 0x00, 0xc0,
725*4882a593Smuzhiyun }, {
726*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xbb, 0xa8,
727*4882a593Smuzhiyun 0xb0, 0xc3, 0xaf, 0xc2, 0xce, 0xc2, 0x94, 0xa2,
728*4882a593Smuzhiyun 0x90, 0xac, 0xb6, 0xab, 0x00, 0xa8, 0x00, 0x98,
729*4882a593Smuzhiyun 0x00, 0xc3,
730*4882a593Smuzhiyun }, {
731*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xa9, 0xb8, 0xa5,
732*4882a593Smuzhiyun 0xb3, 0xc5, 0xb2, 0xc1, 0xcc, 0xc0, 0x95, 0xa2,
733*4882a593Smuzhiyun 0x90, 0xad, 0xb6, 0xab, 0x00, 0xaa, 0x00, 0x9a,
734*4882a593Smuzhiyun 0x00, 0xc5,
735*4882a593Smuzhiyun }, {
736*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xb0, 0xc0, 0xac,
737*4882a593Smuzhiyun 0xb0, 0xc3, 0xaf, 0xc1, 0xcd, 0xc1, 0x95, 0xa2,
738*4882a593Smuzhiyun 0x90, 0xac, 0xb5, 0xa9, 0x00, 0xac, 0x00, 0x9c,
739*4882a593Smuzhiyun 0x00, 0xc8,
740*4882a593Smuzhiyun }, {
741*4882a593Smuzhiyun 0xfa, 0x01, 0x43, 0x14, 0x45, 0xad, 0xbd, 0xa8,
742*4882a593Smuzhiyun 0xaf, 0xc2, 0xaf, 0xc1, 0xcc, 0xc0, 0x95, 0xa2,
743*4882a593Smuzhiyun 0x90, 0xac, 0xb5, 0xaa, 0x00, 0xb1, 0x00, 0xa1,
744*4882a593Smuzhiyun 0x00, 0xcc,
745*4882a593Smuzhiyun },
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static const struct s6e8aa0_variant s6e8aa0_variants[] = {
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun .version = 32,
751*4882a593Smuzhiyun .gamma_tables = s6e8aa0_gamma_tables_v32,
752*4882a593Smuzhiyun }, {
753*4882a593Smuzhiyun .version = 96,
754*4882a593Smuzhiyun .gamma_tables = s6e8aa0_gamma_tables_v96,
755*4882a593Smuzhiyun }, {
756*4882a593Smuzhiyun .version = 142,
757*4882a593Smuzhiyun .gamma_tables = s6e8aa0_gamma_tables_v142,
758*4882a593Smuzhiyun }, {
759*4882a593Smuzhiyun .version = 210,
760*4882a593Smuzhiyun .gamma_tables = s6e8aa0_gamma_tables_v142,
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
s6e8aa0_brightness_set(struct s6e8aa0 * ctx)764*4882a593Smuzhiyun static void s6e8aa0_brightness_set(struct s6e8aa0 *ctx)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun const u8 *gamma;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (ctx->error)
769*4882a593Smuzhiyun return;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun gamma = ctx->variant->gamma_tables[ctx->brightness];
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (ctx->version >= 142)
774*4882a593Smuzhiyun s6e8aa0_elvss_nvm_set(ctx);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun s6e8aa0_dcs_write(ctx, gamma, GAMMA_TABLE_LEN);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* update gamma table. */
779*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, 0xf7, 0x03);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
s6e8aa0_panel_init(struct s6e8aa0 * ctx)782*4882a593Smuzhiyun static void s6e8aa0_panel_init(struct s6e8aa0 *ctx)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun s6e8aa0_apply_level_1_key(ctx);
785*4882a593Smuzhiyun s6e8aa0_apply_level_2_key(ctx);
786*4882a593Smuzhiyun msleep(20);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, MIPI_DCS_EXIT_SLEEP_MODE);
789*4882a593Smuzhiyun msleep(40);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun s6e8aa0_panel_cond_set(ctx);
792*4882a593Smuzhiyun s6e8aa0_display_condition_set(ctx);
793*4882a593Smuzhiyun s6e8aa0_brightness_set(ctx);
794*4882a593Smuzhiyun s6e8aa0_etc_source_control(ctx);
795*4882a593Smuzhiyun s6e8aa0_etc_pentile_control(ctx);
796*4882a593Smuzhiyun s6e8aa0_elvss_nvm_set(ctx);
797*4882a593Smuzhiyun s6e8aa0_etc_power_control(ctx);
798*4882a593Smuzhiyun s6e8aa0_etc_elvss_control(ctx);
799*4882a593Smuzhiyun msleep(ctx->init_delay);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
s6e8aa0_set_maximum_return_packet_size(struct s6e8aa0 * ctx,u16 size)802*4882a593Smuzhiyun static void s6e8aa0_set_maximum_return_packet_size(struct s6e8aa0 *ctx,
803*4882a593Smuzhiyun u16 size)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
806*4882a593Smuzhiyun int ret;
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if (ctx->error < 0)
809*4882a593Smuzhiyun return;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun ret = mipi_dsi_set_maximum_return_packet_size(dsi, size);
812*4882a593Smuzhiyun if (ret < 0) {
813*4882a593Smuzhiyun dev_err(ctx->dev,
814*4882a593Smuzhiyun "error %d setting maximum return packet size to %d\n",
815*4882a593Smuzhiyun ret, size);
816*4882a593Smuzhiyun ctx->error = ret;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
s6e8aa0_read_mtp_id(struct s6e8aa0 * ctx)820*4882a593Smuzhiyun static void s6e8aa0_read_mtp_id(struct s6e8aa0 *ctx)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun u8 id[3];
823*4882a593Smuzhiyun int ret, i;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun ret = s6e8aa0_dcs_read(ctx, 0xd1, id, ARRAY_SIZE(id));
826*4882a593Smuzhiyun if (ret < 0 || ret < ARRAY_SIZE(id) || id[0] == 0x00) {
827*4882a593Smuzhiyun dev_err(ctx->dev, "read id failed\n");
828*4882a593Smuzhiyun ctx->error = -EIO;
829*4882a593Smuzhiyun return;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun dev_info(ctx->dev, "ID: 0x%2x, 0x%2x, 0x%2x\n", id[0], id[1], id[2]);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(s6e8aa0_variants); ++i) {
835*4882a593Smuzhiyun if (id[1] == s6e8aa0_variants[i].version)
836*4882a593Smuzhiyun break;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun if (i >= ARRAY_SIZE(s6e8aa0_variants)) {
839*4882a593Smuzhiyun dev_err(ctx->dev, "unsupported display version %d\n", id[1]);
840*4882a593Smuzhiyun ctx->error = -EINVAL;
841*4882a593Smuzhiyun return;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun ctx->variant = &s6e8aa0_variants[i];
845*4882a593Smuzhiyun ctx->version = id[1];
846*4882a593Smuzhiyun ctx->id = id[2];
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
s6e8aa0_set_sequence(struct s6e8aa0 * ctx)849*4882a593Smuzhiyun static void s6e8aa0_set_sequence(struct s6e8aa0 *ctx)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun s6e8aa0_set_maximum_return_packet_size(ctx, 3);
852*4882a593Smuzhiyun s6e8aa0_read_mtp_id(ctx);
853*4882a593Smuzhiyun s6e8aa0_panel_init(ctx);
854*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, MIPI_DCS_SET_DISPLAY_ON);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
s6e8aa0_power_on(struct s6e8aa0 * ctx)857*4882a593Smuzhiyun static int s6e8aa0_power_on(struct s6e8aa0 *ctx)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun int ret;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun ret = regulator_bulk_enable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
862*4882a593Smuzhiyun if (ret < 0)
863*4882a593Smuzhiyun return ret;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun msleep(ctx->power_on_delay);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun gpiod_set_value(ctx->reset_gpio, 0);
868*4882a593Smuzhiyun usleep_range(10000, 11000);
869*4882a593Smuzhiyun gpiod_set_value(ctx->reset_gpio, 1);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun msleep(ctx->reset_delay);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun return 0;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
s6e8aa0_power_off(struct s6e8aa0 * ctx)876*4882a593Smuzhiyun static int s6e8aa0_power_off(struct s6e8aa0 *ctx)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun return regulator_bulk_disable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
s6e8aa0_disable(struct drm_panel * panel)881*4882a593Smuzhiyun static int s6e8aa0_disable(struct drm_panel *panel)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun return 0;
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
s6e8aa0_unprepare(struct drm_panel * panel)886*4882a593Smuzhiyun static int s6e8aa0_unprepare(struct drm_panel *panel)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun struct s6e8aa0 *ctx = panel_to_s6e8aa0(panel);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, MIPI_DCS_ENTER_SLEEP_MODE);
891*4882a593Smuzhiyun s6e8aa0_dcs_write_seq_static(ctx, MIPI_DCS_SET_DISPLAY_OFF);
892*4882a593Smuzhiyun msleep(40);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun s6e8aa0_clear_error(ctx);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun return s6e8aa0_power_off(ctx);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
s6e8aa0_prepare(struct drm_panel * panel)899*4882a593Smuzhiyun static int s6e8aa0_prepare(struct drm_panel *panel)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct s6e8aa0 *ctx = panel_to_s6e8aa0(panel);
902*4882a593Smuzhiyun int ret;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun ret = s6e8aa0_power_on(ctx);
905*4882a593Smuzhiyun if (ret < 0)
906*4882a593Smuzhiyun return ret;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun s6e8aa0_set_sequence(ctx);
909*4882a593Smuzhiyun ret = ctx->error;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (ret < 0)
912*4882a593Smuzhiyun s6e8aa0_unprepare(panel);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return ret;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
s6e8aa0_enable(struct drm_panel * panel)917*4882a593Smuzhiyun static int s6e8aa0_enable(struct drm_panel *panel)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun return 0;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
s6e8aa0_get_modes(struct drm_panel * panel,struct drm_connector * connector)922*4882a593Smuzhiyun static int s6e8aa0_get_modes(struct drm_panel *panel,
923*4882a593Smuzhiyun struct drm_connector *connector)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct s6e8aa0 *ctx = panel_to_s6e8aa0(panel);
926*4882a593Smuzhiyun struct drm_display_mode *mode;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun mode = drm_mode_create(connector->dev);
929*4882a593Smuzhiyun if (!mode) {
930*4882a593Smuzhiyun dev_err(panel->dev, "failed to create a new display mode\n");
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun drm_display_mode_from_videomode(&ctx->vm, mode);
935*4882a593Smuzhiyun mode->width_mm = ctx->width_mm;
936*4882a593Smuzhiyun mode->height_mm = ctx->height_mm;
937*4882a593Smuzhiyun connector->display_info.width_mm = mode->width_mm;
938*4882a593Smuzhiyun connector->display_info.height_mm = mode->height_mm;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
941*4882a593Smuzhiyun drm_mode_probed_add(connector, mode);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun return 1;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun static const struct drm_panel_funcs s6e8aa0_drm_funcs = {
947*4882a593Smuzhiyun .disable = s6e8aa0_disable,
948*4882a593Smuzhiyun .unprepare = s6e8aa0_unprepare,
949*4882a593Smuzhiyun .prepare = s6e8aa0_prepare,
950*4882a593Smuzhiyun .enable = s6e8aa0_enable,
951*4882a593Smuzhiyun .get_modes = s6e8aa0_get_modes,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun
s6e8aa0_parse_dt(struct s6e8aa0 * ctx)954*4882a593Smuzhiyun static int s6e8aa0_parse_dt(struct s6e8aa0 *ctx)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun struct device *dev = ctx->dev;
957*4882a593Smuzhiyun struct device_node *np = dev->of_node;
958*4882a593Smuzhiyun int ret;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun ret = of_get_videomode(np, &ctx->vm, 0);
961*4882a593Smuzhiyun if (ret < 0)
962*4882a593Smuzhiyun return ret;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun of_property_read_u32(np, "power-on-delay", &ctx->power_on_delay);
965*4882a593Smuzhiyun of_property_read_u32(np, "reset-delay", &ctx->reset_delay);
966*4882a593Smuzhiyun of_property_read_u32(np, "init-delay", &ctx->init_delay);
967*4882a593Smuzhiyun of_property_read_u32(np, "panel-width-mm", &ctx->width_mm);
968*4882a593Smuzhiyun of_property_read_u32(np, "panel-height-mm", &ctx->height_mm);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun ctx->flip_horizontal = of_property_read_bool(np, "flip-horizontal");
971*4882a593Smuzhiyun ctx->flip_vertical = of_property_read_bool(np, "flip-vertical");
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun return 0;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
s6e8aa0_probe(struct mipi_dsi_device * dsi)976*4882a593Smuzhiyun static int s6e8aa0_probe(struct mipi_dsi_device *dsi)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun struct device *dev = &dsi->dev;
979*4882a593Smuzhiyun struct s6e8aa0 *ctx;
980*4882a593Smuzhiyun int ret;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun ctx = devm_kzalloc(dev, sizeof(struct s6e8aa0), GFP_KERNEL);
983*4882a593Smuzhiyun if (!ctx)
984*4882a593Smuzhiyun return -ENOMEM;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun mipi_dsi_set_drvdata(dsi, ctx);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun ctx->dev = dev;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun dsi->lanes = 4;
991*4882a593Smuzhiyun dsi->format = MIPI_DSI_FMT_RGB888;
992*4882a593Smuzhiyun dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST
993*4882a593Smuzhiyun | MIPI_DSI_MODE_VIDEO_HFP | MIPI_DSI_MODE_VIDEO_HBP
994*4882a593Smuzhiyun | MIPI_DSI_MODE_VIDEO_HSA | MIPI_DSI_MODE_EOT_PACKET
995*4882a593Smuzhiyun | MIPI_DSI_MODE_VSYNC_FLUSH | MIPI_DSI_MODE_VIDEO_AUTO_VERT;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun ret = s6e8aa0_parse_dt(ctx);
998*4882a593Smuzhiyun if (ret < 0)
999*4882a593Smuzhiyun return ret;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun ctx->supplies[0].supply = "vdd3";
1002*4882a593Smuzhiyun ctx->supplies[1].supply = "vci";
1003*4882a593Smuzhiyun ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(ctx->supplies),
1004*4882a593Smuzhiyun ctx->supplies);
1005*4882a593Smuzhiyun if (ret < 0) {
1006*4882a593Smuzhiyun dev_err(dev, "failed to get regulators: %d\n", ret);
1007*4882a593Smuzhiyun return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun ctx->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
1011*4882a593Smuzhiyun if (IS_ERR(ctx->reset_gpio)) {
1012*4882a593Smuzhiyun dev_err(dev, "cannot get reset-gpios %ld\n",
1013*4882a593Smuzhiyun PTR_ERR(ctx->reset_gpio));
1014*4882a593Smuzhiyun return PTR_ERR(ctx->reset_gpio);
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun ctx->brightness = GAMMA_LEVEL_NUM - 1;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun drm_panel_init(&ctx->panel, dev, &s6e8aa0_drm_funcs,
1020*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DSI);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun drm_panel_add(&ctx->panel);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun ret = mipi_dsi_attach(dsi);
1025*4882a593Smuzhiyun if (ret < 0)
1026*4882a593Smuzhiyun drm_panel_remove(&ctx->panel);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun return ret;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
s6e8aa0_remove(struct mipi_dsi_device * dsi)1031*4882a593Smuzhiyun static int s6e8aa0_remove(struct mipi_dsi_device *dsi)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun struct s6e8aa0 *ctx = mipi_dsi_get_drvdata(dsi);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun mipi_dsi_detach(dsi);
1036*4882a593Smuzhiyun drm_panel_remove(&ctx->panel);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return 0;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun static const struct of_device_id s6e8aa0_of_match[] = {
1042*4882a593Smuzhiyun { .compatible = "samsung,s6e8aa0" },
1043*4882a593Smuzhiyun { }
1044*4882a593Smuzhiyun };
1045*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, s6e8aa0_of_match);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun static struct mipi_dsi_driver s6e8aa0_driver = {
1048*4882a593Smuzhiyun .probe = s6e8aa0_probe,
1049*4882a593Smuzhiyun .remove = s6e8aa0_remove,
1050*4882a593Smuzhiyun .driver = {
1051*4882a593Smuzhiyun .name = "panel-samsung-s6e8aa0",
1052*4882a593Smuzhiyun .of_match_table = s6e8aa0_of_match,
1053*4882a593Smuzhiyun },
1054*4882a593Smuzhiyun };
1055*4882a593Smuzhiyun module_mipi_dsi_driver(s6e8aa0_driver);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun MODULE_AUTHOR("Donghwa Lee <dh09.lee@samsung.com>");
1058*4882a593Smuzhiyun MODULE_AUTHOR("Inki Dae <inki.dae@samsung.com>");
1059*4882a593Smuzhiyun MODULE_AUTHOR("Joongmock Shin <jmock.shin@samsung.com>");
1060*4882a593Smuzhiyun MODULE_AUTHOR("Eunchul Kim <chulspro.kim@samsung.com>");
1061*4882a593Smuzhiyun MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
1062*4882a593Smuzhiyun MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
1063*4882a593Smuzhiyun MODULE_DESCRIPTION("MIPI-DSI based s6e8aa0 AMOLED LCD Panel Driver");
1064*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1065