1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics SA 2017
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Philippe Cornu <philippe.cornu@st.com>
6*4882a593Smuzhiyun * Yannick Fertre <yannick.fertre@st.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
11*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <video/mipi_display.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
18*4882a593Smuzhiyun #include <drm/drm_modes.h>
19*4882a593Smuzhiyun #include <drm/drm_panel.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*** Manufacturer Command Set ***/
22*4882a593Smuzhiyun #define MCS_CMD_MODE_SW 0xFE /* CMD Mode Switch */
23*4882a593Smuzhiyun #define MCS_CMD1_UCS 0x00 /* User Command Set (UCS = CMD1) */
24*4882a593Smuzhiyun #define MCS_CMD2_P0 0x01 /* Manufacture Command Set Page0 (CMD2 P0) */
25*4882a593Smuzhiyun #define MCS_CMD2_P1 0x02 /* Manufacture Command Set Page1 (CMD2 P1) */
26*4882a593Smuzhiyun #define MCS_CMD2_P2 0x03 /* Manufacture Command Set Page2 (CMD2 P2) */
27*4882a593Smuzhiyun #define MCS_CMD2_P3 0x04 /* Manufacture Command Set Page3 (CMD2 P3) */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* CMD2 P0 commands (Display Options and Power) */
30*4882a593Smuzhiyun #define MCS_STBCTR 0x12 /* TE1 Output Setting Zig-Zag Connection */
31*4882a593Smuzhiyun #define MCS_SGOPCTR 0x16 /* Source Bias Current */
32*4882a593Smuzhiyun #define MCS_SDCTR 0x1A /* Source Output Delay Time */
33*4882a593Smuzhiyun #define MCS_INVCTR 0x1B /* Inversion Type */
34*4882a593Smuzhiyun #define MCS_EXT_PWR_IC 0x24 /* External PWR IC Control */
35*4882a593Smuzhiyun #define MCS_SETAVDD 0x27 /* PFM Control for AVDD Output */
36*4882a593Smuzhiyun #define MCS_SETAVEE 0x29 /* PFM Control for AVEE Output */
37*4882a593Smuzhiyun #define MCS_BT2CTR 0x2B /* DDVDL Charge Pump Control */
38*4882a593Smuzhiyun #define MCS_BT3CTR 0x2F /* VGH Charge Pump Control */
39*4882a593Smuzhiyun #define MCS_BT4CTR 0x34 /* VGL Charge Pump Control */
40*4882a593Smuzhiyun #define MCS_VCMCTR 0x46 /* VCOM Output Level Control */
41*4882a593Smuzhiyun #define MCS_SETVGN 0x52 /* VG M/S N Control */
42*4882a593Smuzhiyun #define MCS_SETVGP 0x54 /* VG M/S P Control */
43*4882a593Smuzhiyun #define MCS_SW_CTRL 0x5F /* Interface Control for PFM and MIPI */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* CMD2 P2 commands (GOA Timing Control) - no description in datasheet */
46*4882a593Smuzhiyun #define GOA_VSTV1 0x00
47*4882a593Smuzhiyun #define GOA_VSTV2 0x07
48*4882a593Smuzhiyun #define GOA_VCLK1 0x0E
49*4882a593Smuzhiyun #define GOA_VCLK2 0x17
50*4882a593Smuzhiyun #define GOA_VCLK_OPT1 0x20
51*4882a593Smuzhiyun #define GOA_BICLK1 0x2A
52*4882a593Smuzhiyun #define GOA_BICLK2 0x37
53*4882a593Smuzhiyun #define GOA_BICLK3 0x44
54*4882a593Smuzhiyun #define GOA_BICLK4 0x4F
55*4882a593Smuzhiyun #define GOA_BICLK_OPT1 0x5B
56*4882a593Smuzhiyun #define GOA_BICLK_OPT2 0x60
57*4882a593Smuzhiyun #define MCS_GOA_GPO1 0x6D
58*4882a593Smuzhiyun #define MCS_GOA_GPO2 0x71
59*4882a593Smuzhiyun #define MCS_GOA_EQ 0x74
60*4882a593Smuzhiyun #define MCS_GOA_CLK_GALLON 0x7C
61*4882a593Smuzhiyun #define MCS_GOA_FS_SEL0 0x7E
62*4882a593Smuzhiyun #define MCS_GOA_FS_SEL1 0x87
63*4882a593Smuzhiyun #define MCS_GOA_FS_SEL2 0x91
64*4882a593Smuzhiyun #define MCS_GOA_FS_SEL3 0x9B
65*4882a593Smuzhiyun #define MCS_GOA_BS_SEL0 0xAC
66*4882a593Smuzhiyun #define MCS_GOA_BS_SEL1 0xB5
67*4882a593Smuzhiyun #define MCS_GOA_BS_SEL2 0xBF
68*4882a593Smuzhiyun #define MCS_GOA_BS_SEL3 0xC9
69*4882a593Smuzhiyun #define MCS_GOA_BS_SEL4 0xD3
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* CMD2 P3 commands (Gamma) */
72*4882a593Smuzhiyun #define MCS_GAMMA_VP 0x60 /* Gamma VP1~VP16 */
73*4882a593Smuzhiyun #define MCS_GAMMA_VN 0x70 /* Gamma VN1~VN16 */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun struct rm68200 {
76*4882a593Smuzhiyun struct device *dev;
77*4882a593Smuzhiyun struct drm_panel panel;
78*4882a593Smuzhiyun struct gpio_desc *reset_gpio;
79*4882a593Smuzhiyun struct regulator *supply;
80*4882a593Smuzhiyun bool prepared;
81*4882a593Smuzhiyun bool enabled;
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static const struct drm_display_mode default_mode = {
85*4882a593Smuzhiyun .clock = 52582,
86*4882a593Smuzhiyun .hdisplay = 720,
87*4882a593Smuzhiyun .hsync_start = 720 + 38,
88*4882a593Smuzhiyun .hsync_end = 720 + 38 + 8,
89*4882a593Smuzhiyun .htotal = 720 + 38 + 8 + 38,
90*4882a593Smuzhiyun .vdisplay = 1280,
91*4882a593Smuzhiyun .vsync_start = 1280 + 12,
92*4882a593Smuzhiyun .vsync_end = 1280 + 12 + 4,
93*4882a593Smuzhiyun .vtotal = 1280 + 12 + 4 + 12,
94*4882a593Smuzhiyun .flags = 0,
95*4882a593Smuzhiyun .width_mm = 68,
96*4882a593Smuzhiyun .height_mm = 122,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
panel_to_rm68200(struct drm_panel * panel)99*4882a593Smuzhiyun static inline struct rm68200 *panel_to_rm68200(struct drm_panel *panel)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return container_of(panel, struct rm68200, panel);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
rm68200_dcs_write_buf(struct rm68200 * ctx,const void * data,size_t len)104*4882a593Smuzhiyun static void rm68200_dcs_write_buf(struct rm68200 *ctx, const void *data,
105*4882a593Smuzhiyun size_t len)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
108*4882a593Smuzhiyun int err;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun err = mipi_dsi_dcs_write_buffer(dsi, data, len);
111*4882a593Smuzhiyun if (err < 0)
112*4882a593Smuzhiyun dev_err_ratelimited(ctx->dev, "MIPI DSI DCS write buffer failed: %d\n", err);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
rm68200_dcs_write_cmd(struct rm68200 * ctx,u8 cmd,u8 value)115*4882a593Smuzhiyun static void rm68200_dcs_write_cmd(struct rm68200 *ctx, u8 cmd, u8 value)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
118*4882a593Smuzhiyun int err;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun err = mipi_dsi_dcs_write(dsi, cmd, &value, 1);
121*4882a593Smuzhiyun if (err < 0)
122*4882a593Smuzhiyun dev_err_ratelimited(ctx->dev, "MIPI DSI DCS write failed: %d\n", err);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define dcs_write_seq(ctx, seq...) \
126*4882a593Smuzhiyun ({ \
127*4882a593Smuzhiyun static const u8 d[] = { seq }; \
128*4882a593Smuzhiyun \
129*4882a593Smuzhiyun rm68200_dcs_write_buf(ctx, d, ARRAY_SIZE(d)); \
130*4882a593Smuzhiyun })
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * This panel is not able to auto-increment all cmd addresses so for some of
134*4882a593Smuzhiyun * them, we need to send them one by one...
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun #define dcs_write_cmd_seq(ctx, cmd, seq...) \
137*4882a593Smuzhiyun ({ \
138*4882a593Smuzhiyun static const u8 d[] = { seq }; \
139*4882a593Smuzhiyun unsigned int i; \
140*4882a593Smuzhiyun \
141*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(d) ; i++) \
142*4882a593Smuzhiyun rm68200_dcs_write_cmd(ctx, cmd + i, d[i]); \
143*4882a593Smuzhiyun })
144*4882a593Smuzhiyun
rm68200_init_sequence(struct rm68200 * ctx)145*4882a593Smuzhiyun static void rm68200_init_sequence(struct rm68200 *ctx)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun /* Enter CMD2 with page 0 */
148*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_CMD_MODE_SW, MCS_CMD2_P0);
149*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_EXT_PWR_IC, 0xC0, 0x53, 0x00);
150*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_BT2CTR, 0xE5);
151*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_SETAVDD, 0x0A);
152*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_SETAVEE, 0x0A);
153*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_SGOPCTR, 0x52);
154*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_BT3CTR, 0x53);
155*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_BT4CTR, 0x5A);
156*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_INVCTR, 0x00);
157*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_STBCTR, 0x0A);
158*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_SDCTR, 0x06);
159*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_VCMCTR, 0x56);
160*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_SETVGN, 0xA0, 0x00);
161*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_SETVGP, 0xA0, 0x00);
162*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_SW_CTRL, 0x11); /* 2 data lanes, see doc */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_CMD_MODE_SW, MCS_CMD2_P2);
165*4882a593Smuzhiyun dcs_write_seq(ctx, GOA_VSTV1, 0x05);
166*4882a593Smuzhiyun dcs_write_seq(ctx, 0x02, 0x0B);
167*4882a593Smuzhiyun dcs_write_seq(ctx, 0x03, 0x0F);
168*4882a593Smuzhiyun dcs_write_seq(ctx, 0x04, 0x7D, 0x00, 0x50);
169*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, GOA_VSTV2, 0x05, 0x16, 0x0D, 0x11, 0x7D, 0x00,
170*4882a593Smuzhiyun 0x50);
171*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, GOA_VCLK1, 0x07, 0x08, 0x01, 0x02, 0x00, 0x7D,
172*4882a593Smuzhiyun 0x00, 0x85, 0x08);
173*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, GOA_VCLK2, 0x03, 0x04, 0x05, 0x06, 0x00, 0x7D,
174*4882a593Smuzhiyun 0x00, 0x85, 0x08);
175*4882a593Smuzhiyun dcs_write_seq(ctx, GOA_VCLK_OPT1, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
176*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00);
177*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, GOA_BICLK1, 0x07, 0x08);
178*4882a593Smuzhiyun dcs_write_seq(ctx, 0x2D, 0x01);
179*4882a593Smuzhiyun dcs_write_seq(ctx, 0x2F, 0x02, 0x00, 0x40, 0x05, 0x08, 0x54, 0x7D,
180*4882a593Smuzhiyun 0x00);
181*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, GOA_BICLK2, 0x03, 0x04, 0x05, 0x06, 0x00);
182*4882a593Smuzhiyun dcs_write_seq(ctx, 0x3D, 0x40);
183*4882a593Smuzhiyun dcs_write_seq(ctx, 0x3F, 0x05, 0x08, 0x54, 0x7D, 0x00);
184*4882a593Smuzhiyun dcs_write_seq(ctx, GOA_BICLK3, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
185*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00);
186*4882a593Smuzhiyun dcs_write_seq(ctx, GOA_BICLK4, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
187*4882a593Smuzhiyun 0x00, 0x00);
188*4882a593Smuzhiyun dcs_write_seq(ctx, 0x58, 0x00, 0x00, 0x00);
189*4882a593Smuzhiyun dcs_write_seq(ctx, GOA_BICLK_OPT1, 0x00, 0x00, 0x00, 0x00, 0x00);
190*4882a593Smuzhiyun dcs_write_seq(ctx, GOA_BICLK_OPT2, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
191*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00);
192*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_GOA_GPO1, 0x00, 0x00, 0x00, 0x00);
193*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_GOA_GPO2, 0x00, 0x20, 0x00);
194*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_GOA_EQ, 0x08, 0x08, 0x08, 0x08, 0x08, 0x08,
195*4882a593Smuzhiyun 0x00, 0x00);
196*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_GOA_CLK_GALLON, 0x00, 0x00);
197*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_FS_SEL0, 0xBF, 0x02, 0x06, 0x14, 0x10,
198*4882a593Smuzhiyun 0x16, 0x12, 0x08, 0x3F);
199*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_FS_SEL1, 0x3F, 0x3F, 0x3F, 0x3F, 0x0C,
200*4882a593Smuzhiyun 0x0A, 0x0E, 0x3F, 0x3F, 0x00);
201*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_FS_SEL2, 0x04, 0x3F, 0x3F, 0x3F, 0x3F,
202*4882a593Smuzhiyun 0x05, 0x01, 0x3F, 0x3F, 0x0F);
203*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_FS_SEL3, 0x0B, 0x0D, 0x3F, 0x3F, 0x3F,
204*4882a593Smuzhiyun 0x3F);
205*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, 0xA2, 0x3F, 0x09, 0x13, 0x17, 0x11, 0x15);
206*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, 0xA9, 0x07, 0x03, 0x3F);
207*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_BS_SEL0, 0x3F, 0x05, 0x01, 0x17, 0x13,
208*4882a593Smuzhiyun 0x15, 0x11, 0x0F, 0x3F);
209*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_BS_SEL1, 0x3F, 0x3F, 0x3F, 0x3F, 0x0B,
210*4882a593Smuzhiyun 0x0D, 0x09, 0x3F, 0x3F, 0x07);
211*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_BS_SEL2, 0x03, 0x3F, 0x3F, 0x3F, 0x3F,
212*4882a593Smuzhiyun 0x02, 0x06, 0x3F, 0x3F, 0x08);
213*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_BS_SEL3, 0x0C, 0x0A, 0x3F, 0x3F, 0x3F,
214*4882a593Smuzhiyun 0x3F, 0x3F, 0x0E, 0x10, 0x14);
215*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GOA_BS_SEL4, 0x12, 0x16, 0x00, 0x04, 0x3F);
216*4882a593Smuzhiyun dcs_write_seq(ctx, 0xDC, 0x02);
217*4882a593Smuzhiyun dcs_write_seq(ctx, 0xDE, 0x12);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_CMD_MODE_SW, 0x0E); /* No documentation */
220*4882a593Smuzhiyun dcs_write_seq(ctx, 0x01, 0x75);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_CMD_MODE_SW, MCS_CMD2_P3);
223*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GAMMA_VP, 0x00, 0x0C, 0x12, 0x0E, 0x06,
224*4882a593Smuzhiyun 0x12, 0x0E, 0x0B, 0x15, 0x0B, 0x10, 0x07, 0x0F,
225*4882a593Smuzhiyun 0x12, 0x0C, 0x00);
226*4882a593Smuzhiyun dcs_write_cmd_seq(ctx, MCS_GAMMA_VN, 0x00, 0x0C, 0x12, 0x0E, 0x06,
227*4882a593Smuzhiyun 0x12, 0x0E, 0x0B, 0x15, 0x0B, 0x10, 0x07, 0x0F,
228*4882a593Smuzhiyun 0x12, 0x0C, 0x00);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Exit CMD2 */
231*4882a593Smuzhiyun dcs_write_seq(ctx, MCS_CMD_MODE_SW, MCS_CMD1_UCS);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
rm68200_disable(struct drm_panel * panel)234*4882a593Smuzhiyun static int rm68200_disable(struct drm_panel *panel)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct rm68200 *ctx = panel_to_rm68200(panel);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (!ctx->enabled)
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ctx->enabled = false;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
rm68200_unprepare(struct drm_panel * panel)246*4882a593Smuzhiyun static int rm68200_unprepare(struct drm_panel *panel)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct rm68200 *ctx = panel_to_rm68200(panel);
249*4882a593Smuzhiyun struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
250*4882a593Smuzhiyun int ret;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (!ctx->prepared)
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ret = mipi_dsi_dcs_set_display_off(dsi);
256*4882a593Smuzhiyun if (ret)
257*4882a593Smuzhiyun dev_warn(panel->dev, "failed to set display off: %d\n", ret);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun ret = mipi_dsi_dcs_enter_sleep_mode(dsi);
260*4882a593Smuzhiyun if (ret)
261*4882a593Smuzhiyun dev_warn(panel->dev, "failed to enter sleep mode: %d\n", ret);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun msleep(120);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (ctx->reset_gpio) {
266*4882a593Smuzhiyun gpiod_set_value_cansleep(ctx->reset_gpio, 1);
267*4882a593Smuzhiyun msleep(20);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun regulator_disable(ctx->supply);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ctx->prepared = false;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
rm68200_prepare(struct drm_panel * panel)277*4882a593Smuzhiyun static int rm68200_prepare(struct drm_panel *panel)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct rm68200 *ctx = panel_to_rm68200(panel);
280*4882a593Smuzhiyun struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
281*4882a593Smuzhiyun int ret;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (ctx->prepared)
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ret = regulator_enable(ctx->supply);
287*4882a593Smuzhiyun if (ret < 0) {
288*4882a593Smuzhiyun dev_err(ctx->dev, "failed to enable supply: %d\n", ret);
289*4882a593Smuzhiyun return ret;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (ctx->reset_gpio) {
293*4882a593Smuzhiyun gpiod_set_value_cansleep(ctx->reset_gpio, 1);
294*4882a593Smuzhiyun msleep(20);
295*4882a593Smuzhiyun gpiod_set_value_cansleep(ctx->reset_gpio, 0);
296*4882a593Smuzhiyun msleep(100);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun rm68200_init_sequence(ctx);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun ret = mipi_dsi_dcs_exit_sleep_mode(dsi);
302*4882a593Smuzhiyun if (ret)
303*4882a593Smuzhiyun return ret;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun msleep(125);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun ret = mipi_dsi_dcs_set_display_on(dsi);
308*4882a593Smuzhiyun if (ret)
309*4882a593Smuzhiyun return ret;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun msleep(20);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun ctx->prepared = true;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
rm68200_enable(struct drm_panel * panel)318*4882a593Smuzhiyun static int rm68200_enable(struct drm_panel *panel)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct rm68200 *ctx = panel_to_rm68200(panel);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (ctx->enabled)
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun ctx->enabled = true;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
rm68200_get_modes(struct drm_panel * panel,struct drm_connector * connector)330*4882a593Smuzhiyun static int rm68200_get_modes(struct drm_panel *panel,
331*4882a593Smuzhiyun struct drm_connector *connector)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct drm_display_mode *mode;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun mode = drm_mode_duplicate(connector->dev, &default_mode);
336*4882a593Smuzhiyun if (!mode) {
337*4882a593Smuzhiyun dev_err(panel->dev, "failed to add mode %ux%u@%u\n",
338*4882a593Smuzhiyun default_mode.hdisplay, default_mode.vdisplay,
339*4882a593Smuzhiyun drm_mode_vrefresh(&default_mode));
340*4882a593Smuzhiyun return -ENOMEM;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun drm_mode_set_name(mode);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
346*4882a593Smuzhiyun drm_mode_probed_add(connector, mode);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun connector->display_info.width_mm = mode->width_mm;
349*4882a593Smuzhiyun connector->display_info.height_mm = mode->height_mm;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun return 1;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static const struct drm_panel_funcs rm68200_drm_funcs = {
355*4882a593Smuzhiyun .disable = rm68200_disable,
356*4882a593Smuzhiyun .unprepare = rm68200_unprepare,
357*4882a593Smuzhiyun .prepare = rm68200_prepare,
358*4882a593Smuzhiyun .enable = rm68200_enable,
359*4882a593Smuzhiyun .get_modes = rm68200_get_modes,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
rm68200_probe(struct mipi_dsi_device * dsi)362*4882a593Smuzhiyun static int rm68200_probe(struct mipi_dsi_device *dsi)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct device *dev = &dsi->dev;
365*4882a593Smuzhiyun struct rm68200 *ctx;
366*4882a593Smuzhiyun int ret;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
369*4882a593Smuzhiyun if (!ctx)
370*4882a593Smuzhiyun return -ENOMEM;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ctx->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
373*4882a593Smuzhiyun if (IS_ERR(ctx->reset_gpio)) {
374*4882a593Smuzhiyun ret = PTR_ERR(ctx->reset_gpio);
375*4882a593Smuzhiyun dev_err(dev, "cannot get reset GPIO: %d\n", ret);
376*4882a593Smuzhiyun return ret;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ctx->supply = devm_regulator_get(dev, "power");
380*4882a593Smuzhiyun if (IS_ERR(ctx->supply)) {
381*4882a593Smuzhiyun ret = PTR_ERR(ctx->supply);
382*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
383*4882a593Smuzhiyun dev_err(dev, "cannot get regulator: %d\n", ret);
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun mipi_dsi_set_drvdata(dsi, ctx);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun ctx->dev = dev;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun dsi->lanes = 2;
392*4882a593Smuzhiyun dsi->format = MIPI_DSI_FMT_RGB888;
393*4882a593Smuzhiyun dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
394*4882a593Smuzhiyun MIPI_DSI_MODE_LPM;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun drm_panel_init(&ctx->panel, dev, &rm68200_drm_funcs,
397*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DSI);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun ret = drm_panel_of_backlight(&ctx->panel);
400*4882a593Smuzhiyun if (ret)
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun drm_panel_add(&ctx->panel);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun ret = mipi_dsi_attach(dsi);
406*4882a593Smuzhiyun if (ret < 0) {
407*4882a593Smuzhiyun dev_err(dev, "mipi_dsi_attach() failed: %d\n", ret);
408*4882a593Smuzhiyun drm_panel_remove(&ctx->panel);
409*4882a593Smuzhiyun return ret;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
rm68200_remove(struct mipi_dsi_device * dsi)415*4882a593Smuzhiyun static int rm68200_remove(struct mipi_dsi_device *dsi)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct rm68200 *ctx = mipi_dsi_get_drvdata(dsi);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun mipi_dsi_detach(dsi);
420*4882a593Smuzhiyun drm_panel_remove(&ctx->panel);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun static const struct of_device_id raydium_rm68200_of_match[] = {
426*4882a593Smuzhiyun { .compatible = "raydium,rm68200" },
427*4882a593Smuzhiyun { }
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, raydium_rm68200_of_match);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static struct mipi_dsi_driver raydium_rm68200_driver = {
432*4882a593Smuzhiyun .probe = rm68200_probe,
433*4882a593Smuzhiyun .remove = rm68200_remove,
434*4882a593Smuzhiyun .driver = {
435*4882a593Smuzhiyun .name = "panel-raydium-rm68200",
436*4882a593Smuzhiyun .of_match_table = raydium_rm68200_of_match,
437*4882a593Smuzhiyun },
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun module_mipi_dsi_driver(raydium_rm68200_driver);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
442*4882a593Smuzhiyun MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
443*4882a593Smuzhiyun MODULE_DESCRIPTION("DRM Driver for Raydium RM68200 MIPI DSI panel");
444*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
445