xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/panel/panel-orisetech-otm8009a.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2017
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors: Philippe Cornu <philippe.cornu@st.com>
6*4882a593Smuzhiyun  *          Yannick Fertre <yannick.fertre@st.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/backlight.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <video/mipi_display.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
18*4882a593Smuzhiyun #include <drm/drm_modes.h>
19*4882a593Smuzhiyun #include <drm/drm_panel.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define OTM8009A_BACKLIGHT_DEFAULT	240
22*4882a593Smuzhiyun #define OTM8009A_BACKLIGHT_MAX		255
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Manufacturer Command Set */
25*4882a593Smuzhiyun #define MCS_ADRSFT	0x0000	/* Address Shift Function */
26*4882a593Smuzhiyun #define MCS_PANSET	0xB3A6	/* Panel Type Setting */
27*4882a593Smuzhiyun #define MCS_SD_CTRL	0xC0A2	/* Source Driver Timing Setting */
28*4882a593Smuzhiyun #define MCS_P_DRV_M	0xC0B4	/* Panel Driving Mode */
29*4882a593Smuzhiyun #define MCS_OSC_ADJ	0xC181	/* Oscillator Adjustment for Idle/Normal mode */
30*4882a593Smuzhiyun #define MCS_RGB_VID_SET	0xC1A1	/* RGB Video Mode Setting */
31*4882a593Smuzhiyun #define MCS_SD_PCH_CTRL	0xC480	/* Source Driver Precharge Control */
32*4882a593Smuzhiyun #define MCS_NO_DOC1	0xC48A	/* Command not documented */
33*4882a593Smuzhiyun #define MCS_PWR_CTRL1	0xC580	/* Power Control Setting 1 */
34*4882a593Smuzhiyun #define MCS_PWR_CTRL2	0xC590	/* Power Control Setting 2 for Normal Mode */
35*4882a593Smuzhiyun #define MCS_PWR_CTRL4	0xC5B0	/* Power Control Setting 4 for DC Voltage */
36*4882a593Smuzhiyun #define MCS_PANCTRLSET1	0xCB80	/* Panel Control Setting 1 */
37*4882a593Smuzhiyun #define MCS_PANCTRLSET2	0xCB90	/* Panel Control Setting 2 */
38*4882a593Smuzhiyun #define MCS_PANCTRLSET3	0xCBA0	/* Panel Control Setting 3 */
39*4882a593Smuzhiyun #define MCS_PANCTRLSET4	0xCBB0	/* Panel Control Setting 4 */
40*4882a593Smuzhiyun #define MCS_PANCTRLSET5	0xCBC0	/* Panel Control Setting 5 */
41*4882a593Smuzhiyun #define MCS_PANCTRLSET6	0xCBD0	/* Panel Control Setting 6 */
42*4882a593Smuzhiyun #define MCS_PANCTRLSET7	0xCBE0	/* Panel Control Setting 7 */
43*4882a593Smuzhiyun #define MCS_PANCTRLSET8	0xCBF0	/* Panel Control Setting 8 */
44*4882a593Smuzhiyun #define MCS_PANU2D1	0xCC80	/* Panel U2D Setting 1 */
45*4882a593Smuzhiyun #define MCS_PANU2D2	0xCC90	/* Panel U2D Setting 2 */
46*4882a593Smuzhiyun #define MCS_PANU2D3	0xCCA0	/* Panel U2D Setting 3 */
47*4882a593Smuzhiyun #define MCS_PAND2U1	0xCCB0	/* Panel D2U Setting 1 */
48*4882a593Smuzhiyun #define MCS_PAND2U2	0xCCC0	/* Panel D2U Setting 2 */
49*4882a593Smuzhiyun #define MCS_PAND2U3	0xCCD0	/* Panel D2U Setting 3 */
50*4882a593Smuzhiyun #define MCS_GOAVST	0xCE80	/* GOA VST Setting */
51*4882a593Smuzhiyun #define MCS_GOACLKA1	0xCEA0	/* GOA CLKA1 Setting */
52*4882a593Smuzhiyun #define MCS_GOACLKA3	0xCEB0	/* GOA CLKA3 Setting */
53*4882a593Smuzhiyun #define MCS_GOAECLK	0xCFC0	/* GOA ECLK Setting */
54*4882a593Smuzhiyun #define MCS_NO_DOC2	0xCFD0	/* Command not documented */
55*4882a593Smuzhiyun #define MCS_GVDDSET	0xD800	/* GVDD/NGVDD */
56*4882a593Smuzhiyun #define MCS_VCOMDC	0xD900	/* VCOM Voltage Setting */
57*4882a593Smuzhiyun #define MCS_GMCT2_2P	0xE100	/* Gamma Correction 2.2+ Setting */
58*4882a593Smuzhiyun #define MCS_GMCT2_2N	0xE200	/* Gamma Correction 2.2- Setting */
59*4882a593Smuzhiyun #define MCS_NO_DOC3	0xF5B6	/* Command not documented */
60*4882a593Smuzhiyun #define MCS_CMD2_ENA1	0xFF00	/* Enable Access Command2 "CMD2" */
61*4882a593Smuzhiyun #define MCS_CMD2_ENA2	0xFF80	/* Enable Access Orise Command2 */
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct otm8009a {
64*4882a593Smuzhiyun 	struct device *dev;
65*4882a593Smuzhiyun 	struct drm_panel panel;
66*4882a593Smuzhiyun 	struct backlight_device *bl_dev;
67*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
68*4882a593Smuzhiyun 	struct regulator *supply;
69*4882a593Smuzhiyun 	bool prepared;
70*4882a593Smuzhiyun 	bool enabled;
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static const struct drm_display_mode default_mode = {
74*4882a593Smuzhiyun 	.clock = 29700,
75*4882a593Smuzhiyun 	.hdisplay = 480,
76*4882a593Smuzhiyun 	.hsync_start = 480 + 98,
77*4882a593Smuzhiyun 	.hsync_end = 480 + 98 + 32,
78*4882a593Smuzhiyun 	.htotal = 480 + 98 + 32 + 98,
79*4882a593Smuzhiyun 	.vdisplay = 800,
80*4882a593Smuzhiyun 	.vsync_start = 800 + 15,
81*4882a593Smuzhiyun 	.vsync_end = 800 + 15 + 10,
82*4882a593Smuzhiyun 	.vtotal = 800 + 15 + 10 + 14,
83*4882a593Smuzhiyun 	.flags = 0,
84*4882a593Smuzhiyun 	.width_mm = 52,
85*4882a593Smuzhiyun 	.height_mm = 86,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
panel_to_otm8009a(struct drm_panel * panel)88*4882a593Smuzhiyun static inline struct otm8009a *panel_to_otm8009a(struct drm_panel *panel)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	return container_of(panel, struct otm8009a, panel);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
otm8009a_dcs_write_buf(struct otm8009a * ctx,const void * data,size_t len)93*4882a593Smuzhiyun static void otm8009a_dcs_write_buf(struct otm8009a *ctx, const void *data,
94*4882a593Smuzhiyun 				   size_t len)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (mipi_dsi_dcs_write_buffer(dsi, data, len) < 0)
99*4882a593Smuzhiyun 		dev_warn(ctx->dev, "mipi dsi dcs write buffer failed\n");
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
otm8009a_dcs_write_buf_hs(struct otm8009a * ctx,const void * data,size_t len)102*4882a593Smuzhiyun static void otm8009a_dcs_write_buf_hs(struct otm8009a *ctx, const void *data,
103*4882a593Smuzhiyun 				      size_t len)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* data will be sent in dsi hs mode (ie. no lpm) */
108*4882a593Smuzhiyun 	dsi->mode_flags &= ~MIPI_DSI_MODE_LPM;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	otm8009a_dcs_write_buf(ctx, data, len);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* restore back the dsi lpm mode */
113*4882a593Smuzhiyun 	dsi->mode_flags |= MIPI_DSI_MODE_LPM;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define dcs_write_seq(ctx, seq...)			\
117*4882a593Smuzhiyun ({							\
118*4882a593Smuzhiyun 	static const u8 d[] = { seq };			\
119*4882a593Smuzhiyun 	otm8009a_dcs_write_buf(ctx, d, ARRAY_SIZE(d));	\
120*4882a593Smuzhiyun })
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define dcs_write_cmd_at(ctx, cmd, seq...)		\
123*4882a593Smuzhiyun ({							\
124*4882a593Smuzhiyun 	dcs_write_seq(ctx, MCS_ADRSFT, (cmd) & 0xFF);	\
125*4882a593Smuzhiyun 	dcs_write_seq(ctx, (cmd) >> 8, seq);		\
126*4882a593Smuzhiyun })
127*4882a593Smuzhiyun 
otm8009a_init_sequence(struct otm8009a * ctx)128*4882a593Smuzhiyun static int otm8009a_init_sequence(struct otm8009a *ctx)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
131*4882a593Smuzhiyun 	int ret;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Enter CMD2 */
134*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_CMD2_ENA1, 0x80, 0x09, 0x01);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* Enter Orise Command2 */
137*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_CMD2_ENA2, 0x80, 0x09);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_SD_PCH_CTRL, 0x30);
140*4882a593Smuzhiyun 	mdelay(10);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_NO_DOC1, 0x40);
143*4882a593Smuzhiyun 	mdelay(10);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PWR_CTRL4 + 1, 0xA9);
146*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PWR_CTRL2 + 1, 0x34);
147*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_P_DRV_M, 0x50);
148*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_VCOMDC, 0x4E);
149*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_OSC_ADJ, 0x66); /* 65Hz */
150*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PWR_CTRL2 + 2, 0x01);
151*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PWR_CTRL2 + 5, 0x34);
152*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PWR_CTRL2 + 4, 0x33);
153*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_GVDDSET, 0x79, 0x79);
154*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_SD_CTRL + 1, 0x1B);
155*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PWR_CTRL1 + 2, 0x83);
156*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_SD_PCH_CTRL + 1, 0x83);
157*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_RGB_VID_SET, 0x0E);
158*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANSET, 0x00, 0x01);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_GOAVST, 0x85, 0x01, 0x00, 0x84, 0x01, 0x00);
161*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_GOACLKA1, 0x18, 0x04, 0x03, 0x39, 0x00, 0x00,
162*4882a593Smuzhiyun 			 0x00, 0x18, 0x03, 0x03, 0x3A, 0x00, 0x00, 0x00);
163*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_GOACLKA3, 0x18, 0x02, 0x03, 0x3B, 0x00, 0x00,
164*4882a593Smuzhiyun 			 0x00, 0x18, 0x01, 0x03, 0x3C, 0x00, 0x00, 0x00);
165*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_GOAECLK, 0x01, 0x01, 0x20, 0x20, 0x00, 0x00,
166*4882a593Smuzhiyun 			 0x01, 0x02, 0x00, 0x00);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_NO_DOC2, 0x00);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANCTRLSET1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0);
171*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANCTRLSET2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
172*4882a593Smuzhiyun 			 0, 0, 0, 0, 0);
173*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANCTRLSET3, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
174*4882a593Smuzhiyun 			 0, 0, 0, 0, 0);
175*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANCTRLSET4, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0);
176*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANCTRLSET5, 0, 4, 4, 4, 4, 4, 0, 0, 0, 0,
177*4882a593Smuzhiyun 			 0, 0, 0, 0, 0);
178*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANCTRLSET6, 0, 0, 0, 0, 0, 0, 4, 4, 4, 4,
179*4882a593Smuzhiyun 			 4, 0, 0, 0, 0);
180*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANCTRLSET7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0);
181*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANCTRLSET8, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
182*4882a593Smuzhiyun 			 0xFF, 0xFF, 0xFF, 0xFF, 0xFF);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANU2D1, 0x00, 0x26, 0x09, 0x0B, 0x01, 0x25,
185*4882a593Smuzhiyun 			 0x00, 0x00, 0x00, 0x00);
186*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANU2D2, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
187*4882a593Smuzhiyun 			 0x00, 0x00, 0x00, 0x00, 0x00, 0x26, 0x0A, 0x0C, 0x02);
188*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PANU2D3, 0x25, 0x00, 0x00, 0x00, 0x00, 0x00,
189*4882a593Smuzhiyun 			 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00);
190*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PAND2U1, 0x00, 0x25, 0x0C, 0x0A, 0x02, 0x26,
191*4882a593Smuzhiyun 			 0x00, 0x00, 0x00, 0x00);
192*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PAND2U2, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
193*4882a593Smuzhiyun 			 0x00, 0x00, 0x00, 0x00, 0x00, 0x25, 0x0B, 0x09, 0x01);
194*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PAND2U3, 0x26, 0x00, 0x00, 0x00, 0x00, 0x00,
195*4882a593Smuzhiyun 			 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_PWR_CTRL1 + 1, 0x66);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_NO_DOC3, 0x06);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_GMCT2_2P, 0x00, 0x09, 0x0F, 0x0E, 0x07, 0x10,
202*4882a593Smuzhiyun 			 0x0B, 0x0A, 0x04, 0x07, 0x0B, 0x08, 0x0F, 0x10, 0x0A,
203*4882a593Smuzhiyun 			 0x01);
204*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_GMCT2_2N, 0x00, 0x09, 0x0F, 0x0E, 0x07, 0x10,
205*4882a593Smuzhiyun 			 0x0B, 0x0A, 0x04, 0x07, 0x0B, 0x08, 0x0F, 0x10, 0x0A,
206*4882a593Smuzhiyun 			 0x01);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Exit CMD2 */
209*4882a593Smuzhiyun 	dcs_write_cmd_at(ctx, MCS_CMD2_ENA1, 0xFF, 0xFF, 0xFF);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_nop(dsi);
212*4882a593Smuzhiyun 	if (ret)
213*4882a593Smuzhiyun 		return ret;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_exit_sleep_mode(dsi);
216*4882a593Smuzhiyun 	if (ret)
217*4882a593Smuzhiyun 		return ret;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Wait for sleep out exit */
220*4882a593Smuzhiyun 	mdelay(120);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Default portrait 480x800 rgb24 */
223*4882a593Smuzhiyun 	dcs_write_seq(ctx, MIPI_DCS_SET_ADDRESS_MODE, 0x00);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_column_address(dsi, 0,
226*4882a593Smuzhiyun 					      default_mode.hdisplay - 1);
227*4882a593Smuzhiyun 	if (ret)
228*4882a593Smuzhiyun 		return ret;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_page_address(dsi, 0, default_mode.vdisplay - 1);
231*4882a593Smuzhiyun 	if (ret)
232*4882a593Smuzhiyun 		return ret;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* See otm8009a driver documentation for pixel format descriptions */
235*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_pixel_format(dsi, MIPI_DCS_PIXEL_FMT_24BIT |
236*4882a593Smuzhiyun 					    MIPI_DCS_PIXEL_FMT_24BIT << 4);
237*4882a593Smuzhiyun 	if (ret)
238*4882a593Smuzhiyun 		return ret;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Disable CABC feature */
241*4882a593Smuzhiyun 	dcs_write_seq(ctx, MIPI_DCS_WRITE_POWER_SAVE, 0x00);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_display_on(dsi);
244*4882a593Smuzhiyun 	if (ret)
245*4882a593Smuzhiyun 		return ret;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_nop(dsi);
248*4882a593Smuzhiyun 	if (ret)
249*4882a593Smuzhiyun 		return ret;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Send Command GRAM memory write (no parameters) */
252*4882a593Smuzhiyun 	dcs_write_seq(ctx, MIPI_DCS_WRITE_MEMORY_START);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* Wait a short while to let the panel be ready before the 1st frame */
255*4882a593Smuzhiyun 	mdelay(10);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
otm8009a_disable(struct drm_panel * panel)260*4882a593Smuzhiyun static int otm8009a_disable(struct drm_panel *panel)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	struct otm8009a *ctx = panel_to_otm8009a(panel);
263*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
264*4882a593Smuzhiyun 	int ret;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (!ctx->enabled)
267*4882a593Smuzhiyun 		return 0; /* This is not an issue so we return 0 here */
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	backlight_disable(ctx->bl_dev);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_display_off(dsi);
272*4882a593Smuzhiyun 	if (ret)
273*4882a593Smuzhiyun 		return ret;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_enter_sleep_mode(dsi);
276*4882a593Smuzhiyun 	if (ret)
277*4882a593Smuzhiyun 		return ret;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	msleep(120);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	ctx->enabled = false;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
otm8009a_unprepare(struct drm_panel * panel)286*4882a593Smuzhiyun static int otm8009a_unprepare(struct drm_panel *panel)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	struct otm8009a *ctx = panel_to_otm8009a(panel);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (!ctx->prepared)
291*4882a593Smuzhiyun 		return 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (ctx->reset_gpio) {
294*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ctx->reset_gpio, 1);
295*4882a593Smuzhiyun 		msleep(20);
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	regulator_disable(ctx->supply);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	ctx->prepared = false;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
otm8009a_prepare(struct drm_panel * panel)305*4882a593Smuzhiyun static int otm8009a_prepare(struct drm_panel *panel)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct otm8009a *ctx = panel_to_otm8009a(panel);
308*4882a593Smuzhiyun 	int ret;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (ctx->prepared)
311*4882a593Smuzhiyun 		return 0;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ret = regulator_enable(ctx->supply);
314*4882a593Smuzhiyun 	if (ret < 0) {
315*4882a593Smuzhiyun 		dev_err(panel->dev, "failed to enable supply: %d\n", ret);
316*4882a593Smuzhiyun 		return ret;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (ctx->reset_gpio) {
320*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ctx->reset_gpio, 0);
321*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ctx->reset_gpio, 1);
322*4882a593Smuzhiyun 		msleep(20);
323*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ctx->reset_gpio, 0);
324*4882a593Smuzhiyun 		msleep(100);
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	ret = otm8009a_init_sequence(ctx);
328*4882a593Smuzhiyun 	if (ret)
329*4882a593Smuzhiyun 		return ret;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	ctx->prepared = true;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
otm8009a_enable(struct drm_panel * panel)336*4882a593Smuzhiyun static int otm8009a_enable(struct drm_panel *panel)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct otm8009a *ctx = panel_to_otm8009a(panel);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (ctx->enabled)
341*4882a593Smuzhiyun 		return 0;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	backlight_enable(ctx->bl_dev);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	ctx->enabled = true;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
otm8009a_get_modes(struct drm_panel * panel,struct drm_connector * connector)350*4882a593Smuzhiyun static int otm8009a_get_modes(struct drm_panel *panel,
351*4882a593Smuzhiyun 			      struct drm_connector *connector)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct drm_display_mode *mode;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	mode = drm_mode_duplicate(connector->dev, &default_mode);
356*4882a593Smuzhiyun 	if (!mode) {
357*4882a593Smuzhiyun 		dev_err(panel->dev, "failed to add mode %ux%u@%u\n",
358*4882a593Smuzhiyun 			default_mode.hdisplay, default_mode.vdisplay,
359*4882a593Smuzhiyun 			drm_mode_vrefresh(&default_mode));
360*4882a593Smuzhiyun 		return -ENOMEM;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	drm_mode_set_name(mode);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
366*4882a593Smuzhiyun 	drm_mode_probed_add(connector, mode);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	connector->display_info.width_mm = mode->width_mm;
369*4882a593Smuzhiyun 	connector->display_info.height_mm = mode->height_mm;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return 1;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun static const struct drm_panel_funcs otm8009a_drm_funcs = {
375*4882a593Smuzhiyun 	.disable   = otm8009a_disable,
376*4882a593Smuzhiyun 	.unprepare = otm8009a_unprepare,
377*4882a593Smuzhiyun 	.prepare   = otm8009a_prepare,
378*4882a593Smuzhiyun 	.enable    = otm8009a_enable,
379*4882a593Smuzhiyun 	.get_modes = otm8009a_get_modes,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun  * DSI-BASED BACKLIGHT
384*4882a593Smuzhiyun  */
385*4882a593Smuzhiyun 
otm8009a_backlight_update_status(struct backlight_device * bd)386*4882a593Smuzhiyun static int otm8009a_backlight_update_status(struct backlight_device *bd)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct otm8009a *ctx = bl_get_data(bd);
389*4882a593Smuzhiyun 	u8 data[2];
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (!ctx->prepared) {
392*4882a593Smuzhiyun 		dev_dbg(&bd->dev, "lcd not ready yet for setting its backlight!\n");
393*4882a593Smuzhiyun 		return -ENXIO;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (bd->props.power <= FB_BLANK_NORMAL) {
397*4882a593Smuzhiyun 		/* Power on the backlight with the requested brightness
398*4882a593Smuzhiyun 		 * Note We can not use mipi_dsi_dcs_set_display_brightness()
399*4882a593Smuzhiyun 		 * as otm8009a driver support only 8-bit brightness (1 param).
400*4882a593Smuzhiyun 		 */
401*4882a593Smuzhiyun 		data[0] = MIPI_DCS_SET_DISPLAY_BRIGHTNESS;
402*4882a593Smuzhiyun 		data[1] = bd->props.brightness;
403*4882a593Smuzhiyun 		otm8009a_dcs_write_buf_hs(ctx, data, ARRAY_SIZE(data));
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		/* set Brightness Control & Backlight on */
406*4882a593Smuzhiyun 		data[1] = 0x24;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	} else {
409*4882a593Smuzhiyun 		/* Power off the backlight: set Brightness Control & Bl off */
410*4882a593Smuzhiyun 		data[1] = 0;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* Update Brightness Control & Backlight */
414*4882a593Smuzhiyun 	data[0] = MIPI_DCS_WRITE_CONTROL_DISPLAY;
415*4882a593Smuzhiyun 	otm8009a_dcs_write_buf_hs(ctx, data, ARRAY_SIZE(data));
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct backlight_ops otm8009a_backlight_ops = {
421*4882a593Smuzhiyun 	.update_status = otm8009a_backlight_update_status,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
otm8009a_probe(struct mipi_dsi_device * dsi)424*4882a593Smuzhiyun static int otm8009a_probe(struct mipi_dsi_device *dsi)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct device *dev = &dsi->dev;
427*4882a593Smuzhiyun 	struct otm8009a *ctx;
428*4882a593Smuzhiyun 	int ret;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
431*4882a593Smuzhiyun 	if (!ctx)
432*4882a593Smuzhiyun 		return -ENOMEM;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	ctx->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
435*4882a593Smuzhiyun 	if (IS_ERR(ctx->reset_gpio)) {
436*4882a593Smuzhiyun 		dev_err(dev, "cannot get reset-gpio\n");
437*4882a593Smuzhiyun 		return PTR_ERR(ctx->reset_gpio);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	ctx->supply = devm_regulator_get(dev, "power");
441*4882a593Smuzhiyun 	if (IS_ERR(ctx->supply)) {
442*4882a593Smuzhiyun 		ret = PTR_ERR(ctx->supply);
443*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
444*4882a593Smuzhiyun 			dev_err(dev, "failed to request regulator: %d\n", ret);
445*4882a593Smuzhiyun 		return ret;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	mipi_dsi_set_drvdata(dsi, ctx);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	ctx->dev = dev;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	dsi->lanes = 2;
453*4882a593Smuzhiyun 	dsi->format = MIPI_DSI_FMT_RGB888;
454*4882a593Smuzhiyun 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
455*4882a593Smuzhiyun 			  MIPI_DSI_MODE_LPM | MIPI_DSI_CLOCK_NON_CONTINUOUS;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	drm_panel_init(&ctx->panel, dev, &otm8009a_drm_funcs,
458*4882a593Smuzhiyun 		       DRM_MODE_CONNECTOR_DSI);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	ctx->bl_dev = devm_backlight_device_register(dev, dev_name(dev),
461*4882a593Smuzhiyun 						     dsi->host->dev, ctx,
462*4882a593Smuzhiyun 						     &otm8009a_backlight_ops,
463*4882a593Smuzhiyun 						     NULL);
464*4882a593Smuzhiyun 	if (IS_ERR(ctx->bl_dev)) {
465*4882a593Smuzhiyun 		ret = PTR_ERR(ctx->bl_dev);
466*4882a593Smuzhiyun 		dev_err(dev, "failed to register backlight: %d\n", ret);
467*4882a593Smuzhiyun 		return ret;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	ctx->bl_dev->props.max_brightness = OTM8009A_BACKLIGHT_MAX;
471*4882a593Smuzhiyun 	ctx->bl_dev->props.brightness = OTM8009A_BACKLIGHT_DEFAULT;
472*4882a593Smuzhiyun 	ctx->bl_dev->props.power = FB_BLANK_POWERDOWN;
473*4882a593Smuzhiyun 	ctx->bl_dev->props.type = BACKLIGHT_RAW;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	drm_panel_add(&ctx->panel);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	ret = mipi_dsi_attach(dsi);
478*4882a593Smuzhiyun 	if (ret < 0) {
479*4882a593Smuzhiyun 		dev_err(dev, "mipi_dsi_attach failed. Is host ready?\n");
480*4882a593Smuzhiyun 		drm_panel_remove(&ctx->panel);
481*4882a593Smuzhiyun 		return ret;
482*4882a593Smuzhiyun 	}
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	return 0;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
otm8009a_remove(struct mipi_dsi_device * dsi)487*4882a593Smuzhiyun static int otm8009a_remove(struct mipi_dsi_device *dsi)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct otm8009a *ctx = mipi_dsi_get_drvdata(dsi);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	mipi_dsi_detach(dsi);
492*4882a593Smuzhiyun 	drm_panel_remove(&ctx->panel);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun static const struct of_device_id orisetech_otm8009a_of_match[] = {
498*4882a593Smuzhiyun 	{ .compatible = "orisetech,otm8009a" },
499*4882a593Smuzhiyun 	{ }
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, orisetech_otm8009a_of_match);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static struct mipi_dsi_driver orisetech_otm8009a_driver = {
504*4882a593Smuzhiyun 	.probe  = otm8009a_probe,
505*4882a593Smuzhiyun 	.remove = otm8009a_remove,
506*4882a593Smuzhiyun 	.driver = {
507*4882a593Smuzhiyun 		.name = "panel-orisetech-otm8009a",
508*4882a593Smuzhiyun 		.of_match_table = orisetech_otm8009a_of_match,
509*4882a593Smuzhiyun 	},
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun module_mipi_dsi_driver(orisetech_otm8009a_driver);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
514*4882a593Smuzhiyun MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
515*4882a593Smuzhiyun MODULE_DESCRIPTION("DRM driver for Orise Tech OTM8009A MIPI DSI panel");
516*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
517