xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/panel/panel-feiyang-fy07024di26a30d.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 Amarula Solutions
4*4882a593Smuzhiyun  * Author: Jagan Teki <jagan@amarulasolutions.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
8*4882a593Smuzhiyun #include <drm/drm_modes.h>
9*4882a593Smuzhiyun #include <drm/drm_panel.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define FEIYANG_INIT_CMD_LEN	2
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct feiyang {
20*4882a593Smuzhiyun 	struct drm_panel	panel;
21*4882a593Smuzhiyun 	struct mipi_dsi_device	*dsi;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	struct regulator	*dvdd;
24*4882a593Smuzhiyun 	struct regulator	*avdd;
25*4882a593Smuzhiyun 	struct gpio_desc	*reset;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
panel_to_feiyang(struct drm_panel * panel)28*4882a593Smuzhiyun static inline struct feiyang *panel_to_feiyang(struct drm_panel *panel)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	return container_of(panel, struct feiyang, panel);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct feiyang_init_cmd {
34*4882a593Smuzhiyun 	u8 data[FEIYANG_INIT_CMD_LEN];
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct feiyang_init_cmd feiyang_init_cmds[] = {
38*4882a593Smuzhiyun 	{ .data = { 0x80, 0x58 } },
39*4882a593Smuzhiyun 	{ .data = { 0x81, 0x47 } },
40*4882a593Smuzhiyun 	{ .data = { 0x82, 0xD4 } },
41*4882a593Smuzhiyun 	{ .data = { 0x83, 0x88 } },
42*4882a593Smuzhiyun 	{ .data = { 0x84, 0xA9 } },
43*4882a593Smuzhiyun 	{ .data = { 0x85, 0xC3 } },
44*4882a593Smuzhiyun 	{ .data = { 0x86, 0x82 } },
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
feiyang_prepare(struct drm_panel * panel)47*4882a593Smuzhiyun static int feiyang_prepare(struct drm_panel *panel)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct feiyang *ctx = panel_to_feiyang(panel);
50*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = ctx->dsi;
51*4882a593Smuzhiyun 	unsigned int i;
52*4882a593Smuzhiyun 	int ret;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	ret = regulator_enable(ctx->dvdd);
55*4882a593Smuzhiyun 	if (ret)
56*4882a593Smuzhiyun 		return ret;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	/* T1 (dvdd start + dvdd rise) 0 < T1 <= 10ms */
59*4882a593Smuzhiyun 	msleep(10);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	ret = regulator_enable(ctx->avdd);
62*4882a593Smuzhiyun 	if (ret)
63*4882a593Smuzhiyun 		return ret;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* T3 (dvdd rise + avdd start + avdd rise) T3 >= 20ms */
66*4882a593Smuzhiyun 	msleep(20);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	gpiod_set_value(ctx->reset, 0);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/*
71*4882a593Smuzhiyun 	 * T5 + T6 (avdd rise + video & logic signal rise)
72*4882a593Smuzhiyun 	 * T5 >= 10ms, 0 < T6 <= 10ms
73*4882a593Smuzhiyun 	 */
74*4882a593Smuzhiyun 	msleep(20);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	gpiod_set_value(ctx->reset, 1);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* T12 (video & logic signal rise + backlight rise) T12 >= 200ms */
79*4882a593Smuzhiyun 	msleep(200);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(feiyang_init_cmds); i++) {
82*4882a593Smuzhiyun 		const struct feiyang_init_cmd *cmd =
83*4882a593Smuzhiyun 						&feiyang_init_cmds[i];
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		ret = mipi_dsi_dcs_write_buffer(dsi, cmd->data,
86*4882a593Smuzhiyun 						FEIYANG_INIT_CMD_LEN);
87*4882a593Smuzhiyun 		if (ret < 0)
88*4882a593Smuzhiyun 			return ret;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
feiyang_enable(struct drm_panel * panel)94*4882a593Smuzhiyun static int feiyang_enable(struct drm_panel *panel)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct feiyang *ctx = panel_to_feiyang(panel);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* T12 (video & logic signal rise + backlight rise) T12 >= 200ms */
99*4882a593Smuzhiyun 	msleep(200);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	mipi_dsi_dcs_set_display_on(ctx->dsi);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
feiyang_disable(struct drm_panel * panel)106*4882a593Smuzhiyun static int feiyang_disable(struct drm_panel *panel)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct feiyang *ctx = panel_to_feiyang(panel);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return mipi_dsi_dcs_set_display_off(ctx->dsi);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
feiyang_unprepare(struct drm_panel * panel)113*4882a593Smuzhiyun static int feiyang_unprepare(struct drm_panel *panel)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	struct feiyang *ctx = panel_to_feiyang(panel);
116*4882a593Smuzhiyun 	int ret;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_display_off(ctx->dsi);
119*4882a593Smuzhiyun 	if (ret < 0)
120*4882a593Smuzhiyun 		dev_err(panel->dev, "failed to set display off: %d\n", ret);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_enter_sleep_mode(ctx->dsi);
123*4882a593Smuzhiyun 	if (ret < 0)
124*4882a593Smuzhiyun 		dev_err(panel->dev, "failed to enter sleep mode: %d\n", ret);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* T13 (backlight fall + video & logic signal fall) T13 >= 200ms */
127*4882a593Smuzhiyun 	msleep(200);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	gpiod_set_value(ctx->reset, 0);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	regulator_disable(ctx->avdd);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* T11 (dvdd rise to fall) 0 < T11 <= 10ms  */
134*4882a593Smuzhiyun 	msleep(10);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	regulator_disable(ctx->dvdd);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct drm_display_mode feiyang_default_mode = {
142*4882a593Smuzhiyun 	.clock		= 55000,
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	.hdisplay	= 1024,
145*4882a593Smuzhiyun 	.hsync_start	= 1024 + 310,
146*4882a593Smuzhiyun 	.hsync_end	= 1024 + 310 + 20,
147*4882a593Smuzhiyun 	.htotal		= 1024 + 310 + 20 + 90,
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	.vdisplay	= 600,
150*4882a593Smuzhiyun 	.vsync_start	= 600 + 12,
151*4882a593Smuzhiyun 	.vsync_end	= 600 + 12 + 2,
152*4882a593Smuzhiyun 	.vtotal		= 600 + 12 + 2 + 21,
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	.type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
feiyang_get_modes(struct drm_panel * panel,struct drm_connector * connector)157*4882a593Smuzhiyun static int feiyang_get_modes(struct drm_panel *panel,
158*4882a593Smuzhiyun 			     struct drm_connector *connector)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct feiyang *ctx = panel_to_feiyang(panel);
161*4882a593Smuzhiyun 	struct drm_display_mode *mode;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	mode = drm_mode_duplicate(connector->dev, &feiyang_default_mode);
164*4882a593Smuzhiyun 	if (!mode) {
165*4882a593Smuzhiyun 		dev_err(&ctx->dsi->dev, "failed to add mode %ux%u@%u\n",
166*4882a593Smuzhiyun 			feiyang_default_mode.hdisplay,
167*4882a593Smuzhiyun 			feiyang_default_mode.vdisplay,
168*4882a593Smuzhiyun 			drm_mode_vrefresh(&feiyang_default_mode));
169*4882a593Smuzhiyun 		return -ENOMEM;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	drm_mode_set_name(mode);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	drm_mode_probed_add(connector, mode);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return 1;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static const struct drm_panel_funcs feiyang_funcs = {
180*4882a593Smuzhiyun 	.disable = feiyang_disable,
181*4882a593Smuzhiyun 	.unprepare = feiyang_unprepare,
182*4882a593Smuzhiyun 	.prepare = feiyang_prepare,
183*4882a593Smuzhiyun 	.enable = feiyang_enable,
184*4882a593Smuzhiyun 	.get_modes = feiyang_get_modes,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
feiyang_dsi_probe(struct mipi_dsi_device * dsi)187*4882a593Smuzhiyun static int feiyang_dsi_probe(struct mipi_dsi_device *dsi)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct feiyang *ctx;
190*4882a593Smuzhiyun 	int ret;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	ctx = devm_kzalloc(&dsi->dev, sizeof(*ctx), GFP_KERNEL);
193*4882a593Smuzhiyun 	if (!ctx)
194*4882a593Smuzhiyun 		return -ENOMEM;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	mipi_dsi_set_drvdata(dsi, ctx);
197*4882a593Smuzhiyun 	ctx->dsi = dsi;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	drm_panel_init(&ctx->panel, &dsi->dev, &feiyang_funcs,
200*4882a593Smuzhiyun 		       DRM_MODE_CONNECTOR_DSI);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	ctx->dvdd = devm_regulator_get(&dsi->dev, "dvdd");
203*4882a593Smuzhiyun 	if (IS_ERR(ctx->dvdd)) {
204*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Couldn't get dvdd regulator\n");
205*4882a593Smuzhiyun 		return PTR_ERR(ctx->dvdd);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	ctx->avdd = devm_regulator_get(&dsi->dev, "avdd");
209*4882a593Smuzhiyun 	if (IS_ERR(ctx->avdd)) {
210*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Couldn't get avdd regulator\n");
211*4882a593Smuzhiyun 		return PTR_ERR(ctx->avdd);
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	ctx->reset = devm_gpiod_get(&dsi->dev, "reset", GPIOD_OUT_LOW);
215*4882a593Smuzhiyun 	if (IS_ERR(ctx->reset)) {
216*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Couldn't get our reset GPIO\n");
217*4882a593Smuzhiyun 		return PTR_ERR(ctx->reset);
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ret = drm_panel_of_backlight(&ctx->panel);
221*4882a593Smuzhiyun 	if (ret)
222*4882a593Smuzhiyun 		return ret;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	drm_panel_add(&ctx->panel);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO_BURST;
227*4882a593Smuzhiyun 	dsi->format = MIPI_DSI_FMT_RGB888;
228*4882a593Smuzhiyun 	dsi->lanes = 4;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return mipi_dsi_attach(dsi);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
feiyang_dsi_remove(struct mipi_dsi_device * dsi)233*4882a593Smuzhiyun static int feiyang_dsi_remove(struct mipi_dsi_device *dsi)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct feiyang *ctx = mipi_dsi_get_drvdata(dsi);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	mipi_dsi_detach(dsi);
238*4882a593Smuzhiyun 	drm_panel_remove(&ctx->panel);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static const struct of_device_id feiyang_of_match[] = {
244*4882a593Smuzhiyun 	{ .compatible = "feiyang,fy07024di26a30d", },
245*4882a593Smuzhiyun 	{ /* sentinel */ }
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, feiyang_of_match);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static struct mipi_dsi_driver feiyang_driver = {
250*4882a593Smuzhiyun 	.probe = feiyang_dsi_probe,
251*4882a593Smuzhiyun 	.remove = feiyang_dsi_remove,
252*4882a593Smuzhiyun 	.driver = {
253*4882a593Smuzhiyun 		.name = "feiyang-fy07024di26a30d",
254*4882a593Smuzhiyun 		.of_match_table = feiyang_of_match,
255*4882a593Smuzhiyun 	},
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun module_mipi_dsi_driver(feiyang_driver);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun MODULE_AUTHOR("Jagan Teki <jagan@amarulasolutions.com>");
260*4882a593Smuzhiyun MODULE_DESCRIPTION("Feiyang FY07024DI26A30-D MIPI-DSI LCD panel");
261*4882a593Smuzhiyun MODULE_LICENSE("GPL");
262