xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/panel/panel-feixin-k101-im2ba02.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2019-2020 Icenowy Zheng <icenowy@aosc.io>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
14*4882a593Smuzhiyun #include <drm/drm_modes.h>
15*4882a593Smuzhiyun #include <drm/drm_panel.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define K101_IM2BA02_INIT_CMD_LEN	2
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static const char * const regulator_names[] = {
20*4882a593Smuzhiyun 	"dvdd",
21*4882a593Smuzhiyun 	"avdd",
22*4882a593Smuzhiyun 	"cvdd"
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct k101_im2ba02 {
26*4882a593Smuzhiyun 	struct drm_panel	panel;
27*4882a593Smuzhiyun 	struct mipi_dsi_device	*dsi;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[ARRAY_SIZE(regulator_names)];
30*4882a593Smuzhiyun 	struct gpio_desc	*reset;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
panel_to_k101_im2ba02(struct drm_panel * panel)33*4882a593Smuzhiyun static inline struct k101_im2ba02 *panel_to_k101_im2ba02(struct drm_panel *panel)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	return container_of(panel, struct k101_im2ba02, panel);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct k101_im2ba02_init_cmd {
39*4882a593Smuzhiyun 	u8 data[K101_IM2BA02_INIT_CMD_LEN];
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static const struct k101_im2ba02_init_cmd k101_im2ba02_init_cmds[] = {
43*4882a593Smuzhiyun 	/* Switch to page 0 */
44*4882a593Smuzhiyun 	{ .data = { 0xE0, 0x00 } },
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	/* Seems to be some password */
47*4882a593Smuzhiyun 	{ .data = { 0xE1, 0x93} },
48*4882a593Smuzhiyun 	{ .data = { 0xE2, 0x65 } },
49*4882a593Smuzhiyun 	{ .data = { 0xE3, 0xF8 } },
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* Lane number, 0x02 - 3 lanes, 0x03 - 4 lanes */
52*4882a593Smuzhiyun 	{ .data = { 0x80, 0x03 } },
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* Sequence control */
55*4882a593Smuzhiyun 	{ .data = { 0x70, 0x02 } },
56*4882a593Smuzhiyun 	{ .data = { 0x71, 0x23 } },
57*4882a593Smuzhiyun 	{ .data = { 0x72, 0x06 } },
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* Switch to page 1 */
60*4882a593Smuzhiyun 	{ .data = { 0xE0, 0x01 } },
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* Set VCOM */
63*4882a593Smuzhiyun 	{ .data = { 0x00, 0x00 } },
64*4882a593Smuzhiyun 	{ .data = { 0x01, 0x66 } },
65*4882a593Smuzhiyun 	/* Set VCOM_Reverse */
66*4882a593Smuzhiyun 	{ .data = { 0x03, 0x00 } },
67*4882a593Smuzhiyun 	{ .data = { 0x04, 0x25 } },
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Set Gamma Power, VG[MS][PN] */
70*4882a593Smuzhiyun 	{ .data = { 0x17, 0x00 } },
71*4882a593Smuzhiyun 	{ .data = { 0x18, 0x6D } },
72*4882a593Smuzhiyun 	{ .data = { 0x19, 0x00 } },
73*4882a593Smuzhiyun 	{ .data = { 0x1A, 0x00 } },
74*4882a593Smuzhiyun 	{ .data = { 0x1B, 0xBF } }, /* VGMN = -4.5V */
75*4882a593Smuzhiyun 	{ .data = { 0x1C, 0x00 } },
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* Set Gate Power */
78*4882a593Smuzhiyun 	{ .data = { 0x1F, 0x3E } }, /* VGH_R = 15V */
79*4882a593Smuzhiyun 	{ .data = { 0x20, 0x28 } }, /* VGL_R = -11V */
80*4882a593Smuzhiyun 	{ .data = { 0x21, 0x28 } }, /* VGL_R2 = -11V */
81*4882a593Smuzhiyun 	{ .data = { 0x22, 0x0E } }, /* PA[6:4] = 0, PA[0] = 0 */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* Set Panel */
84*4882a593Smuzhiyun 	{ .data = { 0x37, 0x09 } }, /* SS = 1, BGR = 1 */
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/* Set RGBCYC */
87*4882a593Smuzhiyun 	{ .data = { 0x38, 0x04 } }, /* JDT = 100 column inversion */
88*4882a593Smuzhiyun 	{ .data = { 0x39, 0x08 } }, /* RGB_N_EQ1 */
89*4882a593Smuzhiyun 	{ .data = { 0x3A, 0x12 } }, /* RGB_N_EQ2 */
90*4882a593Smuzhiyun 	{ .data = { 0x3C, 0x78 } }, /* set EQ3 for TE_H */
91*4882a593Smuzhiyun 	{ .data = { 0x3D, 0xFF } }, /* set CHGEN_ON */
92*4882a593Smuzhiyun 	{ .data = { 0x3E, 0xFF } }, /* set CHGEN_OFF */
93*4882a593Smuzhiyun 	{ .data = { 0x3F, 0x7F } }, /* set CHGEN_OFF2 */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Set TCON parameter */
96*4882a593Smuzhiyun 	{ .data = { 0x40, 0x06 } }, /* RSO = 800 points */
97*4882a593Smuzhiyun 	{ .data = { 0x41, 0xA0 } }, /* LN = 1280 lines */
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Set power voltage */
100*4882a593Smuzhiyun 	{ .data = { 0x55, 0x0F } }, /* DCDCM */
101*4882a593Smuzhiyun 	{ .data = { 0x56, 0x01 } },
102*4882a593Smuzhiyun 	{ .data = { 0x57, 0x69 } },
103*4882a593Smuzhiyun 	{ .data = { 0x58, 0x0A } },
104*4882a593Smuzhiyun 	{ .data = { 0x59, 0x0A } },
105*4882a593Smuzhiyun 	{ .data = { 0x5A, 0x45 } },
106*4882a593Smuzhiyun 	{ .data = { 0x5B, 0x15 } },
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Set gamma */
109*4882a593Smuzhiyun 	{ .data = { 0x5D, 0x7C } },
110*4882a593Smuzhiyun 	{ .data = { 0x5E, 0x65 } },
111*4882a593Smuzhiyun 	{ .data = { 0x5F, 0x55 } },
112*4882a593Smuzhiyun 	{ .data = { 0x60, 0x49 } },
113*4882a593Smuzhiyun 	{ .data = { 0x61, 0x44 } },
114*4882a593Smuzhiyun 	{ .data = { 0x62, 0x35 } },
115*4882a593Smuzhiyun 	{ .data = { 0x63, 0x3A } },
116*4882a593Smuzhiyun 	{ .data = { 0x64, 0x23 } },
117*4882a593Smuzhiyun 	{ .data = { 0x65, 0x3D } },
118*4882a593Smuzhiyun 	{ .data = { 0x66, 0x3C } },
119*4882a593Smuzhiyun 	{ .data = { 0x67, 0x3D } },
120*4882a593Smuzhiyun 	{ .data = { 0x68, 0x5D } },
121*4882a593Smuzhiyun 	{ .data = { 0x69, 0x4D } },
122*4882a593Smuzhiyun 	{ .data = { 0x6A, 0x56 } },
123*4882a593Smuzhiyun 	{ .data = { 0x6B, 0x48 } },
124*4882a593Smuzhiyun 	{ .data = { 0x6C, 0x45 } },
125*4882a593Smuzhiyun 	{ .data = { 0x6D, 0x38 } },
126*4882a593Smuzhiyun 	{ .data = { 0x6E, 0x25 } },
127*4882a593Smuzhiyun 	{ .data = { 0x6F, 0x00 } },
128*4882a593Smuzhiyun 	{ .data = { 0x70, 0x7C } },
129*4882a593Smuzhiyun 	{ .data = { 0x71, 0x65 } },
130*4882a593Smuzhiyun 	{ .data = { 0x72, 0x55 } },
131*4882a593Smuzhiyun 	{ .data = { 0x73, 0x49 } },
132*4882a593Smuzhiyun 	{ .data = { 0x74, 0x44 } },
133*4882a593Smuzhiyun 	{ .data = { 0x75, 0x35 } },
134*4882a593Smuzhiyun 	{ .data = { 0x76, 0x3A } },
135*4882a593Smuzhiyun 	{ .data = { 0x77, 0x23 } },
136*4882a593Smuzhiyun 	{ .data = { 0x78, 0x3D } },
137*4882a593Smuzhiyun 	{ .data = { 0x79, 0x3C } },
138*4882a593Smuzhiyun 	{ .data = { 0x7A, 0x3D } },
139*4882a593Smuzhiyun 	{ .data = { 0x7B, 0x5D } },
140*4882a593Smuzhiyun 	{ .data = { 0x7C, 0x4D } },
141*4882a593Smuzhiyun 	{ .data = { 0x7D, 0x56 } },
142*4882a593Smuzhiyun 	{ .data = { 0x7E, 0x48 } },
143*4882a593Smuzhiyun 	{ .data = { 0x7F, 0x45 } },
144*4882a593Smuzhiyun 	{ .data = { 0x80, 0x38 } },
145*4882a593Smuzhiyun 	{ .data = { 0x81, 0x25 } },
146*4882a593Smuzhiyun 	{ .data = { 0x82, 0x00 } },
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Switch to page 2, for GIP */
149*4882a593Smuzhiyun 	{ .data = { 0xE0, 0x02 } },
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	{ .data = { 0x00, 0x1E } },
152*4882a593Smuzhiyun 	{ .data = { 0x01, 0x1E } },
153*4882a593Smuzhiyun 	{ .data = { 0x02, 0x41 } },
154*4882a593Smuzhiyun 	{ .data = { 0x03, 0x41 } },
155*4882a593Smuzhiyun 	{ .data = { 0x04, 0x43 } },
156*4882a593Smuzhiyun 	{ .data = { 0x05, 0x43 } },
157*4882a593Smuzhiyun 	{ .data = { 0x06, 0x1F } },
158*4882a593Smuzhiyun 	{ .data = { 0x07, 0x1F } },
159*4882a593Smuzhiyun 	{ .data = { 0x08, 0x1F } },
160*4882a593Smuzhiyun 	{ .data = { 0x09, 0x1F } },
161*4882a593Smuzhiyun 	{ .data = { 0x0A, 0x1E } },
162*4882a593Smuzhiyun 	{ .data = { 0x0B, 0x1E } },
163*4882a593Smuzhiyun 	{ .data = { 0x0C, 0x1F } },
164*4882a593Smuzhiyun 	{ .data = { 0x0D, 0x47 } },
165*4882a593Smuzhiyun 	{ .data = { 0x0E, 0x47 } },
166*4882a593Smuzhiyun 	{ .data = { 0x0F, 0x45 } },
167*4882a593Smuzhiyun 	{ .data = { 0x10, 0x45 } },
168*4882a593Smuzhiyun 	{ .data = { 0x11, 0x4B } },
169*4882a593Smuzhiyun 	{ .data = { 0x12, 0x4B } },
170*4882a593Smuzhiyun 	{ .data = { 0x13, 0x49 } },
171*4882a593Smuzhiyun 	{ .data = { 0x14, 0x49 } },
172*4882a593Smuzhiyun 	{ .data = { 0x15, 0x1F } },
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	{ .data = { 0x16, 0x1E } },
175*4882a593Smuzhiyun 	{ .data = { 0x17, 0x1E } },
176*4882a593Smuzhiyun 	{ .data = { 0x18, 0x40 } },
177*4882a593Smuzhiyun 	{ .data = { 0x19, 0x40 } },
178*4882a593Smuzhiyun 	{ .data = { 0x1A, 0x42 } },
179*4882a593Smuzhiyun 	{ .data = { 0x1B, 0x42 } },
180*4882a593Smuzhiyun 	{ .data = { 0x1C, 0x1F } },
181*4882a593Smuzhiyun 	{ .data = { 0x1D, 0x1F } },
182*4882a593Smuzhiyun 	{ .data = { 0x1E, 0x1F } },
183*4882a593Smuzhiyun 	{ .data = { 0x1F, 0x1f } },
184*4882a593Smuzhiyun 	{ .data = { 0x20, 0x1E } },
185*4882a593Smuzhiyun 	{ .data = { 0x21, 0x1E } },
186*4882a593Smuzhiyun 	{ .data = { 0x22, 0x1f } },
187*4882a593Smuzhiyun 	{ .data = { 0x23, 0x46 } },
188*4882a593Smuzhiyun 	{ .data = { 0x24, 0x46 } },
189*4882a593Smuzhiyun 	{ .data = { 0x25, 0x44 } },
190*4882a593Smuzhiyun 	{ .data = { 0x26, 0x44 } },
191*4882a593Smuzhiyun 	{ .data = { 0x27, 0x4A } },
192*4882a593Smuzhiyun 	{ .data = { 0x28, 0x4A } },
193*4882a593Smuzhiyun 	{ .data = { 0x29, 0x48 } },
194*4882a593Smuzhiyun 	{ .data = { 0x2A, 0x48 } },
195*4882a593Smuzhiyun 	{ .data = { 0x2B, 0x1f } },
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	{ .data = { 0x2C, 0x1F } },
198*4882a593Smuzhiyun 	{ .data = { 0x2D, 0x1F } },
199*4882a593Smuzhiyun 	{ .data = { 0x2E, 0x42 } },
200*4882a593Smuzhiyun 	{ .data = { 0x2F, 0x42 } },
201*4882a593Smuzhiyun 	{ .data = { 0x30, 0x40 } },
202*4882a593Smuzhiyun 	{ .data = { 0x31, 0x40 } },
203*4882a593Smuzhiyun 	{ .data = { 0x32, 0x1E } },
204*4882a593Smuzhiyun 	{ .data = { 0x33, 0x1E } },
205*4882a593Smuzhiyun 	{ .data = { 0x34, 0x1F } },
206*4882a593Smuzhiyun 	{ .data = { 0x35, 0x1F } },
207*4882a593Smuzhiyun 	{ .data = { 0x36, 0x1E } },
208*4882a593Smuzhiyun 	{ .data = { 0x37, 0x1E } },
209*4882a593Smuzhiyun 	{ .data = { 0x38, 0x1F } },
210*4882a593Smuzhiyun 	{ .data = { 0x39, 0x48 } },
211*4882a593Smuzhiyun 	{ .data = { 0x3A, 0x48 } },
212*4882a593Smuzhiyun 	{ .data = { 0x3B, 0x4A } },
213*4882a593Smuzhiyun 	{ .data = { 0x3C, 0x4A } },
214*4882a593Smuzhiyun 	{ .data = { 0x3D, 0x44 } },
215*4882a593Smuzhiyun 	{ .data = { 0x3E, 0x44 } },
216*4882a593Smuzhiyun 	{ .data = { 0x3F, 0x46 } },
217*4882a593Smuzhiyun 	{ .data = { 0x40, 0x46 } },
218*4882a593Smuzhiyun 	{ .data = { 0x41, 0x1F } },
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	{ .data = { 0x42, 0x1F } },
221*4882a593Smuzhiyun 	{ .data = { 0x43, 0x1F } },
222*4882a593Smuzhiyun 	{ .data = { 0x44, 0x43 } },
223*4882a593Smuzhiyun 	{ .data = { 0x45, 0x43 } },
224*4882a593Smuzhiyun 	{ .data = { 0x46, 0x41 } },
225*4882a593Smuzhiyun 	{ .data = { 0x47, 0x41 } },
226*4882a593Smuzhiyun 	{ .data = { 0x48, 0x1E } },
227*4882a593Smuzhiyun 	{ .data = { 0x49, 0x1E } },
228*4882a593Smuzhiyun 	{ .data = { 0x4A, 0x1E } },
229*4882a593Smuzhiyun 	{ .data = { 0x4B, 0x1F } },
230*4882a593Smuzhiyun 	{ .data = { 0x4C, 0x1E } },
231*4882a593Smuzhiyun 	{ .data = { 0x4D, 0x1E } },
232*4882a593Smuzhiyun 	{ .data = { 0x4E, 0x1F } },
233*4882a593Smuzhiyun 	{ .data = { 0x4F, 0x49 } },
234*4882a593Smuzhiyun 	{ .data = { 0x50, 0x49 } },
235*4882a593Smuzhiyun 	{ .data = { 0x51, 0x4B } },
236*4882a593Smuzhiyun 	{ .data = { 0x52, 0x4B } },
237*4882a593Smuzhiyun 	{ .data = { 0x53, 0x45 } },
238*4882a593Smuzhiyun 	{ .data = { 0x54, 0x45 } },
239*4882a593Smuzhiyun 	{ .data = { 0x55, 0x47 } },
240*4882a593Smuzhiyun 	{ .data = { 0x56, 0x47 } },
241*4882a593Smuzhiyun 	{ .data = { 0x57, 0x1F } },
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	{ .data = { 0x58, 0x10 } },
244*4882a593Smuzhiyun 	{ .data = { 0x59, 0x00 } },
245*4882a593Smuzhiyun 	{ .data = { 0x5A, 0x00 } },
246*4882a593Smuzhiyun 	{ .data = { 0x5B, 0x30 } },
247*4882a593Smuzhiyun 	{ .data = { 0x5C, 0x02 } },
248*4882a593Smuzhiyun 	{ .data = { 0x5D, 0x40 } },
249*4882a593Smuzhiyun 	{ .data = { 0x5E, 0x01 } },
250*4882a593Smuzhiyun 	{ .data = { 0x5F, 0x02 } },
251*4882a593Smuzhiyun 	{ .data = { 0x60, 0x30 } },
252*4882a593Smuzhiyun 	{ .data = { 0x61, 0x01 } },
253*4882a593Smuzhiyun 	{ .data = { 0x62, 0x02 } },
254*4882a593Smuzhiyun 	{ .data = { 0x63, 0x6A } },
255*4882a593Smuzhiyun 	{ .data = { 0x64, 0x6A } },
256*4882a593Smuzhiyun 	{ .data = { 0x65, 0x05 } },
257*4882a593Smuzhiyun 	{ .data = { 0x66, 0x12 } },
258*4882a593Smuzhiyun 	{ .data = { 0x67, 0x74 } },
259*4882a593Smuzhiyun 	{ .data = { 0x68, 0x04 } },
260*4882a593Smuzhiyun 	{ .data = { 0x69, 0x6A } },
261*4882a593Smuzhiyun 	{ .data = { 0x6A, 0x6A } },
262*4882a593Smuzhiyun 	{ .data = { 0x6B, 0x08 } },
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	{ .data = { 0x6C, 0x00 } },
265*4882a593Smuzhiyun 	{ .data = { 0x6D, 0x04 } },
266*4882a593Smuzhiyun 	{ .data = { 0x6E, 0x04 } },
267*4882a593Smuzhiyun 	{ .data = { 0x6F, 0x88 } },
268*4882a593Smuzhiyun 	{ .data = { 0x70, 0x00 } },
269*4882a593Smuzhiyun 	{ .data = { 0x71, 0x00 } },
270*4882a593Smuzhiyun 	{ .data = { 0x72, 0x06 } },
271*4882a593Smuzhiyun 	{ .data = { 0x73, 0x7B } },
272*4882a593Smuzhiyun 	{ .data = { 0x74, 0x00 } },
273*4882a593Smuzhiyun 	{ .data = { 0x75, 0x07 } },
274*4882a593Smuzhiyun 	{ .data = { 0x76, 0x00 } },
275*4882a593Smuzhiyun 	{ .data = { 0x77, 0x5D } },
276*4882a593Smuzhiyun 	{ .data = { 0x78, 0x17 } },
277*4882a593Smuzhiyun 	{ .data = { 0x79, 0x1F } },
278*4882a593Smuzhiyun 	{ .data = { 0x7A, 0x00 } },
279*4882a593Smuzhiyun 	{ .data = { 0x7B, 0x00 } },
280*4882a593Smuzhiyun 	{ .data = { 0x7C, 0x00 } },
281*4882a593Smuzhiyun 	{ .data = { 0x7D, 0x03 } },
282*4882a593Smuzhiyun 	{ .data = { 0x7E, 0x7B } },
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	{ .data = { 0xE0, 0x04 } },
285*4882a593Smuzhiyun 	{ .data = { 0x2B, 0x2B } },
286*4882a593Smuzhiyun 	{ .data = { 0x2E, 0x44 } },
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	{ .data = { 0xE0, 0x01 } },
289*4882a593Smuzhiyun 	{ .data = { 0x0E, 0x01 } },
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	{ .data = { 0xE0, 0x03 } },
292*4882a593Smuzhiyun 	{ .data = { 0x98, 0x2F } },
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	{ .data = { 0xE0, 0x00 } },
295*4882a593Smuzhiyun 	{ .data = { 0xE6, 0x02 } },
296*4882a593Smuzhiyun 	{ .data = { 0xE7, 0x02 } },
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	{ .data = { 0x11, 0x00 } },
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static const struct k101_im2ba02_init_cmd timed_cmds[] = {
302*4882a593Smuzhiyun 	{ .data = { 0x29, 0x00 } },
303*4882a593Smuzhiyun 	{ .data = { 0x35, 0x00 } },
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
k101_im2ba02_prepare(struct drm_panel * panel)306*4882a593Smuzhiyun static int k101_im2ba02_prepare(struct drm_panel *panel)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct k101_im2ba02 *ctx = panel_to_k101_im2ba02(panel);
309*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = ctx->dsi;
310*4882a593Smuzhiyun 	unsigned int i;
311*4882a593Smuzhiyun 	int ret;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ret = regulator_bulk_enable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
314*4882a593Smuzhiyun 	if (ret)
315*4882a593Smuzhiyun 		return ret;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	msleep(30);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	gpiod_set_value(ctx->reset, 1);
320*4882a593Smuzhiyun 	msleep(50);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	gpiod_set_value(ctx->reset, 0);
323*4882a593Smuzhiyun 	msleep(50);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	gpiod_set_value(ctx->reset, 1);
326*4882a593Smuzhiyun 	msleep(200);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(k101_im2ba02_init_cmds); i++) {
329*4882a593Smuzhiyun 		const struct k101_im2ba02_init_cmd *cmd = &k101_im2ba02_init_cmds[i];
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		ret = mipi_dsi_dcs_write_buffer(dsi, cmd->data, K101_IM2BA02_INIT_CMD_LEN);
332*4882a593Smuzhiyun 		if (ret < 0)
333*4882a593Smuzhiyun 			goto powerdown;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return 0;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun powerdown:
339*4882a593Smuzhiyun 	gpiod_set_value(ctx->reset, 0);
340*4882a593Smuzhiyun 	msleep(50);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return regulator_bulk_disable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
k101_im2ba02_enable(struct drm_panel * panel)345*4882a593Smuzhiyun static int k101_im2ba02_enable(struct drm_panel *panel)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct k101_im2ba02 *ctx = panel_to_k101_im2ba02(panel);
348*4882a593Smuzhiyun 	const struct k101_im2ba02_init_cmd *cmd = &timed_cmds[1];
349*4882a593Smuzhiyun 	int ret;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	msleep(150);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_display_on(ctx->dsi);
354*4882a593Smuzhiyun 	if (ret < 0)
355*4882a593Smuzhiyun 		return ret;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	msleep(50);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return mipi_dsi_dcs_write_buffer(ctx->dsi, cmd->data, K101_IM2BA02_INIT_CMD_LEN);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
k101_im2ba02_disable(struct drm_panel * panel)362*4882a593Smuzhiyun static int k101_im2ba02_disable(struct drm_panel *panel)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct k101_im2ba02 *ctx = panel_to_k101_im2ba02(panel);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	return mipi_dsi_dcs_set_display_off(ctx->dsi);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
k101_im2ba02_unprepare(struct drm_panel * panel)369*4882a593Smuzhiyun static int k101_im2ba02_unprepare(struct drm_panel *panel)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct k101_im2ba02 *ctx = panel_to_k101_im2ba02(panel);
372*4882a593Smuzhiyun 	int ret;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_display_off(ctx->dsi);
375*4882a593Smuzhiyun 	if (ret < 0)
376*4882a593Smuzhiyun 		dev_err(panel->dev, "failed to set display off: %d\n", ret);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_enter_sleep_mode(ctx->dsi);
379*4882a593Smuzhiyun 	if (ret < 0)
380*4882a593Smuzhiyun 		dev_err(panel->dev, "failed to enter sleep mode: %d\n", ret);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	msleep(200);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	gpiod_set_value(ctx->reset, 0);
385*4882a593Smuzhiyun 	msleep(20);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	return regulator_bulk_disable(ARRAY_SIZE(ctx->supplies), ctx->supplies);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static const struct drm_display_mode k101_im2ba02_default_mode = {
391*4882a593Smuzhiyun 	.clock = 70000,
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	.hdisplay = 800,
394*4882a593Smuzhiyun 	.hsync_start = 800 + 20,
395*4882a593Smuzhiyun 	.hsync_end = 800 + 20 + 20,
396*4882a593Smuzhiyun 	.htotal = 800 + 20 + 20 + 20,
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	.vdisplay = 1280,
399*4882a593Smuzhiyun 	.vsync_start = 1280 + 16,
400*4882a593Smuzhiyun 	.vsync_end = 1280 + 16 + 4,
401*4882a593Smuzhiyun 	.vtotal = 1280 + 16 + 4 + 4,
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	.type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
404*4882a593Smuzhiyun 	.width_mm	= 136,
405*4882a593Smuzhiyun 	.height_mm	= 217,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
k101_im2ba02_get_modes(struct drm_panel * panel,struct drm_connector * connector)408*4882a593Smuzhiyun static int k101_im2ba02_get_modes(struct drm_panel *panel,
409*4882a593Smuzhiyun 				  struct drm_connector *connector)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	struct k101_im2ba02 *ctx = panel_to_k101_im2ba02(panel);
412*4882a593Smuzhiyun 	struct drm_display_mode *mode;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	mode = drm_mode_duplicate(connector->dev, &k101_im2ba02_default_mode);
415*4882a593Smuzhiyun 	if (!mode) {
416*4882a593Smuzhiyun 		dev_err(&ctx->dsi->dev, "failed to add mode %ux%u@%u\n",
417*4882a593Smuzhiyun 			k101_im2ba02_default_mode.hdisplay,
418*4882a593Smuzhiyun 			k101_im2ba02_default_mode.vdisplay,
419*4882a593Smuzhiyun 			drm_mode_vrefresh(&k101_im2ba02_default_mode));
420*4882a593Smuzhiyun 		return -ENOMEM;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	drm_mode_set_name(mode);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
426*4882a593Smuzhiyun 	connector->display_info.width_mm = mode->width_mm;
427*4882a593Smuzhiyun 	connector->display_info.height_mm = mode->height_mm;
428*4882a593Smuzhiyun 	drm_mode_probed_add(connector, mode);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return 1;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const struct drm_panel_funcs k101_im2ba02_funcs = {
434*4882a593Smuzhiyun 	.disable = k101_im2ba02_disable,
435*4882a593Smuzhiyun 	.unprepare = k101_im2ba02_unprepare,
436*4882a593Smuzhiyun 	.prepare = k101_im2ba02_prepare,
437*4882a593Smuzhiyun 	.enable = k101_im2ba02_enable,
438*4882a593Smuzhiyun 	.get_modes = k101_im2ba02_get_modes,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
k101_im2ba02_dsi_probe(struct mipi_dsi_device * dsi)441*4882a593Smuzhiyun static int k101_im2ba02_dsi_probe(struct mipi_dsi_device *dsi)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct k101_im2ba02 *ctx;
444*4882a593Smuzhiyun 	unsigned int i;
445*4882a593Smuzhiyun 	int ret;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	ctx = devm_kzalloc(&dsi->dev, sizeof(*ctx), GFP_KERNEL);
448*4882a593Smuzhiyun 	if (!ctx)
449*4882a593Smuzhiyun 		return -ENOMEM;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	mipi_dsi_set_drvdata(dsi, ctx);
452*4882a593Smuzhiyun 	ctx->dsi = dsi;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ctx->supplies); i++)
455*4882a593Smuzhiyun 		ctx->supplies[i].supply = regulator_names[i];
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&dsi->dev, ARRAY_SIZE(ctx->supplies),
458*4882a593Smuzhiyun 				      ctx->supplies);
459*4882a593Smuzhiyun 	if (ret < 0) {
460*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Couldn't get regulators\n");
461*4882a593Smuzhiyun 		return ret;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	ctx->reset = devm_gpiod_get(&dsi->dev, "reset", GPIOD_OUT_LOW);
465*4882a593Smuzhiyun 	if (IS_ERR(ctx->reset)) {
466*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Couldn't get our reset GPIO\n");
467*4882a593Smuzhiyun 		return PTR_ERR(ctx->reset);
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	drm_panel_init(&ctx->panel, &dsi->dev, &k101_im2ba02_funcs,
471*4882a593Smuzhiyun 		       DRM_MODE_CONNECTOR_DSI);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	ret = drm_panel_of_backlight(&ctx->panel);
474*4882a593Smuzhiyun 	if (ret)
475*4882a593Smuzhiyun 		return ret;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	drm_panel_add(&ctx->panel);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO;
480*4882a593Smuzhiyun 	dsi->format = MIPI_DSI_FMT_RGB888;
481*4882a593Smuzhiyun 	dsi->lanes = 4;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	ret = mipi_dsi_attach(dsi);
484*4882a593Smuzhiyun 	if (ret < 0) {
485*4882a593Smuzhiyun 		drm_panel_remove(&ctx->panel);
486*4882a593Smuzhiyun 		return ret;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	return 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
k101_im2ba02_dsi_remove(struct mipi_dsi_device * dsi)492*4882a593Smuzhiyun static int k101_im2ba02_dsi_remove(struct mipi_dsi_device *dsi)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct k101_im2ba02 *ctx = mipi_dsi_get_drvdata(dsi);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	mipi_dsi_detach(dsi);
497*4882a593Smuzhiyun 	drm_panel_remove(&ctx->panel);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun static const struct of_device_id k101_im2ba02_of_match[] = {
503*4882a593Smuzhiyun 	{ .compatible = "feixin,k101-im2ba02", },
504*4882a593Smuzhiyun 	{ /* sentinel */ }
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, k101_im2ba02_of_match);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static struct mipi_dsi_driver k101_im2ba02_driver = {
509*4882a593Smuzhiyun 	.probe = k101_im2ba02_dsi_probe,
510*4882a593Smuzhiyun 	.remove = k101_im2ba02_dsi_remove,
511*4882a593Smuzhiyun 	.driver = {
512*4882a593Smuzhiyun 		.name = "feixin-k101-im2ba02",
513*4882a593Smuzhiyun 		.of_match_table = k101_im2ba02_of_match,
514*4882a593Smuzhiyun 	},
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun module_mipi_dsi_driver(k101_im2ba02_driver);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun MODULE_AUTHOR("Icenowy Zheng <icenowy@aosc.io>");
519*4882a593Smuzhiyun MODULE_DESCRIPTION("Feixin K101 IM2BA02 MIPI-DSI LCD panel");
520*4882a593Smuzhiyun MODULE_LICENSE("GPL");
521