xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/omapdrm/omap_drv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
4*4882a593Smuzhiyun  * Author: Rob Clark <rob@ti.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/dma-mapping.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/sort.h>
10*4882a593Smuzhiyun #include <linux/sys_soc.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <drm/drm_atomic.h>
13*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
14*4882a593Smuzhiyun #include <drm/drm_bridge.h>
15*4882a593Smuzhiyun #include <drm/drm_bridge_connector.h>
16*4882a593Smuzhiyun #include <drm/drm_drv.h>
17*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
18*4882a593Smuzhiyun #include <drm/drm_file.h>
19*4882a593Smuzhiyun #include <drm/drm_ioctl.h>
20*4882a593Smuzhiyun #include <drm/drm_panel.h>
21*4882a593Smuzhiyun #include <drm/drm_prime.h>
22*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_vblank.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "omap_dmm_tiler.h"
26*4882a593Smuzhiyun #include "omap_drv.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DRIVER_NAME		MODULE_NAME
29*4882a593Smuzhiyun #define DRIVER_DESC		"OMAP DRM"
30*4882a593Smuzhiyun #define DRIVER_DATE		"20110917"
31*4882a593Smuzhiyun #define DRIVER_MAJOR		1
32*4882a593Smuzhiyun #define DRIVER_MINOR		0
33*4882a593Smuzhiyun #define DRIVER_PATCHLEVEL	0
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * mode config funcs
37*4882a593Smuzhiyun  */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* Notes about mapping DSS and DRM entities:
40*4882a593Smuzhiyun  *    CRTC:        overlay
41*4882a593Smuzhiyun  *    encoder:     manager.. with some extension to allow one primary CRTC
42*4882a593Smuzhiyun  *                 and zero or more video CRTC's to be mapped to one encoder?
43*4882a593Smuzhiyun  *    connector:   dssdev.. manager can be attached/detached from different
44*4882a593Smuzhiyun  *                 devices
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun 
omap_atomic_wait_for_completion(struct drm_device * dev,struct drm_atomic_state * old_state)47*4882a593Smuzhiyun static void omap_atomic_wait_for_completion(struct drm_device *dev,
48*4882a593Smuzhiyun 					    struct drm_atomic_state *old_state)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct drm_crtc_state *new_crtc_state;
51*4882a593Smuzhiyun 	struct drm_crtc *crtc;
52*4882a593Smuzhiyun 	unsigned int i;
53*4882a593Smuzhiyun 	int ret;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	for_each_new_crtc_in_state(old_state, crtc, new_crtc_state, i) {
56*4882a593Smuzhiyun 		if (!new_crtc_state->active)
57*4882a593Smuzhiyun 			continue;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 		ret = omap_crtc_wait_pending(crtc);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 		if (!ret)
62*4882a593Smuzhiyun 			dev_warn(dev->dev,
63*4882a593Smuzhiyun 				 "atomic complete timeout (pipe %u)!\n", i);
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
omap_atomic_commit_tail(struct drm_atomic_state * old_state)67*4882a593Smuzhiyun static void omap_atomic_commit_tail(struct drm_atomic_state *old_state)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	struct drm_device *dev = old_state->dev;
70*4882a593Smuzhiyun 	struct omap_drm_private *priv = dev->dev_private;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	priv->dispc_ops->runtime_get(priv->dispc);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* Apply the atomic update. */
75*4882a593Smuzhiyun 	drm_atomic_helper_commit_modeset_disables(dev, old_state);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	if (priv->omaprev != 0x3430) {
78*4882a593Smuzhiyun 		/* With the current dss dispc implementation we have to enable
79*4882a593Smuzhiyun 		 * the new modeset before we can commit planes. The dispc ovl
80*4882a593Smuzhiyun 		 * configuration relies on the video mode configuration been
81*4882a593Smuzhiyun 		 * written into the HW when the ovl configuration is
82*4882a593Smuzhiyun 		 * calculated.
83*4882a593Smuzhiyun 		 *
84*4882a593Smuzhiyun 		 * This approach is not ideal because after a mode change the
85*4882a593Smuzhiyun 		 * plane update is executed only after the first vblank
86*4882a593Smuzhiyun 		 * interrupt. The dispc implementation should be fixed so that
87*4882a593Smuzhiyun 		 * it is able use uncommitted drm state information.
88*4882a593Smuzhiyun 		 */
89*4882a593Smuzhiyun 		drm_atomic_helper_commit_modeset_enables(dev, old_state);
90*4882a593Smuzhiyun 		omap_atomic_wait_for_completion(dev, old_state);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 		drm_atomic_helper_commit_planes(dev, old_state, 0);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 		drm_atomic_helper_commit_hw_done(old_state);
95*4882a593Smuzhiyun 	} else {
96*4882a593Smuzhiyun 		/*
97*4882a593Smuzhiyun 		 * OMAP3 DSS seems to have issues with the work-around above,
98*4882a593Smuzhiyun 		 * resulting in endless sync losts if a crtc is enabled without
99*4882a593Smuzhiyun 		 * a plane. For now, skip the WA for OMAP3.
100*4882a593Smuzhiyun 		 */
101*4882a593Smuzhiyun 		drm_atomic_helper_commit_planes(dev, old_state, 0);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		drm_atomic_helper_commit_modeset_enables(dev, old_state);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		drm_atomic_helper_commit_hw_done(old_state);
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/*
109*4882a593Smuzhiyun 	 * Wait for completion of the page flips to ensure that old buffers
110*4882a593Smuzhiyun 	 * can't be touched by the hardware anymore before cleaning up planes.
111*4882a593Smuzhiyun 	 */
112*4882a593Smuzhiyun 	omap_atomic_wait_for_completion(dev, old_state);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	drm_atomic_helper_cleanup_planes(dev, old_state);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	priv->dispc_ops->runtime_put(priv->dispc);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static const struct drm_mode_config_helper_funcs omap_mode_config_helper_funcs = {
120*4882a593Smuzhiyun 	.atomic_commit_tail = omap_atomic_commit_tail,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static const struct drm_mode_config_funcs omap_mode_config_funcs = {
124*4882a593Smuzhiyun 	.fb_create = omap_framebuffer_create,
125*4882a593Smuzhiyun 	.output_poll_changed = drm_fb_helper_output_poll_changed,
126*4882a593Smuzhiyun 	.atomic_check = drm_atomic_helper_check,
127*4882a593Smuzhiyun 	.atomic_commit = drm_atomic_helper_commit,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
omap_disconnect_pipelines(struct drm_device * ddev)130*4882a593Smuzhiyun static void omap_disconnect_pipelines(struct drm_device *ddev)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct omap_drm_private *priv = ddev->dev_private;
133*4882a593Smuzhiyun 	unsigned int i;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pipes; i++) {
136*4882a593Smuzhiyun 		struct omap_drm_pipeline *pipe = &priv->pipes[i];
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		omapdss_device_disconnect(NULL, pipe->output);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		omapdss_device_put(pipe->output);
141*4882a593Smuzhiyun 		pipe->output = NULL;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	memset(&priv->channels, 0, sizeof(priv->channels));
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	priv->num_pipes = 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
omap_connect_pipelines(struct drm_device * ddev)149*4882a593Smuzhiyun static int omap_connect_pipelines(struct drm_device *ddev)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct omap_drm_private *priv = ddev->dev_private;
152*4882a593Smuzhiyun 	struct omap_dss_device *output = NULL;
153*4882a593Smuzhiyun 	int r;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	for_each_dss_output(output) {
156*4882a593Smuzhiyun 		r = omapdss_device_connect(priv->dss, NULL, output);
157*4882a593Smuzhiyun 		if (r == -EPROBE_DEFER) {
158*4882a593Smuzhiyun 			omapdss_device_put(output);
159*4882a593Smuzhiyun 			return r;
160*4882a593Smuzhiyun 		} else if (r) {
161*4882a593Smuzhiyun 			dev_warn(output->dev, "could not connect output %s\n",
162*4882a593Smuzhiyun 				 output->name);
163*4882a593Smuzhiyun 		} else {
164*4882a593Smuzhiyun 			struct omap_drm_pipeline *pipe;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 			pipe = &priv->pipes[priv->num_pipes++];
167*4882a593Smuzhiyun 			pipe->output = omapdss_device_get(output);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 			if (priv->num_pipes == ARRAY_SIZE(priv->pipes)) {
170*4882a593Smuzhiyun 				/* To balance the 'for_each_dss_output' loop */
171*4882a593Smuzhiyun 				omapdss_device_put(output);
172*4882a593Smuzhiyun 				break;
173*4882a593Smuzhiyun 			}
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
omap_compare_pipelines(const void * a,const void * b)180*4882a593Smuzhiyun static int omap_compare_pipelines(const void *a, const void *b)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	const struct omap_drm_pipeline *pipe1 = a;
183*4882a593Smuzhiyun 	const struct omap_drm_pipeline *pipe2 = b;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	if (pipe1->alias_id > pipe2->alias_id)
186*4882a593Smuzhiyun 		return 1;
187*4882a593Smuzhiyun 	else if (pipe1->alias_id < pipe2->alias_id)
188*4882a593Smuzhiyun 		return -1;
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
omap_modeset_init_properties(struct drm_device * dev)192*4882a593Smuzhiyun static int omap_modeset_init_properties(struct drm_device *dev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct omap_drm_private *priv = dev->dev_private;
195*4882a593Smuzhiyun 	unsigned int num_planes = priv->dispc_ops->get_num_ovls(priv->dispc);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0,
198*4882a593Smuzhiyun 						      num_planes - 1);
199*4882a593Smuzhiyun 	if (!priv->zorder_prop)
200*4882a593Smuzhiyun 		return -ENOMEM;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
omap_display_id(struct omap_dss_device * output)205*4882a593Smuzhiyun static int omap_display_id(struct omap_dss_device *output)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	struct device_node *node = NULL;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (output->next) {
210*4882a593Smuzhiyun 		struct omap_dss_device *display = output;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		while (display->next)
213*4882a593Smuzhiyun 			display = display->next;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		node = display->dev->of_node;
216*4882a593Smuzhiyun 	} else if (output->bridge) {
217*4882a593Smuzhiyun 		struct drm_bridge *bridge = output->bridge;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		while (drm_bridge_get_next_bridge(bridge))
220*4882a593Smuzhiyun 			bridge = drm_bridge_get_next_bridge(bridge);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		node = bridge->of_node;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return node ? of_alias_get_id(node, "display") : -ENODEV;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
omap_modeset_init(struct drm_device * dev)228*4882a593Smuzhiyun static int omap_modeset_init(struct drm_device *dev)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct omap_drm_private *priv = dev->dev_private;
231*4882a593Smuzhiyun 	int num_ovls = priv->dispc_ops->get_num_ovls(priv->dispc);
232*4882a593Smuzhiyun 	int num_mgrs = priv->dispc_ops->get_num_mgrs(priv->dispc);
233*4882a593Smuzhiyun 	unsigned int i;
234*4882a593Smuzhiyun 	int ret;
235*4882a593Smuzhiyun 	u32 plane_crtc_mask;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (!omapdss_stack_is_ready())
238*4882a593Smuzhiyun 		return -EPROBE_DEFER;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	drm_mode_config_init(dev);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	ret = omap_modeset_init_properties(dev);
243*4882a593Smuzhiyun 	if (ret < 0)
244*4882a593Smuzhiyun 		return ret;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/*
247*4882a593Smuzhiyun 	 * This function creates exactly one connector, encoder, crtc,
248*4882a593Smuzhiyun 	 * and primary plane per each connected dss-device. Each
249*4882a593Smuzhiyun 	 * connector->encoder->crtc chain is expected to be separate
250*4882a593Smuzhiyun 	 * and each crtc is connect to a single dss-channel. If the
251*4882a593Smuzhiyun 	 * configuration does not match the expectations or exceeds
252*4882a593Smuzhiyun 	 * the available resources, the configuration is rejected.
253*4882a593Smuzhiyun 	 */
254*4882a593Smuzhiyun 	ret = omap_connect_pipelines(dev);
255*4882a593Smuzhiyun 	if (ret < 0)
256*4882a593Smuzhiyun 		return ret;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (priv->num_pipes > num_mgrs || priv->num_pipes > num_ovls) {
259*4882a593Smuzhiyun 		dev_err(dev->dev, "%s(): Too many connected displays\n",
260*4882a593Smuzhiyun 			__func__);
261*4882a593Smuzhiyun 		return -EINVAL;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* Create all planes first. They can all be put to any CRTC. */
265*4882a593Smuzhiyun 	plane_crtc_mask = (1 << priv->num_pipes) - 1;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	for (i = 0; i < num_ovls; i++) {
268*4882a593Smuzhiyun 		enum drm_plane_type type = i < priv->num_pipes
269*4882a593Smuzhiyun 					 ? DRM_PLANE_TYPE_PRIMARY
270*4882a593Smuzhiyun 					 : DRM_PLANE_TYPE_OVERLAY;
271*4882a593Smuzhiyun 		struct drm_plane *plane;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		if (WARN_ON(priv->num_planes >= ARRAY_SIZE(priv->planes)))
274*4882a593Smuzhiyun 			return -EINVAL;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 		plane = omap_plane_init(dev, i, type, plane_crtc_mask);
277*4882a593Smuzhiyun 		if (IS_ERR(plane))
278*4882a593Smuzhiyun 			return PTR_ERR(plane);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		priv->planes[priv->num_planes++] = plane;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/*
284*4882a593Smuzhiyun 	 * Create the encoders, attach the bridges and get the pipeline alias
285*4882a593Smuzhiyun 	 * IDs.
286*4882a593Smuzhiyun 	 */
287*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pipes; i++) {
288*4882a593Smuzhiyun 		struct omap_drm_pipeline *pipe = &priv->pipes[i];
289*4882a593Smuzhiyun 		int id;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		pipe->encoder = omap_encoder_init(dev, pipe->output);
292*4882a593Smuzhiyun 		if (!pipe->encoder)
293*4882a593Smuzhiyun 			return -ENOMEM;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		if (pipe->output->bridge) {
296*4882a593Smuzhiyun 			ret = drm_bridge_attach(pipe->encoder,
297*4882a593Smuzhiyun 						pipe->output->bridge, NULL,
298*4882a593Smuzhiyun 						DRM_BRIDGE_ATTACH_NO_CONNECTOR);
299*4882a593Smuzhiyun 			if (ret < 0) {
300*4882a593Smuzhiyun 				dev_err(priv->dev,
301*4882a593Smuzhiyun 					"unable to attach bridge %pOF\n",
302*4882a593Smuzhiyun 					pipe->output->bridge->of_node);
303*4882a593Smuzhiyun 				return ret;
304*4882a593Smuzhiyun 			}
305*4882a593Smuzhiyun 		}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		id = omap_display_id(pipe->output);
308*4882a593Smuzhiyun 		pipe->alias_id = id >= 0 ? id : i;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* Sort the pipelines by DT aliases. */
312*4882a593Smuzhiyun 	sort(priv->pipes, priv->num_pipes, sizeof(priv->pipes[0]),
313*4882a593Smuzhiyun 	     omap_compare_pipelines, NULL);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/*
316*4882a593Smuzhiyun 	 * Populate the pipeline lookup table by DISPC channel. Only one display
317*4882a593Smuzhiyun 	 * is allowed per channel.
318*4882a593Smuzhiyun 	 */
319*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pipes; ++i) {
320*4882a593Smuzhiyun 		struct omap_drm_pipeline *pipe = &priv->pipes[i];
321*4882a593Smuzhiyun 		enum omap_channel channel = pipe->output->dispc_channel;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		if (WARN_ON(priv->channels[channel] != NULL))
324*4882a593Smuzhiyun 			return -EINVAL;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		priv->channels[channel] = pipe;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* Create the connectors and CRTCs. */
330*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pipes; i++) {
331*4882a593Smuzhiyun 		struct omap_drm_pipeline *pipe = &priv->pipes[i];
332*4882a593Smuzhiyun 		struct drm_encoder *encoder = pipe->encoder;
333*4882a593Smuzhiyun 		struct drm_crtc *crtc;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		if (pipe->output->next) {
336*4882a593Smuzhiyun 			pipe->connector = omap_connector_init(dev, pipe->output,
337*4882a593Smuzhiyun 							      encoder);
338*4882a593Smuzhiyun 			if (!pipe->connector)
339*4882a593Smuzhiyun 				return -ENOMEM;
340*4882a593Smuzhiyun 		} else {
341*4882a593Smuzhiyun 			pipe->connector = drm_bridge_connector_init(dev, encoder);
342*4882a593Smuzhiyun 			if (IS_ERR(pipe->connector)) {
343*4882a593Smuzhiyun 				dev_err(priv->dev,
344*4882a593Smuzhiyun 					"unable to create bridge connector for %s\n",
345*4882a593Smuzhiyun 					pipe->output->name);
346*4882a593Smuzhiyun 				return PTR_ERR(pipe->connector);
347*4882a593Smuzhiyun 			}
348*4882a593Smuzhiyun 		}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		drm_connector_attach_encoder(pipe->connector, encoder);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		crtc = omap_crtc_init(dev, pipe, priv->planes[i]);
353*4882a593Smuzhiyun 		if (IS_ERR(crtc))
354*4882a593Smuzhiyun 			return PTR_ERR(crtc);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		encoder->possible_crtcs = 1 << i;
357*4882a593Smuzhiyun 		pipe->crtc = crtc;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	DBG("registered %u planes, %u crtcs/encoders/connectors\n",
361*4882a593Smuzhiyun 	    priv->num_planes, priv->num_pipes);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	dev->mode_config.min_width = 8;
364*4882a593Smuzhiyun 	dev->mode_config.min_height = 2;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/*
367*4882a593Smuzhiyun 	 * Note: these values are used for multiple independent things:
368*4882a593Smuzhiyun 	 * connector mode filtering, buffer sizes, crtc sizes...
369*4882a593Smuzhiyun 	 * Use big enough values here to cover all use cases, and do more
370*4882a593Smuzhiyun 	 * specific checking in the respective code paths.
371*4882a593Smuzhiyun 	 */
372*4882a593Smuzhiyun 	dev->mode_config.max_width = 8192;
373*4882a593Smuzhiyun 	dev->mode_config.max_height = 8192;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* We want the zpos to be normalized */
376*4882a593Smuzhiyun 	dev->mode_config.normalize_zpos = true;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	dev->mode_config.funcs = &omap_mode_config_funcs;
379*4882a593Smuzhiyun 	dev->mode_config.helper_private = &omap_mode_config_helper_funcs;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	drm_mode_config_reset(dev);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	omap_drm_irq_install(dev);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return 0;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
omap_modeset_fini(struct drm_device * ddev)388*4882a593Smuzhiyun static void omap_modeset_fini(struct drm_device *ddev)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	omap_drm_irq_uninstall(ddev);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	drm_mode_config_cleanup(ddev);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /*
396*4882a593Smuzhiyun  * Enable the HPD in external components if supported
397*4882a593Smuzhiyun  */
omap_modeset_enable_external_hpd(struct drm_device * ddev)398*4882a593Smuzhiyun static void omap_modeset_enable_external_hpd(struct drm_device *ddev)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct omap_drm_private *priv = ddev->dev_private;
401*4882a593Smuzhiyun 	unsigned int i;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pipes; i++) {
404*4882a593Smuzhiyun 		struct drm_connector *connector = priv->pipes[i].connector;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 		if (!connector)
407*4882a593Smuzhiyun 			continue;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		if (priv->pipes[i].output->bridge)
410*4882a593Smuzhiyun 			drm_bridge_connector_enable_hpd(connector);
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun  * Disable the HPD in external components if supported
416*4882a593Smuzhiyun  */
omap_modeset_disable_external_hpd(struct drm_device * ddev)417*4882a593Smuzhiyun static void omap_modeset_disable_external_hpd(struct drm_device *ddev)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	struct omap_drm_private *priv = ddev->dev_private;
420*4882a593Smuzhiyun 	unsigned int i;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	for (i = 0; i < priv->num_pipes; i++) {
423*4882a593Smuzhiyun 		struct drm_connector *connector = priv->pipes[i].connector;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		if (!connector)
426*4882a593Smuzhiyun 			continue;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		if (priv->pipes[i].output->bridge)
429*4882a593Smuzhiyun 			drm_bridge_connector_disable_hpd(connector);
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun /*
434*4882a593Smuzhiyun  * drm ioctl funcs
435*4882a593Smuzhiyun  */
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 
ioctl_get_param(struct drm_device * dev,void * data,struct drm_file * file_priv)438*4882a593Smuzhiyun static int ioctl_get_param(struct drm_device *dev, void *data,
439*4882a593Smuzhiyun 		struct drm_file *file_priv)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	struct omap_drm_private *priv = dev->dev_private;
442*4882a593Smuzhiyun 	struct drm_omap_param *args = data;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	DBG("%p: param=%llu", dev, args->param);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	switch (args->param) {
447*4882a593Smuzhiyun 	case OMAP_PARAM_CHIPSET_ID:
448*4882a593Smuzhiyun 		args->value = priv->omaprev;
449*4882a593Smuzhiyun 		break;
450*4882a593Smuzhiyun 	default:
451*4882a593Smuzhiyun 		DBG("unknown parameter %lld", args->param);
452*4882a593Smuzhiyun 		return -EINVAL;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #define OMAP_BO_USER_MASK	0x00ffffff	/* flags settable by userspace */
459*4882a593Smuzhiyun 
ioctl_gem_new(struct drm_device * dev,void * data,struct drm_file * file_priv)460*4882a593Smuzhiyun static int ioctl_gem_new(struct drm_device *dev, void *data,
461*4882a593Smuzhiyun 		struct drm_file *file_priv)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct drm_omap_gem_new *args = data;
464*4882a593Smuzhiyun 	u32 flags = args->flags & OMAP_BO_USER_MASK;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
467*4882a593Smuzhiyun 	     args->size.bytes, flags);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	return omap_gem_new_handle(dev, file_priv, args->size, flags,
470*4882a593Smuzhiyun 				   &args->handle);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
ioctl_gem_info(struct drm_device * dev,void * data,struct drm_file * file_priv)473*4882a593Smuzhiyun static int ioctl_gem_info(struct drm_device *dev, void *data,
474*4882a593Smuzhiyun 		struct drm_file *file_priv)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct drm_omap_gem_info *args = data;
477*4882a593Smuzhiyun 	struct drm_gem_object *obj;
478*4882a593Smuzhiyun 	int ret = 0;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	obj = drm_gem_object_lookup(file_priv, args->handle);
483*4882a593Smuzhiyun 	if (!obj)
484*4882a593Smuzhiyun 		return -ENOENT;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	args->size = omap_gem_mmap_size(obj);
487*4882a593Smuzhiyun 	args->offset = omap_gem_mmap_offset(obj);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	drm_gem_object_put(obj);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
495*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param,
496*4882a593Smuzhiyun 			  DRM_RENDER_ALLOW),
497*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, drm_invalid_op,
498*4882a593Smuzhiyun 			  DRM_AUTH | DRM_MASTER | DRM_ROOT_ONLY),
499*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new,
500*4882a593Smuzhiyun 			  DRM_RENDER_ALLOW),
501*4882a593Smuzhiyun 	/* Deprecated, to be removed. */
502*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, drm_noop,
503*4882a593Smuzhiyun 			  DRM_RENDER_ALLOW),
504*4882a593Smuzhiyun 	/* Deprecated, to be removed. */
505*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, drm_noop,
506*4882a593Smuzhiyun 			  DRM_RENDER_ALLOW),
507*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info,
508*4882a593Smuzhiyun 			  DRM_RENDER_ALLOW),
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun /*
512*4882a593Smuzhiyun  * drm driver funcs
513*4882a593Smuzhiyun  */
514*4882a593Smuzhiyun 
dev_open(struct drm_device * dev,struct drm_file * file)515*4882a593Smuzhiyun static int dev_open(struct drm_device *dev, struct drm_file *file)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	file->driver_priv = NULL;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	DBG("open: dev=%p, file=%p", dev, file);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static const struct vm_operations_struct omap_gem_vm_ops = {
525*4882a593Smuzhiyun 	.fault = omap_gem_fault,
526*4882a593Smuzhiyun 	.open = drm_gem_vm_open,
527*4882a593Smuzhiyun 	.close = drm_gem_vm_close,
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static const struct file_operations omapdriver_fops = {
531*4882a593Smuzhiyun 	.owner = THIS_MODULE,
532*4882a593Smuzhiyun 	.open = drm_open,
533*4882a593Smuzhiyun 	.unlocked_ioctl = drm_ioctl,
534*4882a593Smuzhiyun 	.compat_ioctl = drm_compat_ioctl,
535*4882a593Smuzhiyun 	.release = drm_release,
536*4882a593Smuzhiyun 	.mmap = omap_gem_mmap,
537*4882a593Smuzhiyun 	.poll = drm_poll,
538*4882a593Smuzhiyun 	.read = drm_read,
539*4882a593Smuzhiyun 	.llseek = noop_llseek,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static struct drm_driver omap_drm_driver = {
543*4882a593Smuzhiyun 	.driver_features = DRIVER_MODESET | DRIVER_GEM  |
544*4882a593Smuzhiyun 		DRIVER_ATOMIC | DRIVER_RENDER,
545*4882a593Smuzhiyun 	.open = dev_open,
546*4882a593Smuzhiyun 	.lastclose = drm_fb_helper_lastclose,
547*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
548*4882a593Smuzhiyun 	.debugfs_init = omap_debugfs_init,
549*4882a593Smuzhiyun #endif
550*4882a593Smuzhiyun 	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
551*4882a593Smuzhiyun 	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
552*4882a593Smuzhiyun 	.gem_prime_export = omap_gem_prime_export,
553*4882a593Smuzhiyun 	.gem_prime_import = omap_gem_prime_import,
554*4882a593Smuzhiyun 	.gem_free_object_unlocked = omap_gem_free_object,
555*4882a593Smuzhiyun 	.gem_vm_ops = &omap_gem_vm_ops,
556*4882a593Smuzhiyun 	.dumb_create = omap_gem_dumb_create,
557*4882a593Smuzhiyun 	.dumb_map_offset = omap_gem_dumb_map_offset,
558*4882a593Smuzhiyun 	.ioctls = ioctls,
559*4882a593Smuzhiyun 	.num_ioctls = DRM_OMAP_NUM_IOCTLS,
560*4882a593Smuzhiyun 	.fops = &omapdriver_fops,
561*4882a593Smuzhiyun 	.name = DRIVER_NAME,
562*4882a593Smuzhiyun 	.desc = DRIVER_DESC,
563*4882a593Smuzhiyun 	.date = DRIVER_DATE,
564*4882a593Smuzhiyun 	.major = DRIVER_MAJOR,
565*4882a593Smuzhiyun 	.minor = DRIVER_MINOR,
566*4882a593Smuzhiyun 	.patchlevel = DRIVER_PATCHLEVEL,
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun static const struct soc_device_attribute omapdrm_soc_devices[] = {
570*4882a593Smuzhiyun 	{ .family = "OMAP3", .data = (void *)0x3430 },
571*4882a593Smuzhiyun 	{ .family = "OMAP4", .data = (void *)0x4430 },
572*4882a593Smuzhiyun 	{ .family = "OMAP5", .data = (void *)0x5430 },
573*4882a593Smuzhiyun 	{ .family = "DRA7",  .data = (void *)0x0752 },
574*4882a593Smuzhiyun 	{ /* sentinel */ }
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
omapdrm_init(struct omap_drm_private * priv,struct device * dev)577*4882a593Smuzhiyun static int omapdrm_init(struct omap_drm_private *priv, struct device *dev)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	const struct soc_device_attribute *soc;
580*4882a593Smuzhiyun 	struct drm_device *ddev;
581*4882a593Smuzhiyun 	int ret;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	DBG("%s", dev_name(dev));
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* Allocate and initialize the DRM device. */
586*4882a593Smuzhiyun 	ddev = drm_dev_alloc(&omap_drm_driver, dev);
587*4882a593Smuzhiyun 	if (IS_ERR(ddev))
588*4882a593Smuzhiyun 		return PTR_ERR(ddev);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	priv->ddev = ddev;
591*4882a593Smuzhiyun 	ddev->dev_private = priv;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	priv->dev = dev;
594*4882a593Smuzhiyun 	priv->dss = omapdss_get_dss();
595*4882a593Smuzhiyun 	priv->dispc = dispc_get_dispc(priv->dss);
596*4882a593Smuzhiyun 	priv->dispc_ops = dispc_get_ops(priv->dss);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	omap_crtc_pre_init(priv);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	soc = soc_device_match(omapdrm_soc_devices);
601*4882a593Smuzhiyun 	priv->omaprev = soc ? (unsigned int)soc->data : 0;
602*4882a593Smuzhiyun 	priv->wq = alloc_ordered_workqueue("omapdrm", 0);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	mutex_init(&priv->list_lock);
605*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->obj_list);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* Get memory bandwidth limits */
608*4882a593Smuzhiyun 	if (priv->dispc_ops->get_memory_bandwidth_limit)
609*4882a593Smuzhiyun 		priv->max_bandwidth =
610*4882a593Smuzhiyun 			priv->dispc_ops->get_memory_bandwidth_limit(priv->dispc);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	omap_gem_init(ddev);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	ret = omap_modeset_init(ddev);
615*4882a593Smuzhiyun 	if (ret) {
616*4882a593Smuzhiyun 		dev_err(priv->dev, "omap_modeset_init failed: ret=%d\n", ret);
617*4882a593Smuzhiyun 		goto err_gem_deinit;
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* Initialize vblank handling, start with all CRTCs disabled. */
621*4882a593Smuzhiyun 	ret = drm_vblank_init(ddev, priv->num_pipes);
622*4882a593Smuzhiyun 	if (ret) {
623*4882a593Smuzhiyun 		dev_err(priv->dev, "could not init vblank\n");
624*4882a593Smuzhiyun 		goto err_cleanup_modeset;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	omap_fbdev_init(ddev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	drm_kms_helper_poll_init(ddev);
630*4882a593Smuzhiyun 	omap_modeset_enable_external_hpd(ddev);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/*
633*4882a593Smuzhiyun 	 * Register the DRM device with the core and the connectors with
634*4882a593Smuzhiyun 	 * sysfs.
635*4882a593Smuzhiyun 	 */
636*4882a593Smuzhiyun 	ret = drm_dev_register(ddev, 0);
637*4882a593Smuzhiyun 	if (ret)
638*4882a593Smuzhiyun 		goto err_cleanup_helpers;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	return 0;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun err_cleanup_helpers:
643*4882a593Smuzhiyun 	omap_modeset_disable_external_hpd(ddev);
644*4882a593Smuzhiyun 	drm_kms_helper_poll_fini(ddev);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	omap_fbdev_fini(ddev);
647*4882a593Smuzhiyun err_cleanup_modeset:
648*4882a593Smuzhiyun 	omap_modeset_fini(ddev);
649*4882a593Smuzhiyun err_gem_deinit:
650*4882a593Smuzhiyun 	omap_gem_deinit(ddev);
651*4882a593Smuzhiyun 	destroy_workqueue(priv->wq);
652*4882a593Smuzhiyun 	omap_disconnect_pipelines(ddev);
653*4882a593Smuzhiyun 	omap_crtc_pre_uninit(priv);
654*4882a593Smuzhiyun 	drm_dev_put(ddev);
655*4882a593Smuzhiyun 	return ret;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
omapdrm_cleanup(struct omap_drm_private * priv)658*4882a593Smuzhiyun static void omapdrm_cleanup(struct omap_drm_private *priv)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	struct drm_device *ddev = priv->ddev;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	DBG("");
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	drm_dev_unregister(ddev);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	omap_modeset_disable_external_hpd(ddev);
667*4882a593Smuzhiyun 	drm_kms_helper_poll_fini(ddev);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	omap_fbdev_fini(ddev);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	drm_atomic_helper_shutdown(ddev);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	omap_modeset_fini(ddev);
674*4882a593Smuzhiyun 	omap_gem_deinit(ddev);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	destroy_workqueue(priv->wq);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	omap_disconnect_pipelines(ddev);
679*4882a593Smuzhiyun 	omap_crtc_pre_uninit(priv);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	drm_dev_put(ddev);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun 
pdev_probe(struct platform_device * pdev)684*4882a593Smuzhiyun static int pdev_probe(struct platform_device *pdev)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	struct omap_drm_private *priv;
687*4882a593Smuzhiyun 	int ret;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (omapdss_is_initialized() == false)
690*4882a593Smuzhiyun 		return -EPROBE_DEFER;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
693*4882a593Smuzhiyun 	if (ret) {
694*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to set the DMA mask\n");
695*4882a593Smuzhiyun 		return ret;
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* Allocate and initialize the driver private structure. */
699*4882a593Smuzhiyun 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
700*4882a593Smuzhiyun 	if (!priv)
701*4882a593Smuzhiyun 		return -ENOMEM;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	ret = omapdrm_init(priv, &pdev->dev);
706*4882a593Smuzhiyun 	if (ret < 0)
707*4882a593Smuzhiyun 		kfree(priv);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	return ret;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
pdev_remove(struct platform_device * pdev)712*4882a593Smuzhiyun static int pdev_remove(struct platform_device *pdev)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	struct omap_drm_private *priv = platform_get_drvdata(pdev);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	omapdrm_cleanup(priv);
717*4882a593Smuzhiyun 	kfree(priv);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return 0;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
omap_drm_suspend(struct device * dev)723*4882a593Smuzhiyun static int omap_drm_suspend(struct device *dev)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	struct omap_drm_private *priv = dev_get_drvdata(dev);
726*4882a593Smuzhiyun 	struct drm_device *drm_dev = priv->ddev;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	return drm_mode_config_helper_suspend(drm_dev);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
omap_drm_resume(struct device * dev)731*4882a593Smuzhiyun static int omap_drm_resume(struct device *dev)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	struct omap_drm_private *priv = dev_get_drvdata(dev);
734*4882a593Smuzhiyun 	struct drm_device *drm_dev = priv->ddev;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	drm_mode_config_helper_resume(drm_dev);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	return omap_gem_resume(drm_dev);
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun #endif
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun static struct platform_driver pdev = {
745*4882a593Smuzhiyun 	.driver = {
746*4882a593Smuzhiyun 		.name = "omapdrm",
747*4882a593Smuzhiyun 		.pm = &omapdrm_pm_ops,
748*4882a593Smuzhiyun 	},
749*4882a593Smuzhiyun 	.probe = pdev_probe,
750*4882a593Smuzhiyun 	.remove = pdev_remove,
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static struct platform_driver * const drivers[] = {
754*4882a593Smuzhiyun 	&omap_dmm_driver,
755*4882a593Smuzhiyun 	&pdev,
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun 
omap_drm_init(void)758*4882a593Smuzhiyun static int __init omap_drm_init(void)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	DBG("init");
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
omap_drm_fini(void)765*4882a593Smuzhiyun static void __exit omap_drm_fini(void)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	DBG("fini");
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun /* need late_initcall() so we load after dss_driver's are loaded */
773*4882a593Smuzhiyun late_initcall(omap_drm_init);
774*4882a593Smuzhiyun module_exit(omap_drm_fini);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun MODULE_AUTHOR("Rob Clark <rob@ti.com>");
777*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP DRM Display Driver");
778*4882a593Smuzhiyun MODULE_ALIAS("platform:" DRIVER_NAME);
779*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
780