1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * DMM IOMMU driver support functions for TI OMAP processors.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
5*4882a593Smuzhiyun * Author: Rob Clark <rob@ti.com>
6*4882a593Smuzhiyun * Andy Gross <andy.gross@ti.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or
9*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as
10*4882a593Smuzhiyun * published by the Free Software Foundation version 2.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13*4882a593Smuzhiyun * kind, whether express or implied; without even the implied warranty
14*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15*4882a593Smuzhiyun * GNU General Public License for more details.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/completion.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/dma-mapping.h>
21*4882a593Smuzhiyun #include <linux/dmaengine.h>
22*4882a593Smuzhiyun #include <linux/errno.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/list.h>
26*4882a593Smuzhiyun #include <linux/mm.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/platform_device.h> /* platform_device() */
29*4882a593Smuzhiyun #include <linux/sched.h>
30*4882a593Smuzhiyun #include <linux/seq_file.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun #include <linux/time.h>
33*4882a593Smuzhiyun #include <linux/vmalloc.h>
34*4882a593Smuzhiyun #include <linux/wait.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "omap_dmm_tiler.h"
37*4882a593Smuzhiyun #include "omap_dmm_priv.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define DMM_DRIVER_NAME "dmm"
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* mappings for associating views to luts */
42*4882a593Smuzhiyun static struct tcm *containers[TILFMT_NFORMATS];
43*4882a593Smuzhiyun static struct dmm *omap_dmm;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #if defined(CONFIG_OF)
46*4882a593Smuzhiyun static const struct of_device_id dmm_of_match[];
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* global spinlock for protecting lists */
50*4882a593Smuzhiyun static DEFINE_SPINLOCK(list_lock);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* Geometry table */
53*4882a593Smuzhiyun #define GEOM(xshift, yshift, bytes_per_pixel) { \
54*4882a593Smuzhiyun .x_shft = (xshift), \
55*4882a593Smuzhiyun .y_shft = (yshift), \
56*4882a593Smuzhiyun .cpp = (bytes_per_pixel), \
57*4882a593Smuzhiyun .slot_w = 1 << (SLOT_WIDTH_BITS - (xshift)), \
58*4882a593Smuzhiyun .slot_h = 1 << (SLOT_HEIGHT_BITS - (yshift)), \
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static const struct {
62*4882a593Smuzhiyun u32 x_shft; /* unused X-bits (as part of bpp) */
63*4882a593Smuzhiyun u32 y_shft; /* unused Y-bits (as part of bpp) */
64*4882a593Smuzhiyun u32 cpp; /* bytes/chars per pixel */
65*4882a593Smuzhiyun u32 slot_w; /* width of each slot (in pixels) */
66*4882a593Smuzhiyun u32 slot_h; /* height of each slot (in pixels) */
67*4882a593Smuzhiyun } geom[TILFMT_NFORMATS] = {
68*4882a593Smuzhiyun [TILFMT_8BIT] = GEOM(0, 0, 1),
69*4882a593Smuzhiyun [TILFMT_16BIT] = GEOM(0, 1, 2),
70*4882a593Smuzhiyun [TILFMT_32BIT] = GEOM(1, 1, 4),
71*4882a593Smuzhiyun [TILFMT_PAGE] = GEOM(SLOT_WIDTH_BITS, SLOT_HEIGHT_BITS, 1),
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* lookup table for registers w/ per-engine instances */
76*4882a593Smuzhiyun static const u32 reg[][4] = {
77*4882a593Smuzhiyun [PAT_STATUS] = {DMM_PAT_STATUS__0, DMM_PAT_STATUS__1,
78*4882a593Smuzhiyun DMM_PAT_STATUS__2, DMM_PAT_STATUS__3},
79*4882a593Smuzhiyun [PAT_DESCR] = {DMM_PAT_DESCR__0, DMM_PAT_DESCR__1,
80*4882a593Smuzhiyun DMM_PAT_DESCR__2, DMM_PAT_DESCR__3},
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
dmm_dma_copy(struct dmm * dmm,dma_addr_t src,dma_addr_t dst)83*4882a593Smuzhiyun static int dmm_dma_copy(struct dmm *dmm, dma_addr_t src, dma_addr_t dst)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct dma_async_tx_descriptor *tx;
86*4882a593Smuzhiyun enum dma_status status;
87*4882a593Smuzhiyun dma_cookie_t cookie;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun tx = dmaengine_prep_dma_memcpy(dmm->wa_dma_chan, dst, src, 4, 0);
90*4882a593Smuzhiyun if (!tx) {
91*4882a593Smuzhiyun dev_err(dmm->dev, "Failed to prepare DMA memcpy\n");
92*4882a593Smuzhiyun return -EIO;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun cookie = tx->tx_submit(tx);
96*4882a593Smuzhiyun if (dma_submit_error(cookie)) {
97*4882a593Smuzhiyun dev_err(dmm->dev, "Failed to do DMA tx_submit\n");
98*4882a593Smuzhiyun return -EIO;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun status = dma_sync_wait(dmm->wa_dma_chan, cookie);
102*4882a593Smuzhiyun if (status != DMA_COMPLETE)
103*4882a593Smuzhiyun dev_err(dmm->dev, "i878 wa DMA copy failure\n");
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun dmaengine_terminate_all(dmm->wa_dma_chan);
106*4882a593Smuzhiyun return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
dmm_read_wa(struct dmm * dmm,u32 reg)109*4882a593Smuzhiyun static u32 dmm_read_wa(struct dmm *dmm, u32 reg)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun dma_addr_t src, dst;
112*4882a593Smuzhiyun int r;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun src = dmm->phys_base + reg;
115*4882a593Smuzhiyun dst = dmm->wa_dma_handle;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun r = dmm_dma_copy(dmm, src, dst);
118*4882a593Smuzhiyun if (r) {
119*4882a593Smuzhiyun dev_err(dmm->dev, "sDMA read transfer timeout\n");
120*4882a593Smuzhiyun return readl(dmm->base + reg);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * As per i878 workaround, the DMA is used to access the DMM registers.
125*4882a593Smuzhiyun * Make sure that the readl is not moved by the compiler or the CPU
126*4882a593Smuzhiyun * earlier than the DMA finished writing the value to memory.
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun rmb();
129*4882a593Smuzhiyun return readl(dmm->wa_dma_data);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
dmm_write_wa(struct dmm * dmm,u32 val,u32 reg)132*4882a593Smuzhiyun static void dmm_write_wa(struct dmm *dmm, u32 val, u32 reg)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun dma_addr_t src, dst;
135*4882a593Smuzhiyun int r;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun writel(val, dmm->wa_dma_data);
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * As per i878 workaround, the DMA is used to access the DMM registers.
140*4882a593Smuzhiyun * Make sure that the writel is not moved by the compiler or the CPU, so
141*4882a593Smuzhiyun * the data will be in place before we start the DMA to do the actual
142*4882a593Smuzhiyun * register write.
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun wmb();
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun src = dmm->wa_dma_handle;
147*4882a593Smuzhiyun dst = dmm->phys_base + reg;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun r = dmm_dma_copy(dmm, src, dst);
150*4882a593Smuzhiyun if (r) {
151*4882a593Smuzhiyun dev_err(dmm->dev, "sDMA write transfer timeout\n");
152*4882a593Smuzhiyun writel(val, dmm->base + reg);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
dmm_read(struct dmm * dmm,u32 reg)156*4882a593Smuzhiyun static u32 dmm_read(struct dmm *dmm, u32 reg)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun if (dmm->dmm_workaround) {
159*4882a593Smuzhiyun u32 v;
160*4882a593Smuzhiyun unsigned long flags;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun spin_lock_irqsave(&dmm->wa_lock, flags);
163*4882a593Smuzhiyun v = dmm_read_wa(dmm, reg);
164*4882a593Smuzhiyun spin_unlock_irqrestore(&dmm->wa_lock, flags);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return v;
167*4882a593Smuzhiyun } else {
168*4882a593Smuzhiyun return readl(dmm->base + reg);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
dmm_write(struct dmm * dmm,u32 val,u32 reg)172*4882a593Smuzhiyun static void dmm_write(struct dmm *dmm, u32 val, u32 reg)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun if (dmm->dmm_workaround) {
175*4882a593Smuzhiyun unsigned long flags;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun spin_lock_irqsave(&dmm->wa_lock, flags);
178*4882a593Smuzhiyun dmm_write_wa(dmm, val, reg);
179*4882a593Smuzhiyun spin_unlock_irqrestore(&dmm->wa_lock, flags);
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun writel(val, dmm->base + reg);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
dmm_workaround_init(struct dmm * dmm)185*4882a593Smuzhiyun static int dmm_workaround_init(struct dmm *dmm)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun dma_cap_mask_t mask;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun spin_lock_init(&dmm->wa_lock);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun dmm->wa_dma_data = dma_alloc_coherent(dmm->dev, sizeof(u32),
192*4882a593Smuzhiyun &dmm->wa_dma_handle, GFP_KERNEL);
193*4882a593Smuzhiyun if (!dmm->wa_dma_data)
194*4882a593Smuzhiyun return -ENOMEM;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun dma_cap_zero(mask);
197*4882a593Smuzhiyun dma_cap_set(DMA_MEMCPY, mask);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun dmm->wa_dma_chan = dma_request_channel(mask, NULL, NULL);
200*4882a593Smuzhiyun if (!dmm->wa_dma_chan) {
201*4882a593Smuzhiyun dma_free_coherent(dmm->dev, 4, dmm->wa_dma_data, dmm->wa_dma_handle);
202*4882a593Smuzhiyun return -ENODEV;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
dmm_workaround_uninit(struct dmm * dmm)208*4882a593Smuzhiyun static void dmm_workaround_uninit(struct dmm *dmm)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun dma_release_channel(dmm->wa_dma_chan);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun dma_free_coherent(dmm->dev, 4, dmm->wa_dma_data, dmm->wa_dma_handle);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* simple allocator to grab next 16 byte aligned memory from txn */
alloc_dma(struct dmm_txn * txn,size_t sz,dma_addr_t * pa)216*4882a593Smuzhiyun static void *alloc_dma(struct dmm_txn *txn, size_t sz, dma_addr_t *pa)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun void *ptr;
219*4882a593Smuzhiyun struct refill_engine *engine = txn->engine_handle;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* dmm programming requires 16 byte aligned addresses */
222*4882a593Smuzhiyun txn->current_pa = round_up(txn->current_pa, 16);
223*4882a593Smuzhiyun txn->current_va = (void *)round_up((long)txn->current_va, 16);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ptr = txn->current_va;
226*4882a593Smuzhiyun *pa = txn->current_pa;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun txn->current_pa += sz;
229*4882a593Smuzhiyun txn->current_va += sz;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun BUG_ON((txn->current_va - engine->refill_va) > REFILL_BUFFER_SIZE);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return ptr;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* check status and spin until wait_mask comes true */
wait_status(struct refill_engine * engine,u32 wait_mask)237*4882a593Smuzhiyun static int wait_status(struct refill_engine *engine, u32 wait_mask)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct dmm *dmm = engine->dmm;
240*4882a593Smuzhiyun u32 r = 0, err, i;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun i = DMM_FIXED_RETRY_COUNT;
243*4882a593Smuzhiyun while (true) {
244*4882a593Smuzhiyun r = dmm_read(dmm, reg[PAT_STATUS][engine->id]);
245*4882a593Smuzhiyun err = r & DMM_PATSTATUS_ERR;
246*4882a593Smuzhiyun if (err) {
247*4882a593Smuzhiyun dev_err(dmm->dev,
248*4882a593Smuzhiyun "%s: error (engine%d). PAT_STATUS: 0x%08x\n",
249*4882a593Smuzhiyun __func__, engine->id, r);
250*4882a593Smuzhiyun return -EFAULT;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if ((r & wait_mask) == wait_mask)
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (--i == 0) {
257*4882a593Smuzhiyun dev_err(dmm->dev,
258*4882a593Smuzhiyun "%s: timeout (engine%d). PAT_STATUS: 0x%08x\n",
259*4882a593Smuzhiyun __func__, engine->id, r);
260*4882a593Smuzhiyun return -ETIMEDOUT;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun udelay(1);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
release_engine(struct refill_engine * engine)269*4882a593Smuzhiyun static void release_engine(struct refill_engine *engine)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun unsigned long flags;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun spin_lock_irqsave(&list_lock, flags);
274*4882a593Smuzhiyun list_add(&engine->idle_node, &omap_dmm->idle_head);
275*4882a593Smuzhiyun spin_unlock_irqrestore(&list_lock, flags);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun atomic_inc(&omap_dmm->engine_counter);
278*4882a593Smuzhiyun wake_up_interruptible(&omap_dmm->engine_queue);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
omap_dmm_irq_handler(int irq,void * arg)281*4882a593Smuzhiyun static irqreturn_t omap_dmm_irq_handler(int irq, void *arg)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct dmm *dmm = arg;
284*4882a593Smuzhiyun u32 status = dmm_read(dmm, DMM_PAT_IRQSTATUS);
285*4882a593Smuzhiyun int i;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* ack IRQ */
288*4882a593Smuzhiyun dmm_write(dmm, status, DMM_PAT_IRQSTATUS);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun for (i = 0; i < dmm->num_engines; i++) {
291*4882a593Smuzhiyun if (status & DMM_IRQSTAT_ERR_MASK)
292*4882a593Smuzhiyun dev_err(dmm->dev,
293*4882a593Smuzhiyun "irq error(engine%d): IRQSTAT 0x%02x\n",
294*4882a593Smuzhiyun i, status & 0xff);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (status & DMM_IRQSTAT_LST) {
297*4882a593Smuzhiyun if (dmm->engines[i].async)
298*4882a593Smuzhiyun release_engine(&dmm->engines[i]);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun complete(&dmm->engines[i].compl);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun status >>= 8;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return IRQ_HANDLED;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /**
310*4882a593Smuzhiyun * Get a handle for a DMM transaction
311*4882a593Smuzhiyun */
dmm_txn_init(struct dmm * dmm,struct tcm * tcm)312*4882a593Smuzhiyun static struct dmm_txn *dmm_txn_init(struct dmm *dmm, struct tcm *tcm)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct dmm_txn *txn = NULL;
315*4882a593Smuzhiyun struct refill_engine *engine = NULL;
316*4882a593Smuzhiyun int ret;
317*4882a593Smuzhiyun unsigned long flags;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* wait until an engine is available */
321*4882a593Smuzhiyun ret = wait_event_interruptible(omap_dmm->engine_queue,
322*4882a593Smuzhiyun atomic_add_unless(&omap_dmm->engine_counter, -1, 0));
323*4882a593Smuzhiyun if (ret)
324*4882a593Smuzhiyun return ERR_PTR(ret);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* grab an idle engine */
327*4882a593Smuzhiyun spin_lock_irqsave(&list_lock, flags);
328*4882a593Smuzhiyun if (!list_empty(&dmm->idle_head)) {
329*4882a593Smuzhiyun engine = list_entry(dmm->idle_head.next, struct refill_engine,
330*4882a593Smuzhiyun idle_node);
331*4882a593Smuzhiyun list_del(&engine->idle_node);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun spin_unlock_irqrestore(&list_lock, flags);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun BUG_ON(!engine);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun txn = &engine->txn;
338*4882a593Smuzhiyun engine->tcm = tcm;
339*4882a593Smuzhiyun txn->engine_handle = engine;
340*4882a593Smuzhiyun txn->last_pat = NULL;
341*4882a593Smuzhiyun txn->current_va = engine->refill_va;
342*4882a593Smuzhiyun txn->current_pa = engine->refill_pa;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun return txn;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /**
348*4882a593Smuzhiyun * Add region to DMM transaction. If pages or pages[i] is NULL, then the
349*4882a593Smuzhiyun * corresponding slot is cleared (ie. dummy_pa is programmed)
350*4882a593Smuzhiyun */
dmm_txn_append(struct dmm_txn * txn,struct pat_area * area,struct page ** pages,u32 npages,u32 roll)351*4882a593Smuzhiyun static void dmm_txn_append(struct dmm_txn *txn, struct pat_area *area,
352*4882a593Smuzhiyun struct page **pages, u32 npages, u32 roll)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun dma_addr_t pat_pa = 0, data_pa = 0;
355*4882a593Smuzhiyun u32 *data;
356*4882a593Smuzhiyun struct pat *pat;
357*4882a593Smuzhiyun struct refill_engine *engine = txn->engine_handle;
358*4882a593Smuzhiyun int columns = (1 + area->x1 - area->x0);
359*4882a593Smuzhiyun int rows = (1 + area->y1 - area->y0);
360*4882a593Smuzhiyun int i = columns*rows;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun pat = alloc_dma(txn, sizeof(*pat), &pat_pa);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (txn->last_pat)
365*4882a593Smuzhiyun txn->last_pat->next_pa = (u32)pat_pa;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun pat->area = *area;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* adjust Y coordinates based off of container parameters */
370*4882a593Smuzhiyun pat->area.y0 += engine->tcm->y_offset;
371*4882a593Smuzhiyun pat->area.y1 += engine->tcm->y_offset;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun pat->ctrl = (struct pat_ctrl){
374*4882a593Smuzhiyun .start = 1,
375*4882a593Smuzhiyun .lut_id = engine->tcm->lut_id,
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun data = alloc_dma(txn, 4*i, &data_pa);
379*4882a593Smuzhiyun /* FIXME: what if data_pa is more than 32-bit ? */
380*4882a593Smuzhiyun pat->data_pa = data_pa;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun while (i--) {
383*4882a593Smuzhiyun int n = i + roll;
384*4882a593Smuzhiyun if (n >= npages)
385*4882a593Smuzhiyun n -= npages;
386*4882a593Smuzhiyun data[i] = (pages && pages[n]) ?
387*4882a593Smuzhiyun page_to_phys(pages[n]) : engine->dmm->dummy_pa;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun txn->last_pat = pat;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /**
396*4882a593Smuzhiyun * Commit the DMM transaction.
397*4882a593Smuzhiyun */
dmm_txn_commit(struct dmm_txn * txn,bool wait)398*4882a593Smuzhiyun static int dmm_txn_commit(struct dmm_txn *txn, bool wait)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun int ret = 0;
401*4882a593Smuzhiyun struct refill_engine *engine = txn->engine_handle;
402*4882a593Smuzhiyun struct dmm *dmm = engine->dmm;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (!txn->last_pat) {
405*4882a593Smuzhiyun dev_err(engine->dmm->dev, "need at least one txn\n");
406*4882a593Smuzhiyun ret = -EINVAL;
407*4882a593Smuzhiyun goto cleanup;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun txn->last_pat->next_pa = 0;
411*4882a593Smuzhiyun /* ensure that the written descriptors are visible to DMM */
412*4882a593Smuzhiyun wmb();
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun * NOTE: the wmb() above should be enough, but there seems to be a bug
416*4882a593Smuzhiyun * in OMAP's memory barrier implementation, which in some rare cases may
417*4882a593Smuzhiyun * cause the writes not to be observable after wmb().
418*4882a593Smuzhiyun */
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* read back to ensure the data is in RAM */
421*4882a593Smuzhiyun readl(&txn->last_pat->next_pa);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* write to PAT_DESCR to clear out any pending transaction */
424*4882a593Smuzhiyun dmm_write(dmm, 0x0, reg[PAT_DESCR][engine->id]);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* wait for engine ready: */
427*4882a593Smuzhiyun ret = wait_status(engine, DMM_PATSTATUS_READY);
428*4882a593Smuzhiyun if (ret) {
429*4882a593Smuzhiyun ret = -EFAULT;
430*4882a593Smuzhiyun goto cleanup;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* mark whether it is async to denote list management in IRQ handler */
434*4882a593Smuzhiyun engine->async = wait ? false : true;
435*4882a593Smuzhiyun reinit_completion(&engine->compl);
436*4882a593Smuzhiyun /* verify that the irq handler sees the 'async' and completion value */
437*4882a593Smuzhiyun smp_mb();
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* kick reload */
440*4882a593Smuzhiyun dmm_write(dmm, engine->refill_pa, reg[PAT_DESCR][engine->id]);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if (wait) {
443*4882a593Smuzhiyun if (!wait_for_completion_timeout(&engine->compl,
444*4882a593Smuzhiyun msecs_to_jiffies(100))) {
445*4882a593Smuzhiyun dev_err(dmm->dev, "timed out waiting for done\n");
446*4882a593Smuzhiyun ret = -ETIMEDOUT;
447*4882a593Smuzhiyun goto cleanup;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Check the engine status before continue */
451*4882a593Smuzhiyun ret = wait_status(engine, DMM_PATSTATUS_READY |
452*4882a593Smuzhiyun DMM_PATSTATUS_VALID | DMM_PATSTATUS_DONE);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun cleanup:
456*4882a593Smuzhiyun /* only place engine back on list if we are done with it */
457*4882a593Smuzhiyun if (ret || wait)
458*4882a593Smuzhiyun release_engine(engine);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun return ret;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun * DMM programming
465*4882a593Smuzhiyun */
fill(struct tcm_area * area,struct page ** pages,u32 npages,u32 roll,bool wait)466*4882a593Smuzhiyun static int fill(struct tcm_area *area, struct page **pages,
467*4882a593Smuzhiyun u32 npages, u32 roll, bool wait)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun int ret = 0;
470*4882a593Smuzhiyun struct tcm_area slice, area_s;
471*4882a593Smuzhiyun struct dmm_txn *txn;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun * FIXME
475*4882a593Smuzhiyun *
476*4882a593Smuzhiyun * Asynchronous fill does not work reliably, as the driver does not
477*4882a593Smuzhiyun * handle errors in the async code paths. The fill operation may
478*4882a593Smuzhiyun * silently fail, leading to leaking DMM engines, which may eventually
479*4882a593Smuzhiyun * lead to deadlock if we run out of DMM engines.
480*4882a593Smuzhiyun *
481*4882a593Smuzhiyun * For now, always set 'wait' so that we only use sync fills. Async
482*4882a593Smuzhiyun * fills should be fixed, or alternatively we could decide to only
483*4882a593Smuzhiyun * support sync fills and so the whole async code path could be removed.
484*4882a593Smuzhiyun */
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun wait = true;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun txn = dmm_txn_init(omap_dmm, area->tcm);
489*4882a593Smuzhiyun if (IS_ERR_OR_NULL(txn))
490*4882a593Smuzhiyun return -ENOMEM;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun tcm_for_each_slice(slice, *area, area_s) {
493*4882a593Smuzhiyun struct pat_area p_area = {
494*4882a593Smuzhiyun .x0 = slice.p0.x, .y0 = slice.p0.y,
495*4882a593Smuzhiyun .x1 = slice.p1.x, .y1 = slice.p1.y,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun dmm_txn_append(txn, &p_area, pages, npages, roll);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun roll += tcm_sizeof(slice);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun ret = dmm_txn_commit(txn, wait);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return ret;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /*
509*4882a593Smuzhiyun * Pin/unpin
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* note: slots for which pages[i] == NULL are filled w/ dummy page
513*4882a593Smuzhiyun */
tiler_pin(struct tiler_block * block,struct page ** pages,u32 npages,u32 roll,bool wait)514*4882a593Smuzhiyun int tiler_pin(struct tiler_block *block, struct page **pages,
515*4882a593Smuzhiyun u32 npages, u32 roll, bool wait)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun int ret;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun ret = fill(&block->area, pages, npages, roll, wait);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (ret)
522*4882a593Smuzhiyun tiler_unpin(block);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return ret;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
tiler_unpin(struct tiler_block * block)527*4882a593Smuzhiyun int tiler_unpin(struct tiler_block *block)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun return fill(&block->area, NULL, 0, 0, false);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /*
533*4882a593Smuzhiyun * Reserve/release
534*4882a593Smuzhiyun */
tiler_reserve_2d(enum tiler_fmt fmt,u16 w,u16 h,u16 align)535*4882a593Smuzhiyun struct tiler_block *tiler_reserve_2d(enum tiler_fmt fmt, u16 w,
536*4882a593Smuzhiyun u16 h, u16 align)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct tiler_block *block;
539*4882a593Smuzhiyun u32 min_align = 128;
540*4882a593Smuzhiyun int ret;
541*4882a593Smuzhiyun unsigned long flags;
542*4882a593Smuzhiyun u32 slot_bytes;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun block = kzalloc(sizeof(*block), GFP_KERNEL);
545*4882a593Smuzhiyun if (!block)
546*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun BUG_ON(!validfmt(fmt));
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* convert width/height to slots */
551*4882a593Smuzhiyun w = DIV_ROUND_UP(w, geom[fmt].slot_w);
552*4882a593Smuzhiyun h = DIV_ROUND_UP(h, geom[fmt].slot_h);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* convert alignment to slots */
555*4882a593Smuzhiyun slot_bytes = geom[fmt].slot_w * geom[fmt].cpp;
556*4882a593Smuzhiyun min_align = max(min_align, slot_bytes);
557*4882a593Smuzhiyun align = (align > min_align) ? ALIGN(align, min_align) : min_align;
558*4882a593Smuzhiyun align /= slot_bytes;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun block->fmt = fmt;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun ret = tcm_reserve_2d(containers[fmt], w, h, align, -1, slot_bytes,
563*4882a593Smuzhiyun &block->area);
564*4882a593Smuzhiyun if (ret) {
565*4882a593Smuzhiyun kfree(block);
566*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* add to allocation list */
570*4882a593Smuzhiyun spin_lock_irqsave(&list_lock, flags);
571*4882a593Smuzhiyun list_add(&block->alloc_node, &omap_dmm->alloc_head);
572*4882a593Smuzhiyun spin_unlock_irqrestore(&list_lock, flags);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun return block;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
tiler_reserve_1d(size_t size)577*4882a593Smuzhiyun struct tiler_block *tiler_reserve_1d(size_t size)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
580*4882a593Smuzhiyun int num_pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
581*4882a593Smuzhiyun unsigned long flags;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (!block)
584*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun block->fmt = TILFMT_PAGE;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (tcm_reserve_1d(containers[TILFMT_PAGE], num_pages,
589*4882a593Smuzhiyun &block->area)) {
590*4882a593Smuzhiyun kfree(block);
591*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun spin_lock_irqsave(&list_lock, flags);
595*4882a593Smuzhiyun list_add(&block->alloc_node, &omap_dmm->alloc_head);
596*4882a593Smuzhiyun spin_unlock_irqrestore(&list_lock, flags);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return block;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* note: if you have pin'd pages, you should have already unpin'd first! */
tiler_release(struct tiler_block * block)602*4882a593Smuzhiyun int tiler_release(struct tiler_block *block)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun int ret = tcm_free(&block->area);
605*4882a593Smuzhiyun unsigned long flags;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (block->area.tcm)
608*4882a593Smuzhiyun dev_err(omap_dmm->dev, "failed to release block\n");
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun spin_lock_irqsave(&list_lock, flags);
611*4882a593Smuzhiyun list_del(&block->alloc_node);
612*4882a593Smuzhiyun spin_unlock_irqrestore(&list_lock, flags);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun kfree(block);
615*4882a593Smuzhiyun return ret;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /*
619*4882a593Smuzhiyun * Utils
620*4882a593Smuzhiyun */
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* calculate the tiler space address of a pixel in a view orientation...
623*4882a593Smuzhiyun * below description copied from the display subsystem section of TRM:
624*4882a593Smuzhiyun *
625*4882a593Smuzhiyun * When the TILER is addressed, the bits:
626*4882a593Smuzhiyun * [28:27] = 0x0 for 8-bit tiled
627*4882a593Smuzhiyun * 0x1 for 16-bit tiled
628*4882a593Smuzhiyun * 0x2 for 32-bit tiled
629*4882a593Smuzhiyun * 0x3 for page mode
630*4882a593Smuzhiyun * [31:29] = 0x0 for 0-degree view
631*4882a593Smuzhiyun * 0x1 for 180-degree view + mirroring
632*4882a593Smuzhiyun * 0x2 for 0-degree view + mirroring
633*4882a593Smuzhiyun * 0x3 for 180-degree view
634*4882a593Smuzhiyun * 0x4 for 270-degree view + mirroring
635*4882a593Smuzhiyun * 0x5 for 270-degree view
636*4882a593Smuzhiyun * 0x6 for 90-degree view
637*4882a593Smuzhiyun * 0x7 for 90-degree view + mirroring
638*4882a593Smuzhiyun * Otherwise the bits indicated the corresponding bit address to access
639*4882a593Smuzhiyun * the SDRAM.
640*4882a593Smuzhiyun */
tiler_get_address(enum tiler_fmt fmt,u32 orient,u32 x,u32 y)641*4882a593Smuzhiyun static u32 tiler_get_address(enum tiler_fmt fmt, u32 orient, u32 x, u32 y)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun u32 x_bits, y_bits, tmp, x_mask, y_mask, alignment;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun x_bits = CONT_WIDTH_BITS - geom[fmt].x_shft;
646*4882a593Smuzhiyun y_bits = CONT_HEIGHT_BITS - geom[fmt].y_shft;
647*4882a593Smuzhiyun alignment = geom[fmt].x_shft + geom[fmt].y_shft;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* validate coordinate */
650*4882a593Smuzhiyun x_mask = MASK(x_bits);
651*4882a593Smuzhiyun y_mask = MASK(y_bits);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (x < 0 || x > x_mask || y < 0 || y > y_mask) {
654*4882a593Smuzhiyun DBG("invalid coords: %u < 0 || %u > %u || %u < 0 || %u > %u",
655*4882a593Smuzhiyun x, x, x_mask, y, y, y_mask);
656*4882a593Smuzhiyun return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* account for mirroring */
660*4882a593Smuzhiyun if (orient & MASK_X_INVERT)
661*4882a593Smuzhiyun x ^= x_mask;
662*4882a593Smuzhiyun if (orient & MASK_Y_INVERT)
663*4882a593Smuzhiyun y ^= y_mask;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* get coordinate address */
666*4882a593Smuzhiyun if (orient & MASK_XY_FLIP)
667*4882a593Smuzhiyun tmp = ((x << y_bits) + y);
668*4882a593Smuzhiyun else
669*4882a593Smuzhiyun tmp = ((y << x_bits) + x);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun return TIL_ADDR((tmp << alignment), orient, fmt);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
tiler_ssptr(struct tiler_block * block)674*4882a593Smuzhiyun dma_addr_t tiler_ssptr(struct tiler_block *block)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun BUG_ON(!validfmt(block->fmt));
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun return TILVIEW_8BIT + tiler_get_address(block->fmt, 0,
679*4882a593Smuzhiyun block->area.p0.x * geom[block->fmt].slot_w,
680*4882a593Smuzhiyun block->area.p0.y * geom[block->fmt].slot_h);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
tiler_tsptr(struct tiler_block * block,u32 orient,u32 x,u32 y)683*4882a593Smuzhiyun dma_addr_t tiler_tsptr(struct tiler_block *block, u32 orient,
684*4882a593Smuzhiyun u32 x, u32 y)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun struct tcm_pt *p = &block->area.p0;
687*4882a593Smuzhiyun BUG_ON(!validfmt(block->fmt));
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun return tiler_get_address(block->fmt, orient,
690*4882a593Smuzhiyun (p->x * geom[block->fmt].slot_w) + x,
691*4882a593Smuzhiyun (p->y * geom[block->fmt].slot_h) + y);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
tiler_align(enum tiler_fmt fmt,u16 * w,u16 * h)694*4882a593Smuzhiyun void tiler_align(enum tiler_fmt fmt, u16 *w, u16 *h)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun BUG_ON(!validfmt(fmt));
697*4882a593Smuzhiyun *w = round_up(*w, geom[fmt].slot_w);
698*4882a593Smuzhiyun *h = round_up(*h, geom[fmt].slot_h);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
tiler_stride(enum tiler_fmt fmt,u32 orient)701*4882a593Smuzhiyun u32 tiler_stride(enum tiler_fmt fmt, u32 orient)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun BUG_ON(!validfmt(fmt));
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (orient & MASK_XY_FLIP)
706*4882a593Smuzhiyun return 1 << (CONT_HEIGHT_BITS + geom[fmt].x_shft);
707*4882a593Smuzhiyun else
708*4882a593Smuzhiyun return 1 << (CONT_WIDTH_BITS + geom[fmt].y_shft);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
tiler_size(enum tiler_fmt fmt,u16 w,u16 h)711*4882a593Smuzhiyun size_t tiler_size(enum tiler_fmt fmt, u16 w, u16 h)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun tiler_align(fmt, &w, &h);
714*4882a593Smuzhiyun return geom[fmt].cpp * w * h;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
tiler_vsize(enum tiler_fmt fmt,u16 w,u16 h)717*4882a593Smuzhiyun size_t tiler_vsize(enum tiler_fmt fmt, u16 w, u16 h)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun BUG_ON(!validfmt(fmt));
720*4882a593Smuzhiyun return round_up(geom[fmt].cpp * w, PAGE_SIZE) * h;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
tiler_get_cpu_cache_flags(void)723*4882a593Smuzhiyun u32 tiler_get_cpu_cache_flags(void)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun return omap_dmm->plat_data->cpu_cache_flags;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
dmm_is_available(void)728*4882a593Smuzhiyun bool dmm_is_available(void)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun return omap_dmm ? true : false;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
omap_dmm_remove(struct platform_device * dev)733*4882a593Smuzhiyun static int omap_dmm_remove(struct platform_device *dev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct tiler_block *block, *_block;
736*4882a593Smuzhiyun int i;
737*4882a593Smuzhiyun unsigned long flags;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (omap_dmm) {
740*4882a593Smuzhiyun /* Disable all enabled interrupts */
741*4882a593Smuzhiyun dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_CLR);
742*4882a593Smuzhiyun free_irq(omap_dmm->irq, omap_dmm);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* free all area regions */
745*4882a593Smuzhiyun spin_lock_irqsave(&list_lock, flags);
746*4882a593Smuzhiyun list_for_each_entry_safe(block, _block, &omap_dmm->alloc_head,
747*4882a593Smuzhiyun alloc_node) {
748*4882a593Smuzhiyun list_del(&block->alloc_node);
749*4882a593Smuzhiyun kfree(block);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun spin_unlock_irqrestore(&list_lock, flags);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun for (i = 0; i < omap_dmm->num_lut; i++)
754*4882a593Smuzhiyun if (omap_dmm->tcm && omap_dmm->tcm[i])
755*4882a593Smuzhiyun omap_dmm->tcm[i]->deinit(omap_dmm->tcm[i]);
756*4882a593Smuzhiyun kfree(omap_dmm->tcm);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun kfree(omap_dmm->engines);
759*4882a593Smuzhiyun if (omap_dmm->refill_va)
760*4882a593Smuzhiyun dma_free_wc(omap_dmm->dev,
761*4882a593Smuzhiyun REFILL_BUFFER_SIZE * omap_dmm->num_engines,
762*4882a593Smuzhiyun omap_dmm->refill_va, omap_dmm->refill_pa);
763*4882a593Smuzhiyun if (omap_dmm->dummy_page)
764*4882a593Smuzhiyun __free_page(omap_dmm->dummy_page);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (omap_dmm->dmm_workaround)
767*4882a593Smuzhiyun dmm_workaround_uninit(omap_dmm);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun iounmap(omap_dmm->base);
770*4882a593Smuzhiyun kfree(omap_dmm);
771*4882a593Smuzhiyun omap_dmm = NULL;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun return 0;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
omap_dmm_probe(struct platform_device * dev)777*4882a593Smuzhiyun static int omap_dmm_probe(struct platform_device *dev)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun int ret = -EFAULT, i;
780*4882a593Smuzhiyun struct tcm_area area = {0};
781*4882a593Smuzhiyun u32 hwinfo, pat_geom;
782*4882a593Smuzhiyun struct resource *mem;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun omap_dmm = kzalloc(sizeof(*omap_dmm), GFP_KERNEL);
785*4882a593Smuzhiyun if (!omap_dmm)
786*4882a593Smuzhiyun goto fail;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* initialize lists */
789*4882a593Smuzhiyun INIT_LIST_HEAD(&omap_dmm->alloc_head);
790*4882a593Smuzhiyun INIT_LIST_HEAD(&omap_dmm->idle_head);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun init_waitqueue_head(&omap_dmm->engine_queue);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (dev->dev.of_node) {
795*4882a593Smuzhiyun const struct of_device_id *match;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun match = of_match_node(dmm_of_match, dev->dev.of_node);
798*4882a593Smuzhiyun if (!match) {
799*4882a593Smuzhiyun dev_err(&dev->dev, "failed to find matching device node\n");
800*4882a593Smuzhiyun ret = -ENODEV;
801*4882a593Smuzhiyun goto fail;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun omap_dmm->plat_data = match->data;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* lookup hwmod data - base address and irq */
808*4882a593Smuzhiyun mem = platform_get_resource(dev, IORESOURCE_MEM, 0);
809*4882a593Smuzhiyun if (!mem) {
810*4882a593Smuzhiyun dev_err(&dev->dev, "failed to get base address resource\n");
811*4882a593Smuzhiyun goto fail;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun omap_dmm->phys_base = mem->start;
815*4882a593Smuzhiyun omap_dmm->base = ioremap(mem->start, SZ_2K);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun if (!omap_dmm->base) {
818*4882a593Smuzhiyun dev_err(&dev->dev, "failed to get dmm base address\n");
819*4882a593Smuzhiyun goto fail;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun omap_dmm->irq = platform_get_irq(dev, 0);
823*4882a593Smuzhiyun if (omap_dmm->irq < 0) {
824*4882a593Smuzhiyun dev_err(&dev->dev, "failed to get IRQ resource\n");
825*4882a593Smuzhiyun goto fail;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun omap_dmm->dev = &dev->dev;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun if (of_machine_is_compatible("ti,dra7")) {
831*4882a593Smuzhiyun /*
832*4882a593Smuzhiyun * DRA7 Errata i878 says that MPU should not be used to access
833*4882a593Smuzhiyun * RAM and DMM at the same time. As it's not possible to prevent
834*4882a593Smuzhiyun * MPU accessing RAM, we need to access DMM via a proxy.
835*4882a593Smuzhiyun */
836*4882a593Smuzhiyun if (!dmm_workaround_init(omap_dmm)) {
837*4882a593Smuzhiyun omap_dmm->dmm_workaround = true;
838*4882a593Smuzhiyun dev_info(&dev->dev,
839*4882a593Smuzhiyun "workaround for errata i878 in use\n");
840*4882a593Smuzhiyun } else {
841*4882a593Smuzhiyun dev_warn(&dev->dev,
842*4882a593Smuzhiyun "failed to initialize work-around for i878\n");
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun hwinfo = dmm_read(omap_dmm, DMM_PAT_HWINFO);
847*4882a593Smuzhiyun omap_dmm->num_engines = (hwinfo >> 24) & 0x1F;
848*4882a593Smuzhiyun omap_dmm->num_lut = (hwinfo >> 16) & 0x1F;
849*4882a593Smuzhiyun omap_dmm->container_width = 256;
850*4882a593Smuzhiyun omap_dmm->container_height = 128;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun atomic_set(&omap_dmm->engine_counter, omap_dmm->num_engines);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* read out actual LUT width and height */
855*4882a593Smuzhiyun pat_geom = dmm_read(omap_dmm, DMM_PAT_GEOMETRY);
856*4882a593Smuzhiyun omap_dmm->lut_width = ((pat_geom >> 16) & 0xF) << 5;
857*4882a593Smuzhiyun omap_dmm->lut_height = ((pat_geom >> 24) & 0xF) << 5;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* increment LUT by one if on OMAP5 */
860*4882a593Smuzhiyun /* LUT has twice the height, and is split into a separate container */
861*4882a593Smuzhiyun if (omap_dmm->lut_height != omap_dmm->container_height)
862*4882a593Smuzhiyun omap_dmm->num_lut++;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /* initialize DMM registers */
865*4882a593Smuzhiyun dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__0);
866*4882a593Smuzhiyun dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__1);
867*4882a593Smuzhiyun dmm_write(omap_dmm, 0x80808080, DMM_PAT_VIEW_MAP__0);
868*4882a593Smuzhiyun dmm_write(omap_dmm, 0x80000000, DMM_PAT_VIEW_MAP_BASE);
869*4882a593Smuzhiyun dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__0);
870*4882a593Smuzhiyun dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__1);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun omap_dmm->dummy_page = alloc_page(GFP_KERNEL | __GFP_DMA32);
873*4882a593Smuzhiyun if (!omap_dmm->dummy_page) {
874*4882a593Smuzhiyun dev_err(&dev->dev, "could not allocate dummy page\n");
875*4882a593Smuzhiyun ret = -ENOMEM;
876*4882a593Smuzhiyun goto fail;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* set dma mask for device */
880*4882a593Smuzhiyun ret = dma_set_coherent_mask(&dev->dev, DMA_BIT_MASK(32));
881*4882a593Smuzhiyun if (ret)
882*4882a593Smuzhiyun goto fail;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun omap_dmm->dummy_pa = page_to_phys(omap_dmm->dummy_page);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* alloc refill memory */
887*4882a593Smuzhiyun omap_dmm->refill_va = dma_alloc_wc(&dev->dev,
888*4882a593Smuzhiyun REFILL_BUFFER_SIZE * omap_dmm->num_engines,
889*4882a593Smuzhiyun &omap_dmm->refill_pa, GFP_KERNEL);
890*4882a593Smuzhiyun if (!omap_dmm->refill_va) {
891*4882a593Smuzhiyun dev_err(&dev->dev, "could not allocate refill memory\n");
892*4882a593Smuzhiyun ret = -ENOMEM;
893*4882a593Smuzhiyun goto fail;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* alloc engines */
897*4882a593Smuzhiyun omap_dmm->engines = kcalloc(omap_dmm->num_engines,
898*4882a593Smuzhiyun sizeof(*omap_dmm->engines), GFP_KERNEL);
899*4882a593Smuzhiyun if (!omap_dmm->engines) {
900*4882a593Smuzhiyun ret = -ENOMEM;
901*4882a593Smuzhiyun goto fail;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun for (i = 0; i < omap_dmm->num_engines; i++) {
905*4882a593Smuzhiyun omap_dmm->engines[i].id = i;
906*4882a593Smuzhiyun omap_dmm->engines[i].dmm = omap_dmm;
907*4882a593Smuzhiyun omap_dmm->engines[i].refill_va = omap_dmm->refill_va +
908*4882a593Smuzhiyun (REFILL_BUFFER_SIZE * i);
909*4882a593Smuzhiyun omap_dmm->engines[i].refill_pa = omap_dmm->refill_pa +
910*4882a593Smuzhiyun (REFILL_BUFFER_SIZE * i);
911*4882a593Smuzhiyun init_completion(&omap_dmm->engines[i].compl);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun list_add(&omap_dmm->engines[i].idle_node, &omap_dmm->idle_head);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun omap_dmm->tcm = kcalloc(omap_dmm->num_lut, sizeof(*omap_dmm->tcm),
917*4882a593Smuzhiyun GFP_KERNEL);
918*4882a593Smuzhiyun if (!omap_dmm->tcm) {
919*4882a593Smuzhiyun ret = -ENOMEM;
920*4882a593Smuzhiyun goto fail;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /* init containers */
924*4882a593Smuzhiyun /* Each LUT is associated with a TCM (container manager). We use the
925*4882a593Smuzhiyun lut_id to denote the lut_id used to identify the correct LUT for
926*4882a593Smuzhiyun programming during reill operations */
927*4882a593Smuzhiyun for (i = 0; i < omap_dmm->num_lut; i++) {
928*4882a593Smuzhiyun omap_dmm->tcm[i] = sita_init(omap_dmm->container_width,
929*4882a593Smuzhiyun omap_dmm->container_height);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (!omap_dmm->tcm[i]) {
932*4882a593Smuzhiyun dev_err(&dev->dev, "failed to allocate container\n");
933*4882a593Smuzhiyun ret = -ENOMEM;
934*4882a593Smuzhiyun goto fail;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun omap_dmm->tcm[i]->lut_id = i;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /* assign access mode containers to applicable tcm container */
941*4882a593Smuzhiyun /* OMAP 4 has 1 container for all 4 views */
942*4882a593Smuzhiyun /* OMAP 5 has 2 containers, 1 for 2D and 1 for 1D */
943*4882a593Smuzhiyun containers[TILFMT_8BIT] = omap_dmm->tcm[0];
944*4882a593Smuzhiyun containers[TILFMT_16BIT] = omap_dmm->tcm[0];
945*4882a593Smuzhiyun containers[TILFMT_32BIT] = omap_dmm->tcm[0];
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (omap_dmm->container_height != omap_dmm->lut_height) {
948*4882a593Smuzhiyun /* second LUT is used for PAGE mode. Programming must use
949*4882a593Smuzhiyun y offset that is added to all y coordinates. LUT id is still
950*4882a593Smuzhiyun 0, because it is the same LUT, just the upper 128 lines */
951*4882a593Smuzhiyun containers[TILFMT_PAGE] = omap_dmm->tcm[1];
952*4882a593Smuzhiyun omap_dmm->tcm[1]->y_offset = OMAP5_LUT_OFFSET;
953*4882a593Smuzhiyun omap_dmm->tcm[1]->lut_id = 0;
954*4882a593Smuzhiyun } else {
955*4882a593Smuzhiyun containers[TILFMT_PAGE] = omap_dmm->tcm[0];
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun area = (struct tcm_area) {
959*4882a593Smuzhiyun .tcm = NULL,
960*4882a593Smuzhiyun .p1.x = omap_dmm->container_width - 1,
961*4882a593Smuzhiyun .p1.y = omap_dmm->container_height - 1,
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun ret = request_irq(omap_dmm->irq, omap_dmm_irq_handler, IRQF_SHARED,
965*4882a593Smuzhiyun "omap_dmm_irq_handler", omap_dmm);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (ret) {
968*4882a593Smuzhiyun dev_err(&dev->dev, "couldn't register IRQ %d, error %d\n",
969*4882a593Smuzhiyun omap_dmm->irq, ret);
970*4882a593Smuzhiyun omap_dmm->irq = -1;
971*4882a593Smuzhiyun goto fail;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* Enable all interrupts for each refill engine except
975*4882a593Smuzhiyun * ERR_LUT_MISS<n> (which is just advisory, and we don't care
976*4882a593Smuzhiyun * about because we want to be able to refill live scanout
977*4882a593Smuzhiyun * buffers for accelerated pan/scroll) and FILL_DSC<n> which
978*4882a593Smuzhiyun * we just generally don't care about.
979*4882a593Smuzhiyun */
980*4882a593Smuzhiyun dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_SET);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* initialize all LUTs to dummy page entries */
983*4882a593Smuzhiyun for (i = 0; i < omap_dmm->num_lut; i++) {
984*4882a593Smuzhiyun area.tcm = omap_dmm->tcm[i];
985*4882a593Smuzhiyun if (fill(&area, NULL, 0, 0, true))
986*4882a593Smuzhiyun dev_err(omap_dmm->dev, "refill failed");
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun dev_info(omap_dmm->dev, "initialized all PAT entries\n");
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun return 0;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun fail:
994*4882a593Smuzhiyun if (omap_dmm_remove(dev))
995*4882a593Smuzhiyun dev_err(&dev->dev, "cleanup failed\n");
996*4882a593Smuzhiyun return ret;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /*
1000*4882a593Smuzhiyun * debugfs support
1001*4882a593Smuzhiyun */
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun static const char *alphabet = "abcdefghijklmnopqrstuvwxyz"
1006*4882a593Smuzhiyun "ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789";
1007*4882a593Smuzhiyun static const char *special = ".,:;'\"`~!^-+";
1008*4882a593Smuzhiyun
fill_map(char ** map,int xdiv,int ydiv,struct tcm_area * a,char c,bool ovw)1009*4882a593Smuzhiyun static void fill_map(char **map, int xdiv, int ydiv, struct tcm_area *a,
1010*4882a593Smuzhiyun char c, bool ovw)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun int x, y;
1013*4882a593Smuzhiyun for (y = a->p0.y / ydiv; y <= a->p1.y / ydiv; y++)
1014*4882a593Smuzhiyun for (x = a->p0.x / xdiv; x <= a->p1.x / xdiv; x++)
1015*4882a593Smuzhiyun if (map[y][x] == ' ' || ovw)
1016*4882a593Smuzhiyun map[y][x] = c;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
fill_map_pt(char ** map,int xdiv,int ydiv,struct tcm_pt * p,char c)1019*4882a593Smuzhiyun static void fill_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p,
1020*4882a593Smuzhiyun char c)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun map[p->y / ydiv][p->x / xdiv] = c;
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
read_map_pt(char ** map,int xdiv,int ydiv,struct tcm_pt * p)1025*4882a593Smuzhiyun static char read_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun return map[p->y / ydiv][p->x / xdiv];
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
map_width(int xdiv,int x0,int x1)1030*4882a593Smuzhiyun static int map_width(int xdiv, int x0, int x1)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun return (x1 / xdiv) - (x0 / xdiv) + 1;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
text_map(char ** map,int xdiv,char * nice,int yd,int x0,int x1)1035*4882a593Smuzhiyun static void text_map(char **map, int xdiv, char *nice, int yd, int x0, int x1)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun char *p = map[yd] + (x0 / xdiv);
1038*4882a593Smuzhiyun int w = (map_width(xdiv, x0, x1) - strlen(nice)) / 2;
1039*4882a593Smuzhiyun if (w >= 0) {
1040*4882a593Smuzhiyun p += w;
1041*4882a593Smuzhiyun while (*nice)
1042*4882a593Smuzhiyun *p++ = *nice++;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
map_1d_info(char ** map,int xdiv,int ydiv,char * nice,struct tcm_area * a)1046*4882a593Smuzhiyun static void map_1d_info(char **map, int xdiv, int ydiv, char *nice,
1047*4882a593Smuzhiyun struct tcm_area *a)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun sprintf(nice, "%dK", tcm_sizeof(*a) * 4);
1050*4882a593Smuzhiyun if (a->p0.y + 1 < a->p1.y) {
1051*4882a593Smuzhiyun text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, 0,
1052*4882a593Smuzhiyun 256 - 1);
1053*4882a593Smuzhiyun } else if (a->p0.y < a->p1.y) {
1054*4882a593Smuzhiyun if (strlen(nice) < map_width(xdiv, a->p0.x, 256 - 1))
1055*4882a593Smuzhiyun text_map(map, xdiv, nice, a->p0.y / ydiv,
1056*4882a593Smuzhiyun a->p0.x + xdiv, 256 - 1);
1057*4882a593Smuzhiyun else if (strlen(nice) < map_width(xdiv, 0, a->p1.x))
1058*4882a593Smuzhiyun text_map(map, xdiv, nice, a->p1.y / ydiv,
1059*4882a593Smuzhiyun 0, a->p1.y - xdiv);
1060*4882a593Smuzhiyun } else if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) {
1061*4882a593Smuzhiyun text_map(map, xdiv, nice, a->p0.y / ydiv, a->p0.x, a->p1.x);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
map_2d_info(char ** map,int xdiv,int ydiv,char * nice,struct tcm_area * a)1065*4882a593Smuzhiyun static void map_2d_info(char **map, int xdiv, int ydiv, char *nice,
1066*4882a593Smuzhiyun struct tcm_area *a)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun sprintf(nice, "(%d*%d)", tcm_awidth(*a), tcm_aheight(*a));
1069*4882a593Smuzhiyun if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x))
1070*4882a593Smuzhiyun text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv,
1071*4882a593Smuzhiyun a->p0.x, a->p1.x);
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
tiler_map_show(struct seq_file * s,void * arg)1074*4882a593Smuzhiyun int tiler_map_show(struct seq_file *s, void *arg)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun int xdiv = 2, ydiv = 1;
1077*4882a593Smuzhiyun char **map = NULL, *global_map;
1078*4882a593Smuzhiyun struct tiler_block *block;
1079*4882a593Smuzhiyun struct tcm_area a, p;
1080*4882a593Smuzhiyun int i;
1081*4882a593Smuzhiyun const char *m2d = alphabet;
1082*4882a593Smuzhiyun const char *a2d = special;
1083*4882a593Smuzhiyun const char *m2dp = m2d, *a2dp = a2d;
1084*4882a593Smuzhiyun char nice[128];
1085*4882a593Smuzhiyun int h_adj;
1086*4882a593Smuzhiyun int w_adj;
1087*4882a593Smuzhiyun unsigned long flags;
1088*4882a593Smuzhiyun int lut_idx;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun if (!omap_dmm) {
1092*4882a593Smuzhiyun /* early return if dmm/tiler device is not initialized */
1093*4882a593Smuzhiyun return 0;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun h_adj = omap_dmm->container_height / ydiv;
1097*4882a593Smuzhiyun w_adj = omap_dmm->container_width / xdiv;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun map = kmalloc_array(h_adj, sizeof(*map), GFP_KERNEL);
1100*4882a593Smuzhiyun global_map = kmalloc_array(w_adj + 1, h_adj, GFP_KERNEL);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun if (!map || !global_map)
1103*4882a593Smuzhiyun goto error;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun for (lut_idx = 0; lut_idx < omap_dmm->num_lut; lut_idx++) {
1106*4882a593Smuzhiyun memset(map, 0, h_adj * sizeof(*map));
1107*4882a593Smuzhiyun memset(global_map, ' ', (w_adj + 1) * h_adj);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun for (i = 0; i < omap_dmm->container_height; i++) {
1110*4882a593Smuzhiyun map[i] = global_map + i * (w_adj + 1);
1111*4882a593Smuzhiyun map[i][w_adj] = 0;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun spin_lock_irqsave(&list_lock, flags);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun list_for_each_entry(block, &omap_dmm->alloc_head, alloc_node) {
1117*4882a593Smuzhiyun if (block->area.tcm == omap_dmm->tcm[lut_idx]) {
1118*4882a593Smuzhiyun if (block->fmt != TILFMT_PAGE) {
1119*4882a593Smuzhiyun fill_map(map, xdiv, ydiv, &block->area,
1120*4882a593Smuzhiyun *m2dp, true);
1121*4882a593Smuzhiyun if (!*++a2dp)
1122*4882a593Smuzhiyun a2dp = a2d;
1123*4882a593Smuzhiyun if (!*++m2dp)
1124*4882a593Smuzhiyun m2dp = m2d;
1125*4882a593Smuzhiyun map_2d_info(map, xdiv, ydiv, nice,
1126*4882a593Smuzhiyun &block->area);
1127*4882a593Smuzhiyun } else {
1128*4882a593Smuzhiyun bool start = read_map_pt(map, xdiv,
1129*4882a593Smuzhiyun ydiv, &block->area.p0) == ' ';
1130*4882a593Smuzhiyun bool end = read_map_pt(map, xdiv, ydiv,
1131*4882a593Smuzhiyun &block->area.p1) == ' ';
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun tcm_for_each_slice(a, block->area, p)
1134*4882a593Smuzhiyun fill_map(map, xdiv, ydiv, &a,
1135*4882a593Smuzhiyun '=', true);
1136*4882a593Smuzhiyun fill_map_pt(map, xdiv, ydiv,
1137*4882a593Smuzhiyun &block->area.p0,
1138*4882a593Smuzhiyun start ? '<' : 'X');
1139*4882a593Smuzhiyun fill_map_pt(map, xdiv, ydiv,
1140*4882a593Smuzhiyun &block->area.p1,
1141*4882a593Smuzhiyun end ? '>' : 'X');
1142*4882a593Smuzhiyun map_1d_info(map, xdiv, ydiv, nice,
1143*4882a593Smuzhiyun &block->area);
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun spin_unlock_irqrestore(&list_lock, flags);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if (s) {
1151*4882a593Smuzhiyun seq_printf(s, "CONTAINER %d DUMP BEGIN\n", lut_idx);
1152*4882a593Smuzhiyun for (i = 0; i < 128; i++)
1153*4882a593Smuzhiyun seq_printf(s, "%03d:%s\n", i, map[i]);
1154*4882a593Smuzhiyun seq_printf(s, "CONTAINER %d DUMP END\n", lut_idx);
1155*4882a593Smuzhiyun } else {
1156*4882a593Smuzhiyun dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP BEGIN\n",
1157*4882a593Smuzhiyun lut_idx);
1158*4882a593Smuzhiyun for (i = 0; i < 128; i++)
1159*4882a593Smuzhiyun dev_dbg(omap_dmm->dev, "%03d:%s\n", i, map[i]);
1160*4882a593Smuzhiyun dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP END\n",
1161*4882a593Smuzhiyun lut_idx);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun error:
1166*4882a593Smuzhiyun kfree(map);
1167*4882a593Smuzhiyun kfree(global_map);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun return 0;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun #endif
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
omap_dmm_resume(struct device * dev)1174*4882a593Smuzhiyun static int omap_dmm_resume(struct device *dev)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun struct tcm_area area;
1177*4882a593Smuzhiyun int i;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (!omap_dmm)
1180*4882a593Smuzhiyun return -ENODEV;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun area = (struct tcm_area) {
1183*4882a593Smuzhiyun .tcm = NULL,
1184*4882a593Smuzhiyun .p1.x = omap_dmm->container_width - 1,
1185*4882a593Smuzhiyun .p1.y = omap_dmm->container_height - 1,
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /* initialize all LUTs to dummy page entries */
1189*4882a593Smuzhiyun for (i = 0; i < omap_dmm->num_lut; i++) {
1190*4882a593Smuzhiyun area.tcm = omap_dmm->tcm[i];
1191*4882a593Smuzhiyun if (fill(&area, NULL, 0, 0, true))
1192*4882a593Smuzhiyun dev_err(dev, "refill failed");
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun #endif
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(omap_dmm_pm_ops, NULL, omap_dmm_resume);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun #if defined(CONFIG_OF)
1202*4882a593Smuzhiyun static const struct dmm_platform_data dmm_omap4_platform_data = {
1203*4882a593Smuzhiyun .cpu_cache_flags = OMAP_BO_WC,
1204*4882a593Smuzhiyun };
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun static const struct dmm_platform_data dmm_omap5_platform_data = {
1207*4882a593Smuzhiyun .cpu_cache_flags = OMAP_BO_UNCACHED,
1208*4882a593Smuzhiyun };
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun static const struct of_device_id dmm_of_match[] = {
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun .compatible = "ti,omap4-dmm",
1213*4882a593Smuzhiyun .data = &dmm_omap4_platform_data,
1214*4882a593Smuzhiyun },
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun .compatible = "ti,omap5-dmm",
1217*4882a593Smuzhiyun .data = &dmm_omap5_platform_data,
1218*4882a593Smuzhiyun },
1219*4882a593Smuzhiyun {},
1220*4882a593Smuzhiyun };
1221*4882a593Smuzhiyun #endif
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun struct platform_driver omap_dmm_driver = {
1224*4882a593Smuzhiyun .probe = omap_dmm_probe,
1225*4882a593Smuzhiyun .remove = omap_dmm_remove,
1226*4882a593Smuzhiyun .driver = {
1227*4882a593Smuzhiyun .owner = THIS_MODULE,
1228*4882a593Smuzhiyun .name = DMM_DRIVER_NAME,
1229*4882a593Smuzhiyun .of_match_table = of_match_ptr(dmm_of_match),
1230*4882a593Smuzhiyun .pm = &omap_dmm_pm_ops,
1231*4882a593Smuzhiyun },
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1235*4882a593Smuzhiyun MODULE_AUTHOR("Andy Gross <andy.gross@ti.com>");
1236*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP DMM/Tiler Driver");
1237