xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/omapdrm/dss/video-pll.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com/
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/sched.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "omapdss.h"
15*4882a593Smuzhiyun #include "dss.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun struct dss_video_pll {
18*4882a593Smuzhiyun 	struct dss_pll pll;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	struct device *dev;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	void __iomem *clkctrl_base;
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define REG_MOD(reg, val, start, end) \
26*4882a593Smuzhiyun 	writel_relaxed(FLD_MOD(readl_relaxed(reg), val, start, end), reg)
27*4882a593Smuzhiyun 
dss_dpll_enable_scp_clk(struct dss_video_pll * vpll)28*4882a593Smuzhiyun static void dss_dpll_enable_scp_clk(struct dss_video_pll *vpll)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	REG_MOD(vpll->clkctrl_base, 1, 14, 14); /* CIO_CLK_ICG */
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
dss_dpll_disable_scp_clk(struct dss_video_pll * vpll)33*4882a593Smuzhiyun static void dss_dpll_disable_scp_clk(struct dss_video_pll *vpll)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	REG_MOD(vpll->clkctrl_base, 0, 14, 14); /* CIO_CLK_ICG */
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
dss_dpll_power_enable(struct dss_video_pll * vpll)38*4882a593Smuzhiyun static void dss_dpll_power_enable(struct dss_video_pll *vpll)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	REG_MOD(vpll->clkctrl_base, 2, 31, 30); /* PLL_POWER_ON_ALL */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/*
43*4882a593Smuzhiyun 	 * DRA7x PLL CTRL's PLL_PWR_STATUS seems to always return 0,
44*4882a593Smuzhiyun 	 * so we have to use fixed delay here.
45*4882a593Smuzhiyun 	 */
46*4882a593Smuzhiyun 	msleep(1);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
dss_dpll_power_disable(struct dss_video_pll * vpll)49*4882a593Smuzhiyun static void dss_dpll_power_disable(struct dss_video_pll *vpll)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	REG_MOD(vpll->clkctrl_base, 0, 31, 30);	/* PLL_POWER_OFF */
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
dss_video_pll_enable(struct dss_pll * pll)54*4882a593Smuzhiyun static int dss_video_pll_enable(struct dss_pll *pll)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct dss_video_pll *vpll = container_of(pll, struct dss_video_pll, pll);
57*4882a593Smuzhiyun 	int r;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	r = dss_runtime_get(pll->dss);
60*4882a593Smuzhiyun 	if (r)
61*4882a593Smuzhiyun 		return r;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	dss_ctrl_pll_enable(pll, true);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	dss_dpll_enable_scp_clk(vpll);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	r = dss_pll_wait_reset_done(pll);
68*4882a593Smuzhiyun 	if (r)
69*4882a593Smuzhiyun 		goto err_reset;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	dss_dpll_power_enable(vpll);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return 0;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun err_reset:
76*4882a593Smuzhiyun 	dss_dpll_disable_scp_clk(vpll);
77*4882a593Smuzhiyun 	dss_ctrl_pll_enable(pll, false);
78*4882a593Smuzhiyun 	dss_runtime_put(pll->dss);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return r;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
dss_video_pll_disable(struct dss_pll * pll)83*4882a593Smuzhiyun static void dss_video_pll_disable(struct dss_pll *pll)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct dss_video_pll *vpll = container_of(pll, struct dss_video_pll, pll);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	dss_dpll_power_disable(vpll);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	dss_dpll_disable_scp_clk(vpll);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	dss_ctrl_pll_enable(pll, false);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	dss_runtime_put(pll->dss);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct dss_pll_ops dss_pll_ops = {
97*4882a593Smuzhiyun 	.enable = dss_video_pll_enable,
98*4882a593Smuzhiyun 	.disable = dss_video_pll_disable,
99*4882a593Smuzhiyun 	.set_config = dss_pll_write_config_type_a,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct dss_pll_hw dss_dra7_video_pll_hw = {
103*4882a593Smuzhiyun 	.type = DSS_PLL_TYPE_A,
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	.n_max = (1 << 8) - 1,
106*4882a593Smuzhiyun 	.m_max = (1 << 12) - 1,
107*4882a593Smuzhiyun 	.mX_max = (1 << 5) - 1,
108*4882a593Smuzhiyun 	.fint_min = 500000,
109*4882a593Smuzhiyun 	.fint_max = 2500000,
110*4882a593Smuzhiyun 	.clkdco_max = 1800000000,
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	.n_msb = 8,
113*4882a593Smuzhiyun 	.n_lsb = 1,
114*4882a593Smuzhiyun 	.m_msb = 20,
115*4882a593Smuzhiyun 	.m_lsb = 9,
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	.mX_msb[0] = 25,
118*4882a593Smuzhiyun 	.mX_lsb[0] = 21,
119*4882a593Smuzhiyun 	.mX_msb[1] = 30,
120*4882a593Smuzhiyun 	.mX_lsb[1] = 26,
121*4882a593Smuzhiyun 	.mX_msb[2] = 4,
122*4882a593Smuzhiyun 	.mX_lsb[2] = 0,
123*4882a593Smuzhiyun 	.mX_msb[3] = 9,
124*4882a593Smuzhiyun 	.mX_lsb[3] = 5,
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	.has_refsel = true,
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	.errata_i886 = true,
129*4882a593Smuzhiyun 	.errata_i932 = true,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
dss_video_pll_init(struct dss_device * dss,struct platform_device * pdev,int id,struct regulator * regulator)132*4882a593Smuzhiyun struct dss_pll *dss_video_pll_init(struct dss_device *dss,
133*4882a593Smuzhiyun 				   struct platform_device *pdev, int id,
134*4882a593Smuzhiyun 				   struct regulator *regulator)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	const char * const reg_name[] = { "pll1", "pll2" };
137*4882a593Smuzhiyun 	const char * const clkctrl_name[] = { "pll1_clkctrl", "pll2_clkctrl" };
138*4882a593Smuzhiyun 	const char * const clkin_name[] = { "video1_clk", "video2_clk" };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	struct resource *res;
141*4882a593Smuzhiyun 	struct dss_video_pll *vpll;
142*4882a593Smuzhiyun 	void __iomem *pll_base, *clkctrl_base;
143*4882a593Smuzhiyun 	struct clk *clk;
144*4882a593Smuzhiyun 	struct dss_pll *pll;
145*4882a593Smuzhiyun 	int r;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* PLL CONTROL */
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, reg_name[id]);
150*4882a593Smuzhiyun 	pll_base = devm_ioremap_resource(&pdev->dev, res);
151*4882a593Smuzhiyun 	if (IS_ERR(pll_base))
152*4882a593Smuzhiyun 		return ERR_CAST(pll_base);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* CLOCK CONTROL */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
157*4882a593Smuzhiyun 		clkctrl_name[id]);
158*4882a593Smuzhiyun 	clkctrl_base = devm_ioremap_resource(&pdev->dev, res);
159*4882a593Smuzhiyun 	if (IS_ERR(clkctrl_base))
160*4882a593Smuzhiyun 		return ERR_CAST(clkctrl_base);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* CLKIN */
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, clkin_name[id]);
165*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
166*4882a593Smuzhiyun 		DSSERR("can't get video pll clkin\n");
167*4882a593Smuzhiyun 		return ERR_CAST(clk);
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	vpll = devm_kzalloc(&pdev->dev, sizeof(*vpll), GFP_KERNEL);
171*4882a593Smuzhiyun 	if (!vpll)
172*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	vpll->dev = &pdev->dev;
175*4882a593Smuzhiyun 	vpll->clkctrl_base = clkctrl_base;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	pll = &vpll->pll;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	pll->name = id == 0 ? "video0" : "video1";
180*4882a593Smuzhiyun 	pll->id = id == 0 ? DSS_PLL_VIDEO1 : DSS_PLL_VIDEO2;
181*4882a593Smuzhiyun 	pll->clkin = clk;
182*4882a593Smuzhiyun 	pll->regulator = regulator;
183*4882a593Smuzhiyun 	pll->base = pll_base;
184*4882a593Smuzhiyun 	pll->hw = &dss_dra7_video_pll_hw;
185*4882a593Smuzhiyun 	pll->ops = &dss_pll_ops;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	r = dss_pll_register(dss, pll);
188*4882a593Smuzhiyun 	if (r)
189*4882a593Smuzhiyun 		return ERR_PTR(r);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return pll;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
dss_video_pll_uninit(struct dss_pll * pll)194*4882a593Smuzhiyun void dss_video_pll_uninit(struct dss_pll *pll)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	dss_pll_unregister(pll);
197*4882a593Smuzhiyun }
198