1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * HDMI wrapper
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #define DSS_SUBSYS_NAME "HDMIWP"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/seq_file.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "omapdss.h"
17*4882a593Smuzhiyun #include "dss.h"
18*4882a593Smuzhiyun #include "hdmi.h"
19*4882a593Smuzhiyun
hdmi_wp_dump(struct hdmi_wp_data * wp,struct seq_file * s)20*4882a593Smuzhiyun void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, hdmi_read_reg(wp->base, r))
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun DUMPREG(HDMI_WP_REVISION);
25*4882a593Smuzhiyun DUMPREG(HDMI_WP_SYSCONFIG);
26*4882a593Smuzhiyun DUMPREG(HDMI_WP_IRQSTATUS_RAW);
27*4882a593Smuzhiyun DUMPREG(HDMI_WP_IRQSTATUS);
28*4882a593Smuzhiyun DUMPREG(HDMI_WP_IRQENABLE_SET);
29*4882a593Smuzhiyun DUMPREG(HDMI_WP_IRQENABLE_CLR);
30*4882a593Smuzhiyun DUMPREG(HDMI_WP_IRQWAKEEN);
31*4882a593Smuzhiyun DUMPREG(HDMI_WP_PWR_CTRL);
32*4882a593Smuzhiyun DUMPREG(HDMI_WP_DEBOUNCE);
33*4882a593Smuzhiyun DUMPREG(HDMI_WP_VIDEO_CFG);
34*4882a593Smuzhiyun DUMPREG(HDMI_WP_VIDEO_SIZE);
35*4882a593Smuzhiyun DUMPREG(HDMI_WP_VIDEO_TIMING_H);
36*4882a593Smuzhiyun DUMPREG(HDMI_WP_VIDEO_TIMING_V);
37*4882a593Smuzhiyun DUMPREG(HDMI_WP_CLK);
38*4882a593Smuzhiyun DUMPREG(HDMI_WP_AUDIO_CFG);
39*4882a593Smuzhiyun DUMPREG(HDMI_WP_AUDIO_CFG2);
40*4882a593Smuzhiyun DUMPREG(HDMI_WP_AUDIO_CTRL);
41*4882a593Smuzhiyun DUMPREG(HDMI_WP_AUDIO_DATA);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
hdmi_wp_get_irqstatus(struct hdmi_wp_data * wp)44*4882a593Smuzhiyun u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun return hdmi_read_reg(wp->base, HDMI_WP_IRQSTATUS);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
hdmi_wp_set_irqstatus(struct hdmi_wp_data * wp,u32 irqstatus)49*4882a593Smuzhiyun void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_IRQSTATUS, irqstatus);
52*4882a593Smuzhiyun /* flush posted write */
53*4882a593Smuzhiyun hdmi_read_reg(wp->base, HDMI_WP_IRQSTATUS);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
hdmi_wp_set_irqenable(struct hdmi_wp_data * wp,u32 mask)56*4882a593Smuzhiyun void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_IRQENABLE_SET, mask);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
hdmi_wp_clear_irqenable(struct hdmi_wp_data * wp,u32 mask)61*4882a593Smuzhiyun void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_IRQENABLE_CLR, mask);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* PHY_PWR_CMD */
hdmi_wp_set_phy_pwr(struct hdmi_wp_data * wp,enum hdmi_phy_pwr val)67*4882a593Smuzhiyun int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun /* Return if already the state */
70*4882a593Smuzhiyun if (REG_GET(wp->base, HDMI_WP_PWR_CTRL, 5, 4) == val)
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Command for power control of HDMI PHY */
74*4882a593Smuzhiyun REG_FLD_MOD(wp->base, HDMI_WP_PWR_CTRL, val, 7, 6);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Status of the power control of HDMI PHY */
77*4882a593Smuzhiyun if (hdmi_wait_for_bit_change(wp->base, HDMI_WP_PWR_CTRL, 5, 4, val)
78*4882a593Smuzhiyun != val) {
79*4882a593Smuzhiyun DSSERR("Failed to set PHY power mode to %d\n", val);
80*4882a593Smuzhiyun return -ETIMEDOUT;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* PLL_PWR_CMD */
hdmi_wp_set_pll_pwr(struct hdmi_wp_data * wp,enum hdmi_pll_pwr val)87*4882a593Smuzhiyun int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun /* Command for power control of HDMI PLL */
90*4882a593Smuzhiyun REG_FLD_MOD(wp->base, HDMI_WP_PWR_CTRL, val, 3, 2);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* wait till PHY_PWR_STATUS is set */
93*4882a593Smuzhiyun if (hdmi_wait_for_bit_change(wp->base, HDMI_WP_PWR_CTRL, 1, 0, val)
94*4882a593Smuzhiyun != val) {
95*4882a593Smuzhiyun DSSERR("Failed to set PLL_PWR_STATUS\n");
96*4882a593Smuzhiyun return -ETIMEDOUT;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
hdmi_wp_video_start(struct hdmi_wp_data * wp)102*4882a593Smuzhiyun int hdmi_wp_video_start(struct hdmi_wp_data *wp)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, true, 31, 31);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
hdmi_wp_video_stop(struct hdmi_wp_data * wp)109*4882a593Smuzhiyun void hdmi_wp_video_stop(struct hdmi_wp_data *wp)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun int i;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_IRQSTATUS, HDMI_IRQ_VIDEO_FRAME_DONE);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, false, 31, 31);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun for (i = 0; i < 50; ++i) {
118*4882a593Smuzhiyun u32 v;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun msleep(20);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun v = hdmi_read_reg(wp->base, HDMI_WP_IRQSTATUS_RAW);
123*4882a593Smuzhiyun if (v & HDMI_IRQ_VIDEO_FRAME_DONE)
124*4882a593Smuzhiyun return;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun DSSERR("no HDMI FRAMEDONE when disabling output\n");
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
hdmi_wp_video_config_format(struct hdmi_wp_data * wp,const struct hdmi_video_format * video_fmt)130*4882a593Smuzhiyun void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
131*4882a593Smuzhiyun const struct hdmi_video_format *video_fmt)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun u32 l = 0;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, video_fmt->packing_mode,
136*4882a593Smuzhiyun 10, 8);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun l |= FLD_VAL(video_fmt->y_res, 31, 16);
139*4882a593Smuzhiyun l |= FLD_VAL(video_fmt->x_res, 15, 0);
140*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_VIDEO_SIZE, l);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
hdmi_wp_video_config_interface(struct hdmi_wp_data * wp,const struct videomode * vm)143*4882a593Smuzhiyun void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
144*4882a593Smuzhiyun const struct videomode *vm)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun u32 r;
147*4882a593Smuzhiyun bool vsync_inv, hsync_inv;
148*4882a593Smuzhiyun DSSDBG("Enter hdmi_wp_video_config_interface\n");
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun vsync_inv = !!(vm->flags & DISPLAY_FLAGS_VSYNC_LOW);
151*4882a593Smuzhiyun hsync_inv = !!(vm->flags & DISPLAY_FLAGS_HSYNC_LOW);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun r = hdmi_read_reg(wp->base, HDMI_WP_VIDEO_CFG);
154*4882a593Smuzhiyun r = FLD_MOD(r, 1, 7, 7); /* VSYNC_POL to dispc active high */
155*4882a593Smuzhiyun r = FLD_MOD(r, 1, 6, 6); /* HSYNC_POL to dispc active high */
156*4882a593Smuzhiyun r = FLD_MOD(r, vsync_inv, 5, 5); /* CORE_VSYNC_INV */
157*4882a593Smuzhiyun r = FLD_MOD(r, hsync_inv, 4, 4); /* CORE_HSYNC_INV */
158*4882a593Smuzhiyun r = FLD_MOD(r, !!(vm->flags & DISPLAY_FLAGS_INTERLACED), 3, 3);
159*4882a593Smuzhiyun r = FLD_MOD(r, 1, 1, 0); /* HDMI_TIMING_MASTER_24BIT */
160*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_VIDEO_CFG, r);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
hdmi_wp_video_config_timing(struct hdmi_wp_data * wp,const struct videomode * vm)163*4882a593Smuzhiyun void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
164*4882a593Smuzhiyun const struct videomode *vm)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun u32 timing_h = 0;
167*4882a593Smuzhiyun u32 timing_v = 0;
168*4882a593Smuzhiyun unsigned int hsync_len_offset = 1;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun DSSDBG("Enter hdmi_wp_video_config_timing\n");
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * On OMAP4 and OMAP5 ES1 the HSW field is programmed as is. On OMAP5
174*4882a593Smuzhiyun * ES2+ (including DRA7/AM5 SoCs) HSW field is programmed to hsync_len-1.
175*4882a593Smuzhiyun * However, we don't support OMAP5 ES1 at all, so we can just check for
176*4882a593Smuzhiyun * OMAP4 here.
177*4882a593Smuzhiyun */
178*4882a593Smuzhiyun if (wp->version == 4)
179*4882a593Smuzhiyun hsync_len_offset = 0;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun timing_h |= FLD_VAL(vm->hback_porch, 31, 20);
182*4882a593Smuzhiyun timing_h |= FLD_VAL(vm->hfront_porch, 19, 8);
183*4882a593Smuzhiyun timing_h |= FLD_VAL(vm->hsync_len - hsync_len_offset, 7, 0);
184*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_VIDEO_TIMING_H, timing_h);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun timing_v |= FLD_VAL(vm->vback_porch, 31, 20);
187*4882a593Smuzhiyun timing_v |= FLD_VAL(vm->vfront_porch, 19, 8);
188*4882a593Smuzhiyun timing_v |= FLD_VAL(vm->vsync_len, 7, 0);
189*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_VIDEO_TIMING_V, timing_v);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format * video_fmt,struct videomode * vm,const struct hdmi_config * param)192*4882a593Smuzhiyun void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
193*4882a593Smuzhiyun struct videomode *vm, const struct hdmi_config *param)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun DSSDBG("Enter hdmi_wp_video_init_format\n");
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun video_fmt->packing_mode = HDMI_PACK_10b_RGB_YUV444;
198*4882a593Smuzhiyun video_fmt->y_res = param->vm.vactive;
199*4882a593Smuzhiyun video_fmt->x_res = param->vm.hactive;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun vm->hback_porch = param->vm.hback_porch;
202*4882a593Smuzhiyun vm->hfront_porch = param->vm.hfront_porch;
203*4882a593Smuzhiyun vm->hsync_len = param->vm.hsync_len;
204*4882a593Smuzhiyun vm->vback_porch = param->vm.vback_porch;
205*4882a593Smuzhiyun vm->vfront_porch = param->vm.vfront_porch;
206*4882a593Smuzhiyun vm->vsync_len = param->vm.vsync_len;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun vm->flags = param->vm.flags;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (param->vm.flags & DISPLAY_FLAGS_INTERLACED) {
211*4882a593Smuzhiyun video_fmt->y_res /= 2;
212*4882a593Smuzhiyun vm->vback_porch /= 2;
213*4882a593Smuzhiyun vm->vfront_porch /= 2;
214*4882a593Smuzhiyun vm->vsync_len /= 2;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun if (param->vm.flags & DISPLAY_FLAGS_DOUBLECLK) {
218*4882a593Smuzhiyun video_fmt->x_res *= 2;
219*4882a593Smuzhiyun vm->hfront_porch *= 2;
220*4882a593Smuzhiyun vm->hsync_len *= 2;
221*4882a593Smuzhiyun vm->hback_porch *= 2;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
hdmi_wp_audio_config_format(struct hdmi_wp_data * wp,struct hdmi_audio_format * aud_fmt)225*4882a593Smuzhiyun void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
226*4882a593Smuzhiyun struct hdmi_audio_format *aud_fmt)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun u32 r;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun DSSDBG("Enter hdmi_wp_audio_config_format\n");
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CFG);
233*4882a593Smuzhiyun if (wp->version == 4) {
234*4882a593Smuzhiyun r = FLD_MOD(r, aud_fmt->stereo_channels, 26, 24);
235*4882a593Smuzhiyun r = FLD_MOD(r, aud_fmt->active_chnnls_msk, 23, 16);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun r = FLD_MOD(r, aud_fmt->en_sig_blk_strt_end, 5, 5);
238*4882a593Smuzhiyun r = FLD_MOD(r, aud_fmt->type, 4, 4);
239*4882a593Smuzhiyun r = FLD_MOD(r, aud_fmt->justification, 3, 3);
240*4882a593Smuzhiyun r = FLD_MOD(r, aud_fmt->sample_order, 2, 2);
241*4882a593Smuzhiyun r = FLD_MOD(r, aud_fmt->samples_per_word, 1, 1);
242*4882a593Smuzhiyun r = FLD_MOD(r, aud_fmt->sample_size, 0, 0);
243*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CFG, r);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
hdmi_wp_audio_config_dma(struct hdmi_wp_data * wp,struct hdmi_audio_dma * aud_dma)246*4882a593Smuzhiyun void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
247*4882a593Smuzhiyun struct hdmi_audio_dma *aud_dma)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun u32 r;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun DSSDBG("Enter hdmi_wp_audio_config_dma\n");
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CFG2);
254*4882a593Smuzhiyun r = FLD_MOD(r, aud_dma->transfer_size, 15, 8);
255*4882a593Smuzhiyun r = FLD_MOD(r, aud_dma->block_size, 7, 0);
256*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CFG2, r);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CTRL);
259*4882a593Smuzhiyun r = FLD_MOD(r, aud_dma->mode, 9, 9);
260*4882a593Smuzhiyun r = FLD_MOD(r, aud_dma->fifo_threshold, 8, 0);
261*4882a593Smuzhiyun hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CTRL, r);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
hdmi_wp_audio_enable(struct hdmi_wp_data * wp,bool enable)264*4882a593Smuzhiyun int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun REG_FLD_MOD(wp->base, HDMI_WP_AUDIO_CTRL, enable, 31, 31);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
hdmi_wp_audio_core_req_enable(struct hdmi_wp_data * wp,bool enable)271*4882a593Smuzhiyun int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun REG_FLD_MOD(wp->base, HDMI_WP_AUDIO_CTRL, enable, 30, 30);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
hdmi_wp_init(struct platform_device * pdev,struct hdmi_wp_data * wp,unsigned int version)278*4882a593Smuzhiyun int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp,
279*4882a593Smuzhiyun unsigned int version)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct resource *res;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "wp");
284*4882a593Smuzhiyun wp->base = devm_ioremap_resource(&pdev->dev, res);
285*4882a593Smuzhiyun if (IS_ERR(wp->base))
286*4882a593Smuzhiyun return PTR_ERR(wp->base);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun wp->phys_base = res->start;
289*4882a593Smuzhiyun wp->version = version;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data * wp)294*4882a593Smuzhiyun phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun return wp->phys_base + HDMI_WP_AUDIO_DATA;
297*4882a593Smuzhiyun }
298