1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * HDMI CEC
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Based on the CEC code from hdmi_ti_4xxx_ip.c from Android.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
7*4882a593Smuzhiyun * Authors: Yong Zhi
8*4882a593Smuzhiyun * Mythri pk <mythripk@ti.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Heavily modified to use the linux CEC framework:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Copyright 2016-2017 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This program is free software; you may redistribute it and/or modify
15*4882a593Smuzhiyun * it under the terms of the GNU General Public License as published by
16*4882a593Smuzhiyun * the Free Software Foundation; version 2 of the License.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
21*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
22*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
23*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
24*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
25*4882a593Smuzhiyun * SOFTWARE.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/kernel.h>
29*4882a593Smuzhiyun #include <linux/err.h>
30*4882a593Smuzhiyun #include <linux/io.h>
31*4882a593Smuzhiyun #include <linux/platform_device.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "dss.h"
35*4882a593Smuzhiyun #include "hdmi.h"
36*4882a593Smuzhiyun #include "hdmi4_core.h"
37*4882a593Smuzhiyun #include "hdmi4_cec.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* HDMI CEC */
40*4882a593Smuzhiyun #define HDMI_CEC_DEV_ID 0x900
41*4882a593Smuzhiyun #define HDMI_CEC_SPEC 0x904
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Not really a debug register, more a low-level control register */
44*4882a593Smuzhiyun #define HDMI_CEC_DBG_3 0x91C
45*4882a593Smuzhiyun #define HDMI_CEC_TX_INIT 0x920
46*4882a593Smuzhiyun #define HDMI_CEC_TX_DEST 0x924
47*4882a593Smuzhiyun #define HDMI_CEC_SETUP 0x938
48*4882a593Smuzhiyun #define HDMI_CEC_TX_COMMAND 0x93C
49*4882a593Smuzhiyun #define HDMI_CEC_TX_OPERAND 0x940
50*4882a593Smuzhiyun #define HDMI_CEC_TRANSMIT_DATA 0x97C
51*4882a593Smuzhiyun #define HDMI_CEC_CA_7_0 0x988
52*4882a593Smuzhiyun #define HDMI_CEC_CA_15_8 0x98C
53*4882a593Smuzhiyun #define HDMI_CEC_INT_STATUS_0 0x998
54*4882a593Smuzhiyun #define HDMI_CEC_INT_STATUS_1 0x99C
55*4882a593Smuzhiyun #define HDMI_CEC_INT_ENABLE_0 0x990
56*4882a593Smuzhiyun #define HDMI_CEC_INT_ENABLE_1 0x994
57*4882a593Smuzhiyun #define HDMI_CEC_RX_CONTROL 0x9B0
58*4882a593Smuzhiyun #define HDMI_CEC_RX_COUNT 0x9B4
59*4882a593Smuzhiyun #define HDMI_CEC_RX_CMD_HEADER 0x9B8
60*4882a593Smuzhiyun #define HDMI_CEC_RX_COMMAND 0x9BC
61*4882a593Smuzhiyun #define HDMI_CEC_RX_OPERAND 0x9C0
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define HDMI_CEC_TX_FIFO_INT_MASK 0x64
64*4882a593Smuzhiyun #define HDMI_CEC_RETRANSMIT_CNT_INT_MASK 0x2
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define HDMI_CORE_CEC_RETRY 200
67*4882a593Smuzhiyun
hdmi_cec_received_msg(struct hdmi_core_data * core)68*4882a593Smuzhiyun static void hdmi_cec_received_msg(struct hdmi_core_data *core)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun u32 cnt = hdmi_read_reg(core->base, HDMI_CEC_RX_COUNT) & 0xff;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* While there are CEC frames in the FIFO */
73*4882a593Smuzhiyun while (cnt & 0x70) {
74*4882a593Smuzhiyun /* and the frame doesn't have an error */
75*4882a593Smuzhiyun if (!(cnt & 0x80)) {
76*4882a593Smuzhiyun struct cec_msg msg = {};
77*4882a593Smuzhiyun unsigned int i;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* then read the message */
80*4882a593Smuzhiyun msg.len = cnt & 0xf;
81*4882a593Smuzhiyun if (msg.len > CEC_MAX_MSG_SIZE - 2)
82*4882a593Smuzhiyun msg.len = CEC_MAX_MSG_SIZE - 2;
83*4882a593Smuzhiyun msg.msg[0] = hdmi_read_reg(core->base,
84*4882a593Smuzhiyun HDMI_CEC_RX_CMD_HEADER);
85*4882a593Smuzhiyun msg.msg[1] = hdmi_read_reg(core->base,
86*4882a593Smuzhiyun HDMI_CEC_RX_COMMAND);
87*4882a593Smuzhiyun for (i = 0; i < msg.len; i++) {
88*4882a593Smuzhiyun unsigned int reg = HDMI_CEC_RX_OPERAND + i * 4;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun msg.msg[2 + i] =
91*4882a593Smuzhiyun hdmi_read_reg(core->base, reg);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun msg.len += 2;
94*4882a593Smuzhiyun cec_received_msg(core->adap, &msg);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun /* Clear the current frame from the FIFO */
97*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_RX_CONTROL, 1);
98*4882a593Smuzhiyun /* Wait until the current frame is cleared */
99*4882a593Smuzhiyun while (hdmi_read_reg(core->base, HDMI_CEC_RX_CONTROL) & 1)
100*4882a593Smuzhiyun udelay(1);
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * Re-read the count register and loop to see if there are
103*4882a593Smuzhiyun * more messages in the FIFO.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun cnt = hdmi_read_reg(core->base, HDMI_CEC_RX_COUNT) & 0xff;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
hdmi4_cec_irq(struct hdmi_core_data * core)109*4882a593Smuzhiyun void hdmi4_cec_irq(struct hdmi_core_data *core)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun u32 stat0 = hdmi_read_reg(core->base, HDMI_CEC_INT_STATUS_0);
112*4882a593Smuzhiyun u32 stat1 = hdmi_read_reg(core->base, HDMI_CEC_INT_STATUS_1);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_STATUS_0, stat0);
115*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_STATUS_1, stat1);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (stat0 & 0x20) {
118*4882a593Smuzhiyun cec_transmit_done(core->adap, CEC_TX_STATUS_OK,
119*4882a593Smuzhiyun 0, 0, 0, 0);
120*4882a593Smuzhiyun REG_FLD_MOD(core->base, HDMI_CEC_DBG_3, 0x1, 7, 7);
121*4882a593Smuzhiyun } else if (stat1 & 0x02) {
122*4882a593Smuzhiyun u32 dbg3 = hdmi_read_reg(core->base, HDMI_CEC_DBG_3);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun cec_transmit_done(core->adap,
125*4882a593Smuzhiyun CEC_TX_STATUS_NACK |
126*4882a593Smuzhiyun CEC_TX_STATUS_MAX_RETRIES,
127*4882a593Smuzhiyun 0, (dbg3 >> 4) & 7, 0, 0);
128*4882a593Smuzhiyun REG_FLD_MOD(core->base, HDMI_CEC_DBG_3, 0x1, 7, 7);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun if (stat0 & 0x02)
131*4882a593Smuzhiyun hdmi_cec_received_msg(core);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
hdmi_cec_clear_tx_fifo(struct cec_adapter * adap)134*4882a593Smuzhiyun static bool hdmi_cec_clear_tx_fifo(struct cec_adapter *adap)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct hdmi_core_data *core = cec_get_drvdata(adap);
137*4882a593Smuzhiyun int retry = HDMI_CORE_CEC_RETRY;
138*4882a593Smuzhiyun int temp;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun REG_FLD_MOD(core->base, HDMI_CEC_DBG_3, 0x1, 7, 7);
141*4882a593Smuzhiyun while (retry) {
142*4882a593Smuzhiyun temp = hdmi_read_reg(core->base, HDMI_CEC_DBG_3);
143*4882a593Smuzhiyun if (FLD_GET(temp, 7, 7) == 0)
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun retry--;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun return retry != 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
hdmi_cec_clear_rx_fifo(struct cec_adapter * adap)150*4882a593Smuzhiyun static bool hdmi_cec_clear_rx_fifo(struct cec_adapter *adap)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct hdmi_core_data *core = cec_get_drvdata(adap);
153*4882a593Smuzhiyun int retry = HDMI_CORE_CEC_RETRY;
154*4882a593Smuzhiyun int temp;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_RX_CONTROL, 0x3);
157*4882a593Smuzhiyun retry = HDMI_CORE_CEC_RETRY;
158*4882a593Smuzhiyun while (retry) {
159*4882a593Smuzhiyun temp = hdmi_read_reg(core->base, HDMI_CEC_RX_CONTROL);
160*4882a593Smuzhiyun if (FLD_GET(temp, 1, 0) == 0)
161*4882a593Smuzhiyun break;
162*4882a593Smuzhiyun retry--;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun return retry != 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
hdmi_cec_adap_enable(struct cec_adapter * adap,bool enable)167*4882a593Smuzhiyun static int hdmi_cec_adap_enable(struct cec_adapter *adap, bool enable)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct hdmi_core_data *core = cec_get_drvdata(adap);
170*4882a593Smuzhiyun int temp, err;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (!enable) {
173*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_ENABLE_0, 0);
174*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_ENABLE_1, 0);
175*4882a593Smuzhiyun REG_FLD_MOD(core->base, HDMI_CORE_SYS_INTR_UNMASK4, 0, 3, 3);
176*4882a593Smuzhiyun hdmi_wp_clear_irqenable(core->wp, HDMI_IRQ_CORE);
177*4882a593Smuzhiyun hdmi_wp_set_irqstatus(core->wp, HDMI_IRQ_CORE);
178*4882a593Smuzhiyun REG_FLD_MOD(core->wp->base, HDMI_WP_CLK, 0, 5, 0);
179*4882a593Smuzhiyun hdmi4_core_disable(core);
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun err = hdmi4_core_enable(core);
183*4882a593Smuzhiyun if (err)
184*4882a593Smuzhiyun return err;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * Initialize CEC clock divider: CEC needs 2MHz clock hence
188*4882a593Smuzhiyun * set the divider to 24 to get 48/24=2MHz clock
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun REG_FLD_MOD(core->wp->base, HDMI_WP_CLK, 0x18, 5, 0);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Clear TX FIFO */
193*4882a593Smuzhiyun if (!hdmi_cec_clear_tx_fifo(adap)) {
194*4882a593Smuzhiyun pr_err("cec-%s: could not clear TX FIFO\n", adap->name);
195*4882a593Smuzhiyun err = -EIO;
196*4882a593Smuzhiyun goto err_disable_clk;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Clear RX FIFO */
200*4882a593Smuzhiyun if (!hdmi_cec_clear_rx_fifo(adap)) {
201*4882a593Smuzhiyun pr_err("cec-%s: could not clear RX FIFO\n", adap->name);
202*4882a593Smuzhiyun err = -EIO;
203*4882a593Smuzhiyun goto err_disable_clk;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* Clear CEC interrupts */
207*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_STATUS_1,
208*4882a593Smuzhiyun hdmi_read_reg(core->base, HDMI_CEC_INT_STATUS_1));
209*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_STATUS_0,
210*4882a593Smuzhiyun hdmi_read_reg(core->base, HDMI_CEC_INT_STATUS_0));
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Enable HDMI core interrupts */
213*4882a593Smuzhiyun hdmi_wp_set_irqenable(core->wp, HDMI_IRQ_CORE);
214*4882a593Smuzhiyun /* Unmask CEC interrupt */
215*4882a593Smuzhiyun REG_FLD_MOD(core->base, HDMI_CORE_SYS_INTR_UNMASK4, 0x1, 3, 3);
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * Enable CEC interrupts:
218*4882a593Smuzhiyun * Transmit Buffer Full/Empty Change event
219*4882a593Smuzhiyun * Receiver FIFO Not Empty event
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_ENABLE_0, 0x22);
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun * Enable CEC interrupts:
224*4882a593Smuzhiyun * Frame Retransmit Count Exceeded event
225*4882a593Smuzhiyun */
226*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_ENABLE_1, 0x02);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* cec calibration enable (self clearing) */
229*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_SETUP, 0x03);
230*4882a593Smuzhiyun msleep(20);
231*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_SETUP, 0x04);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun temp = hdmi_read_reg(core->base, HDMI_CEC_SETUP);
234*4882a593Smuzhiyun if (FLD_GET(temp, 4, 4) != 0) {
235*4882a593Smuzhiyun temp = FLD_MOD(temp, 0, 4, 4);
236*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_SETUP, temp);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun * If we enabled CEC in middle of a CEC message on the bus,
240*4882a593Smuzhiyun * we could have start bit irregularity and/or short
241*4882a593Smuzhiyun * pulse event. Clear them now.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun temp = hdmi_read_reg(core->base, HDMI_CEC_INT_STATUS_1);
244*4882a593Smuzhiyun temp = FLD_MOD(0x0, 0x5, 2, 0);
245*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_STATUS_1, temp);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun err_disable_clk:
250*4882a593Smuzhiyun REG_FLD_MOD(core->wp->base, HDMI_WP_CLK, 0, 5, 0);
251*4882a593Smuzhiyun hdmi4_core_disable(core);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return err;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
hdmi_cec_adap_log_addr(struct cec_adapter * adap,u8 log_addr)256*4882a593Smuzhiyun static int hdmi_cec_adap_log_addr(struct cec_adapter *adap, u8 log_addr)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct hdmi_core_data *core = cec_get_drvdata(adap);
259*4882a593Smuzhiyun u32 v;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (log_addr == CEC_LOG_ADDR_INVALID) {
262*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_CA_7_0, 0);
263*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_CA_15_8, 0);
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun if (log_addr <= 7) {
267*4882a593Smuzhiyun v = hdmi_read_reg(core->base, HDMI_CEC_CA_7_0);
268*4882a593Smuzhiyun v |= 1 << log_addr;
269*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_CA_7_0, v);
270*4882a593Smuzhiyun } else {
271*4882a593Smuzhiyun v = hdmi_read_reg(core->base, HDMI_CEC_CA_15_8);
272*4882a593Smuzhiyun v |= 1 << (log_addr - 8);
273*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_CA_15_8, v);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
hdmi_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)278*4882a593Smuzhiyun static int hdmi_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
279*4882a593Smuzhiyun u32 signal_free_time, struct cec_msg *msg)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct hdmi_core_data *core = cec_get_drvdata(adap);
282*4882a593Smuzhiyun int temp;
283*4882a593Smuzhiyun u32 i;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Clear TX FIFO */
286*4882a593Smuzhiyun if (!hdmi_cec_clear_tx_fifo(adap)) {
287*4882a593Smuzhiyun pr_err("cec-%s: could not clear TX FIFO for transmit\n",
288*4882a593Smuzhiyun adap->name);
289*4882a593Smuzhiyun return -EIO;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Clear TX interrupts */
293*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_STATUS_0,
294*4882a593Smuzhiyun HDMI_CEC_TX_FIFO_INT_MASK);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_INT_STATUS_1,
297*4882a593Smuzhiyun HDMI_CEC_RETRANSMIT_CNT_INT_MASK);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Set the retry count */
300*4882a593Smuzhiyun REG_FLD_MOD(core->base, HDMI_CEC_DBG_3, attempts - 1, 6, 4);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Set the initiator addresses */
303*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_TX_INIT, cec_msg_initiator(msg));
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Set destination id */
306*4882a593Smuzhiyun temp = cec_msg_destination(msg);
307*4882a593Smuzhiyun if (msg->len == 1)
308*4882a593Smuzhiyun temp |= 0x80;
309*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_TX_DEST, temp);
310*4882a593Smuzhiyun if (msg->len == 1)
311*4882a593Smuzhiyun return 0;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Setup command and arguments for the command */
314*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_TX_COMMAND, msg->msg[1]);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun for (i = 0; i < msg->len - 2; i++)
317*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_TX_OPERAND + i * 4,
318*4882a593Smuzhiyun msg->msg[2 + i]);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Operand count */
321*4882a593Smuzhiyun hdmi_write_reg(core->base, HDMI_CEC_TRANSMIT_DATA,
322*4882a593Smuzhiyun (msg->len - 2) | 0x10);
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const struct cec_adap_ops hdmi_cec_adap_ops = {
327*4882a593Smuzhiyun .adap_enable = hdmi_cec_adap_enable,
328*4882a593Smuzhiyun .adap_log_addr = hdmi_cec_adap_log_addr,
329*4882a593Smuzhiyun .adap_transmit = hdmi_cec_adap_transmit,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
hdmi4_cec_set_phys_addr(struct hdmi_core_data * core,u16 pa)332*4882a593Smuzhiyun void hdmi4_cec_set_phys_addr(struct hdmi_core_data *core, u16 pa)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun cec_s_phys_addr(core->adap, pa, false);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
hdmi4_cec_init(struct platform_device * pdev,struct hdmi_core_data * core,struct hdmi_wp_data * wp)337*4882a593Smuzhiyun int hdmi4_cec_init(struct platform_device *pdev, struct hdmi_core_data *core,
338*4882a593Smuzhiyun struct hdmi_wp_data *wp)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun const u32 caps = CEC_CAP_TRANSMIT | CEC_CAP_LOG_ADDRS |
341*4882a593Smuzhiyun CEC_CAP_PASSTHROUGH | CEC_CAP_RC;
342*4882a593Smuzhiyun int ret;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun core->adap = cec_allocate_adapter(&hdmi_cec_adap_ops, core,
345*4882a593Smuzhiyun "omap4", caps, CEC_MAX_LOG_ADDRS);
346*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(core->adap);
347*4882a593Smuzhiyun if (ret < 0)
348*4882a593Smuzhiyun return ret;
349*4882a593Smuzhiyun core->wp = wp;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Disable clock initially, hdmi_cec_adap_enable() manages it */
352*4882a593Smuzhiyun REG_FLD_MOD(core->wp->base, HDMI_WP_CLK, 0, 5, 0);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun ret = cec_register_adapter(core->adap, &pdev->dev);
355*4882a593Smuzhiyun if (ret < 0) {
356*4882a593Smuzhiyun cec_delete_adapter(core->adap);
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
hdmi4_cec_uninit(struct hdmi_core_data * core)362*4882a593Smuzhiyun void hdmi4_cec_uninit(struct hdmi_core_data *core)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun cec_unregister_adapter(core->adap);
365*4882a593Smuzhiyun }
366