xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/omapdrm/dss/hdmi.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * HDMI driver definition for TI OMAP4 Processor.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _HDMI_H
9*4882a593Smuzhiyun #define _HDMI_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/hdmi.h>
15*4882a593Smuzhiyun #include <sound/omap-hdmi-audio.h>
16*4882a593Smuzhiyun #include <media/cec.h>
17*4882a593Smuzhiyun #include <drm/drm_bridge.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "omapdss.h"
20*4882a593Smuzhiyun #include "dss.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct dss_device;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* HDMI Wrapper */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define HDMI_WP_REVISION			0x0
27*4882a593Smuzhiyun #define HDMI_WP_SYSCONFIG			0x10
28*4882a593Smuzhiyun #define HDMI_WP_IRQSTATUS_RAW			0x24
29*4882a593Smuzhiyun #define HDMI_WP_IRQSTATUS			0x28
30*4882a593Smuzhiyun #define HDMI_WP_IRQENABLE_SET			0x2C
31*4882a593Smuzhiyun #define HDMI_WP_IRQENABLE_CLR			0x30
32*4882a593Smuzhiyun #define HDMI_WP_IRQWAKEEN			0x34
33*4882a593Smuzhiyun #define HDMI_WP_PWR_CTRL			0x40
34*4882a593Smuzhiyun #define HDMI_WP_DEBOUNCE			0x44
35*4882a593Smuzhiyun #define HDMI_WP_VIDEO_CFG			0x50
36*4882a593Smuzhiyun #define HDMI_WP_VIDEO_SIZE			0x60
37*4882a593Smuzhiyun #define HDMI_WP_VIDEO_TIMING_H			0x68
38*4882a593Smuzhiyun #define HDMI_WP_VIDEO_TIMING_V			0x6C
39*4882a593Smuzhiyun #define HDMI_WP_CLK				0x70
40*4882a593Smuzhiyun #define HDMI_WP_AUDIO_CFG			0x80
41*4882a593Smuzhiyun #define HDMI_WP_AUDIO_CFG2			0x84
42*4882a593Smuzhiyun #define HDMI_WP_AUDIO_CTRL			0x88
43*4882a593Smuzhiyun #define HDMI_WP_AUDIO_DATA			0x8C
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* HDMI WP IRQ flags */
46*4882a593Smuzhiyun #define HDMI_IRQ_CORE				(1 << 0)
47*4882a593Smuzhiyun #define HDMI_IRQ_OCP_TIMEOUT			(1 << 4)
48*4882a593Smuzhiyun #define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW		(1 << 8)
49*4882a593Smuzhiyun #define HDMI_IRQ_AUDIO_FIFO_OVERFLOW		(1 << 9)
50*4882a593Smuzhiyun #define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ		(1 << 10)
51*4882a593Smuzhiyun #define HDMI_IRQ_VIDEO_VSYNC			(1 << 16)
52*4882a593Smuzhiyun #define HDMI_IRQ_VIDEO_FRAME_DONE		(1 << 17)
53*4882a593Smuzhiyun #define HDMI_IRQ_PHY_LINE5V_ASSERT		(1 << 24)
54*4882a593Smuzhiyun #define HDMI_IRQ_LINK_CONNECT			(1 << 25)
55*4882a593Smuzhiyun #define HDMI_IRQ_LINK_DISCONNECT		(1 << 26)
56*4882a593Smuzhiyun #define HDMI_IRQ_PLL_LOCK			(1 << 29)
57*4882a593Smuzhiyun #define HDMI_IRQ_PLL_UNLOCK			(1 << 30)
58*4882a593Smuzhiyun #define HDMI_IRQ_PLL_RECAL			(1 << 31)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* HDMI PLL */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define PLLCTRL_PLL_CONTROL			0x0
63*4882a593Smuzhiyun #define PLLCTRL_PLL_STATUS			0x4
64*4882a593Smuzhiyun #define PLLCTRL_PLL_GO				0x8
65*4882a593Smuzhiyun #define PLLCTRL_CFG1				0xC
66*4882a593Smuzhiyun #define PLLCTRL_CFG2				0x10
67*4882a593Smuzhiyun #define PLLCTRL_CFG3				0x14
68*4882a593Smuzhiyun #define PLLCTRL_SSC_CFG1			0x18
69*4882a593Smuzhiyun #define PLLCTRL_SSC_CFG2			0x1C
70*4882a593Smuzhiyun #define PLLCTRL_CFG4				0x20
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* HDMI PHY */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define HDMI_TXPHY_TX_CTRL			0x0
75*4882a593Smuzhiyun #define HDMI_TXPHY_DIGITAL_CTRL			0x4
76*4882a593Smuzhiyun #define HDMI_TXPHY_POWER_CTRL			0x8
77*4882a593Smuzhiyun #define HDMI_TXPHY_PAD_CFG_CTRL			0xC
78*4882a593Smuzhiyun #define HDMI_TXPHY_BIST_CONTROL			0x1C
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun enum hdmi_pll_pwr {
81*4882a593Smuzhiyun 	HDMI_PLLPWRCMD_ALLOFF = 0,
82*4882a593Smuzhiyun 	HDMI_PLLPWRCMD_PLLONLY = 1,
83*4882a593Smuzhiyun 	HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
84*4882a593Smuzhiyun 	HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun enum hdmi_phy_pwr {
88*4882a593Smuzhiyun 	HDMI_PHYPWRCMD_OFF = 0,
89*4882a593Smuzhiyun 	HDMI_PHYPWRCMD_LDOON = 1,
90*4882a593Smuzhiyun 	HDMI_PHYPWRCMD_TXON = 2
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun enum hdmi_core_hdmi_dvi {
94*4882a593Smuzhiyun 	HDMI_DVI = 0,
95*4882a593Smuzhiyun 	HDMI_HDMI = 1
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun enum hdmi_packing_mode {
99*4882a593Smuzhiyun 	HDMI_PACK_10b_RGB_YUV444 = 0,
100*4882a593Smuzhiyun 	HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
101*4882a593Smuzhiyun 	HDMI_PACK_20b_YUV422 = 2,
102*4882a593Smuzhiyun 	HDMI_PACK_ALREADYPACKED = 7
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun enum hdmi_stereo_channels {
106*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_NOCHANNELS = 0,
107*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_ONECHANNEL = 1,
108*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
109*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_THREECHANNELS = 3,
110*4882a593Smuzhiyun 	HDMI_AUDIO_STEREO_FOURCHANNELS = 4
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun enum hdmi_audio_type {
114*4882a593Smuzhiyun 	HDMI_AUDIO_TYPE_LPCM = 0,
115*4882a593Smuzhiyun 	HDMI_AUDIO_TYPE_IEC = 1
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun enum hdmi_audio_justify {
119*4882a593Smuzhiyun 	HDMI_AUDIO_JUSTIFY_LEFT = 0,
120*4882a593Smuzhiyun 	HDMI_AUDIO_JUSTIFY_RIGHT = 1
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun enum hdmi_audio_sample_order {
124*4882a593Smuzhiyun 	HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
125*4882a593Smuzhiyun 	HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun enum hdmi_audio_samples_perword {
129*4882a593Smuzhiyun 	HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
130*4882a593Smuzhiyun 	HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun enum hdmi_audio_sample_size_omap {
134*4882a593Smuzhiyun 	HDMI_AUDIO_SAMPLE_16BITS = 0,
135*4882a593Smuzhiyun 	HDMI_AUDIO_SAMPLE_24BITS = 1
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun enum hdmi_audio_transf_mode {
139*4882a593Smuzhiyun 	HDMI_AUDIO_TRANSF_DMA = 0,
140*4882a593Smuzhiyun 	HDMI_AUDIO_TRANSF_IRQ = 1
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun enum hdmi_audio_blk_strt_end_sig {
144*4882a593Smuzhiyun 	HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
145*4882a593Smuzhiyun 	HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun enum hdmi_core_audio_layout {
149*4882a593Smuzhiyun 	HDMI_AUDIO_LAYOUT_2CH = 0,
150*4882a593Smuzhiyun 	HDMI_AUDIO_LAYOUT_8CH = 1,
151*4882a593Smuzhiyun 	HDMI_AUDIO_LAYOUT_6CH = 2
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun enum hdmi_core_cts_mode {
155*4882a593Smuzhiyun 	HDMI_AUDIO_CTS_MODE_HW = 0,
156*4882a593Smuzhiyun 	HDMI_AUDIO_CTS_MODE_SW = 1
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun enum hdmi_audio_mclk_mode {
160*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_128FS = 0,
161*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_256FS = 1,
162*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_384FS = 2,
163*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_512FS = 3,
164*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_768FS = 4,
165*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_1024FS = 5,
166*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_1152FS = 6,
167*4882a593Smuzhiyun 	HDMI_AUDIO_MCLK_192FS = 7
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun struct hdmi_video_format {
171*4882a593Smuzhiyun 	enum hdmi_packing_mode	packing_mode;
172*4882a593Smuzhiyun 	u32			y_res;	/* Line per panel */
173*4882a593Smuzhiyun 	u32			x_res;	/* pixel per line */
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun struct hdmi_config {
177*4882a593Smuzhiyun 	struct videomode vm;
178*4882a593Smuzhiyun 	struct hdmi_avi_infoframe infoframe;
179*4882a593Smuzhiyun 	enum hdmi_core_hdmi_dvi hdmi_dvi_mode;
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun struct hdmi_audio_format {
183*4882a593Smuzhiyun 	enum hdmi_stereo_channels		stereo_channels;
184*4882a593Smuzhiyun 	u8					active_chnnls_msk;
185*4882a593Smuzhiyun 	enum hdmi_audio_type			type;
186*4882a593Smuzhiyun 	enum hdmi_audio_justify			justification;
187*4882a593Smuzhiyun 	enum hdmi_audio_sample_order		sample_order;
188*4882a593Smuzhiyun 	enum hdmi_audio_samples_perword		samples_per_word;
189*4882a593Smuzhiyun 	enum hdmi_audio_sample_size_omap	sample_size;
190*4882a593Smuzhiyun 	enum hdmi_audio_blk_strt_end_sig	en_sig_blk_strt_end;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun struct hdmi_audio_dma {
194*4882a593Smuzhiyun 	u8				transfer_size;
195*4882a593Smuzhiyun 	u8				block_size;
196*4882a593Smuzhiyun 	enum hdmi_audio_transf_mode	mode;
197*4882a593Smuzhiyun 	u16				fifo_threshold;
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun struct hdmi_core_audio_i2s_config {
201*4882a593Smuzhiyun 	u8 in_length_bits;
202*4882a593Smuzhiyun 	u8 justification;
203*4882a593Smuzhiyun 	u8 sck_edge_mode;
204*4882a593Smuzhiyun 	u8 vbit;
205*4882a593Smuzhiyun 	u8 direction;
206*4882a593Smuzhiyun 	u8 shift;
207*4882a593Smuzhiyun 	u8 active_sds;
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun struct hdmi_core_audio_config {
211*4882a593Smuzhiyun 	struct hdmi_core_audio_i2s_config	i2s_cfg;
212*4882a593Smuzhiyun 	struct snd_aes_iec958			*iec60958_cfg;
213*4882a593Smuzhiyun 	bool					fs_override;
214*4882a593Smuzhiyun 	u32					n;
215*4882a593Smuzhiyun 	u32					cts;
216*4882a593Smuzhiyun 	u32					aud_par_busclk;
217*4882a593Smuzhiyun 	enum hdmi_core_audio_layout		layout;
218*4882a593Smuzhiyun 	enum hdmi_core_cts_mode			cts_mode;
219*4882a593Smuzhiyun 	bool					use_mclk;
220*4882a593Smuzhiyun 	enum hdmi_audio_mclk_mode		mclk_mode;
221*4882a593Smuzhiyun 	bool					en_acr_pkt;
222*4882a593Smuzhiyun 	bool					en_dsd_audio;
223*4882a593Smuzhiyun 	bool					en_parallel_aud_input;
224*4882a593Smuzhiyun 	bool					en_spdif;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun struct hdmi_wp_data {
228*4882a593Smuzhiyun 	void __iomem *base;
229*4882a593Smuzhiyun 	phys_addr_t phys_base;
230*4882a593Smuzhiyun 	unsigned int version;
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun struct hdmi_pll_data {
234*4882a593Smuzhiyun 	struct dss_pll pll;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	void __iomem *base;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	struct platform_device *pdev;
239*4882a593Smuzhiyun 	struct hdmi_wp_data *wp;
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun struct hdmi_phy_features {
243*4882a593Smuzhiyun 	bool bist_ctrl;
244*4882a593Smuzhiyun 	bool ldo_voltage;
245*4882a593Smuzhiyun 	unsigned long max_phy;
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun struct hdmi_phy_data {
249*4882a593Smuzhiyun 	void __iomem *base;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	const struct hdmi_phy_features *features;
252*4882a593Smuzhiyun 	u8 lane_function[4];
253*4882a593Smuzhiyun 	u8 lane_polarity[4];
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun struct hdmi_core_data {
257*4882a593Smuzhiyun 	void __iomem *base;
258*4882a593Smuzhiyun 	bool cts_swmode;
259*4882a593Smuzhiyun 	bool audio_use_mclk;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	struct hdmi_wp_data *wp;
262*4882a593Smuzhiyun 	unsigned int core_pwr_cnt;
263*4882a593Smuzhiyun 	struct cec_adapter *adap;
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
hdmi_write_reg(void __iomem * base_addr,const u32 idx,u32 val)266*4882a593Smuzhiyun static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx,
267*4882a593Smuzhiyun 		u32 val)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	__raw_writel(val, base_addr + idx);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
hdmi_read_reg(void __iomem * base_addr,const u32 idx)272*4882a593Smuzhiyun static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	return __raw_readl(base_addr + idx);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define REG_FLD_MOD(base, idx, val, start, end) \
278*4882a593Smuzhiyun 	hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
279*4882a593Smuzhiyun 							val, start, end))
280*4882a593Smuzhiyun #define REG_GET(base, idx, start, end) \
281*4882a593Smuzhiyun 	FLD_GET(hdmi_read_reg(base, idx), start, end)
282*4882a593Smuzhiyun 
hdmi_wait_for_bit_change(void __iomem * base_addr,const u32 idx,int b2,int b1,u32 val)283*4882a593Smuzhiyun static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
284*4882a593Smuzhiyun 		const u32 idx, int b2, int b1, u32 val)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	u32 t = 0, v;
287*4882a593Smuzhiyun 	while (val != (v = REG_GET(base_addr, idx, b2, b1))) {
288*4882a593Smuzhiyun 		if (t++ > 10000)
289*4882a593Smuzhiyun 			return v;
290*4882a593Smuzhiyun 		udelay(1);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 	return v;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* HDMI wrapper funcs */
296*4882a593Smuzhiyun int hdmi_wp_video_start(struct hdmi_wp_data *wp);
297*4882a593Smuzhiyun void hdmi_wp_video_stop(struct hdmi_wp_data *wp);
298*4882a593Smuzhiyun void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s);
299*4882a593Smuzhiyun u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp);
300*4882a593Smuzhiyun void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus);
301*4882a593Smuzhiyun void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask);
302*4882a593Smuzhiyun void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask);
303*4882a593Smuzhiyun int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val);
304*4882a593Smuzhiyun int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val);
305*4882a593Smuzhiyun void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
306*4882a593Smuzhiyun 		const struct hdmi_video_format *video_fmt);
307*4882a593Smuzhiyun void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
308*4882a593Smuzhiyun 		const struct videomode *vm);
309*4882a593Smuzhiyun void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
310*4882a593Smuzhiyun 		const struct videomode *vm);
311*4882a593Smuzhiyun void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
312*4882a593Smuzhiyun 		struct videomode *vm, const struct hdmi_config *param);
313*4882a593Smuzhiyun int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp,
314*4882a593Smuzhiyun 		 unsigned int version);
315*4882a593Smuzhiyun phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* HDMI PLL funcs */
318*4882a593Smuzhiyun void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s);
319*4882a593Smuzhiyun int hdmi_pll_init(struct dss_device *dss, struct platform_device *pdev,
320*4882a593Smuzhiyun 		  struct hdmi_pll_data *pll, struct hdmi_wp_data *wp);
321*4882a593Smuzhiyun void hdmi_pll_uninit(struct hdmi_pll_data *hpll);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* HDMI PHY funcs */
324*4882a593Smuzhiyun int hdmi_phy_configure(struct hdmi_phy_data *phy, unsigned long hfbitclk,
325*4882a593Smuzhiyun 	unsigned long lfbitclk);
326*4882a593Smuzhiyun void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s);
327*4882a593Smuzhiyun int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy,
328*4882a593Smuzhiyun 		  unsigned int version);
329*4882a593Smuzhiyun int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun /* HDMI common funcs */
332*4882a593Smuzhiyun int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep,
333*4882a593Smuzhiyun 	struct hdmi_phy_data *phy);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /* Audio funcs */
336*4882a593Smuzhiyun int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts);
337*4882a593Smuzhiyun int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable);
338*4882a593Smuzhiyun int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable);
339*4882a593Smuzhiyun void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
340*4882a593Smuzhiyun 		struct hdmi_audio_format *aud_fmt);
341*4882a593Smuzhiyun void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
342*4882a593Smuzhiyun 		struct hdmi_audio_dma *aud_dma);
hdmi_mode_has_audio(struct hdmi_config * cfg)343*4882a593Smuzhiyun static inline bool hdmi_mode_has_audio(struct hdmi_config *cfg)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	return cfg->hdmi_dvi_mode == HDMI_HDMI ? true : false;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* HDMI DRV data */
349*4882a593Smuzhiyun struct omap_hdmi {
350*4882a593Smuzhiyun 	struct mutex lock;
351*4882a593Smuzhiyun 	struct platform_device *pdev;
352*4882a593Smuzhiyun 	struct dss_device *dss;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	struct dss_debugfs_entry *debugfs;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	struct hdmi_wp_data	wp;
357*4882a593Smuzhiyun 	struct hdmi_pll_data	pll;
358*4882a593Smuzhiyun 	struct hdmi_phy_data	phy;
359*4882a593Smuzhiyun 	struct hdmi_core_data	core;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	struct hdmi_config cfg;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	struct regulator *vdda_reg;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	bool core_enabled;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	struct omap_dss_device output;
368*4882a593Smuzhiyun 	struct drm_bridge bridge;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	struct platform_device *audio_pdev;
371*4882a593Smuzhiyun 	void (*audio_abort_cb)(struct device *dev);
372*4882a593Smuzhiyun 	int wp_idlemode;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	bool audio_configured;
375*4882a593Smuzhiyun 	struct omap_dss_audio audio_config;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* This lock should be taken when booleans below are touched. */
378*4882a593Smuzhiyun 	spinlock_t audio_playing_lock;
379*4882a593Smuzhiyun 	bool audio_playing;
380*4882a593Smuzhiyun 	bool display_enabled;
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define drm_bridge_to_hdmi(b) container_of(b, struct omap_hdmi, bridge)
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #endif
386