xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/omapdrm/dss/dss.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2009 Nokia Corporation
4*4882a593Smuzhiyun  * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Some code and ideas taken from drivers/video/omap/ driver
7*4882a593Smuzhiyun  * by Imre Deak.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define DSS_SUBSYS_NAME "DSS"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/debugfs.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/export.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/seq_file.h>
21*4882a593Smuzhiyun #include <linux/clk.h>
22*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/gfp.h>
26*4882a593Smuzhiyun #include <linux/sizes.h>
27*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
28*4882a593Smuzhiyun #include <linux/regmap.h>
29*4882a593Smuzhiyun #include <linux/of.h>
30*4882a593Smuzhiyun #include <linux/of_device.h>
31*4882a593Smuzhiyun #include <linux/of_graph.h>
32*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
33*4882a593Smuzhiyun #include <linux/suspend.h>
34*4882a593Smuzhiyun #include <linux/component.h>
35*4882a593Smuzhiyun #include <linux/sys_soc.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include "omapdss.h"
38*4882a593Smuzhiyun #include "dss.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct dss_reg {
41*4882a593Smuzhiyun 	u16 idx;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DSS_REG(idx)			((const struct dss_reg) { idx })
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define DSS_REVISION			DSS_REG(0x0000)
47*4882a593Smuzhiyun #define DSS_SYSCONFIG			DSS_REG(0x0010)
48*4882a593Smuzhiyun #define DSS_SYSSTATUS			DSS_REG(0x0014)
49*4882a593Smuzhiyun #define DSS_CONTROL			DSS_REG(0x0040)
50*4882a593Smuzhiyun #define DSS_SDI_CONTROL			DSS_REG(0x0044)
51*4882a593Smuzhiyun #define DSS_PLL_CONTROL			DSS_REG(0x0048)
52*4882a593Smuzhiyun #define DSS_SDI_STATUS			DSS_REG(0x005C)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define REG_GET(dss, idx, start, end) \
55*4882a593Smuzhiyun 	FLD_GET(dss_read_reg(dss, idx), start, end)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define REG_FLD_MOD(dss, idx, val, start, end) \
58*4882a593Smuzhiyun 	dss_write_reg(dss, idx, \
59*4882a593Smuzhiyun 		      FLD_MOD(dss_read_reg(dss, idx), val, start, end))
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct dss_ops {
62*4882a593Smuzhiyun 	int (*dpi_select_source)(struct dss_device *dss, int port,
63*4882a593Smuzhiyun 				 enum omap_channel channel);
64*4882a593Smuzhiyun 	int (*select_lcd_source)(struct dss_device *dss,
65*4882a593Smuzhiyun 				 enum omap_channel channel,
66*4882a593Smuzhiyun 				 enum dss_clk_source clk_src);
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct dss_features {
70*4882a593Smuzhiyun 	enum dss_model model;
71*4882a593Smuzhiyun 	u8 fck_div_max;
72*4882a593Smuzhiyun 	unsigned int fck_freq_max;
73*4882a593Smuzhiyun 	u8 dss_fck_multiplier;
74*4882a593Smuzhiyun 	const char *parent_clk_name;
75*4882a593Smuzhiyun 	const enum omap_display_type *ports;
76*4882a593Smuzhiyun 	int num_ports;
77*4882a593Smuzhiyun 	const enum omap_dss_output_id *outputs;
78*4882a593Smuzhiyun 	const struct dss_ops *ops;
79*4882a593Smuzhiyun 	struct dss_reg_field dispc_clk_switch;
80*4882a593Smuzhiyun 	bool has_lcd_clk_src;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static const char * const dss_generic_clk_source_names[] = {
84*4882a593Smuzhiyun 	[DSS_CLK_SRC_FCK]	= "FCK",
85*4882a593Smuzhiyun 	[DSS_CLK_SRC_PLL1_1]	= "PLL1:1",
86*4882a593Smuzhiyun 	[DSS_CLK_SRC_PLL1_2]	= "PLL1:2",
87*4882a593Smuzhiyun 	[DSS_CLK_SRC_PLL1_3]	= "PLL1:3",
88*4882a593Smuzhiyun 	[DSS_CLK_SRC_PLL2_1]	= "PLL2:1",
89*4882a593Smuzhiyun 	[DSS_CLK_SRC_PLL2_2]	= "PLL2:2",
90*4882a593Smuzhiyun 	[DSS_CLK_SRC_PLL2_3]	= "PLL2:3",
91*4882a593Smuzhiyun 	[DSS_CLK_SRC_HDMI_PLL]	= "HDMI PLL",
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
dss_write_reg(struct dss_device * dss,const struct dss_reg idx,u32 val)94*4882a593Smuzhiyun static inline void dss_write_reg(struct dss_device *dss,
95*4882a593Smuzhiyun 				 const struct dss_reg idx, u32 val)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	__raw_writel(val, dss->base + idx.idx);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
dss_read_reg(struct dss_device * dss,const struct dss_reg idx)100*4882a593Smuzhiyun static inline u32 dss_read_reg(struct dss_device *dss, const struct dss_reg idx)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	return __raw_readl(dss->base + idx.idx);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define SR(dss, reg) \
106*4882a593Smuzhiyun 	dss->ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(dss, DSS_##reg)
107*4882a593Smuzhiyun #define RR(dss, reg) \
108*4882a593Smuzhiyun 	dss_write_reg(dss, DSS_##reg, dss->ctx[(DSS_##reg).idx / sizeof(u32)])
109*4882a593Smuzhiyun 
dss_save_context(struct dss_device * dss)110*4882a593Smuzhiyun static void dss_save_context(struct dss_device *dss)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	DSSDBG("dss_save_context\n");
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	SR(dss, CONTROL);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
117*4882a593Smuzhiyun 		SR(dss, SDI_CONTROL);
118*4882a593Smuzhiyun 		SR(dss, PLL_CONTROL);
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	dss->ctx_valid = true;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	DSSDBG("context saved\n");
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
dss_restore_context(struct dss_device * dss)126*4882a593Smuzhiyun static void dss_restore_context(struct dss_device *dss)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	DSSDBG("dss_restore_context\n");
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (!dss->ctx_valid)
131*4882a593Smuzhiyun 		return;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	RR(dss, CONTROL);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
136*4882a593Smuzhiyun 		RR(dss, SDI_CONTROL);
137*4882a593Smuzhiyun 		RR(dss, PLL_CONTROL);
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	DSSDBG("context restored\n");
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #undef SR
144*4882a593Smuzhiyun #undef RR
145*4882a593Smuzhiyun 
dss_ctrl_pll_enable(struct dss_pll * pll,bool enable)146*4882a593Smuzhiyun void dss_ctrl_pll_enable(struct dss_pll *pll, bool enable)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	unsigned int shift;
149*4882a593Smuzhiyun 	unsigned int val;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (!pll->dss->syscon_pll_ctrl)
152*4882a593Smuzhiyun 		return;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	val = !enable;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	switch (pll->id) {
157*4882a593Smuzhiyun 	case DSS_PLL_VIDEO1:
158*4882a593Smuzhiyun 		shift = 0;
159*4882a593Smuzhiyun 		break;
160*4882a593Smuzhiyun 	case DSS_PLL_VIDEO2:
161*4882a593Smuzhiyun 		shift = 1;
162*4882a593Smuzhiyun 		break;
163*4882a593Smuzhiyun 	case DSS_PLL_HDMI:
164*4882a593Smuzhiyun 		shift = 2;
165*4882a593Smuzhiyun 		break;
166*4882a593Smuzhiyun 	default:
167*4882a593Smuzhiyun 		DSSERR("illegal DSS PLL ID %d\n", pll->id);
168*4882a593Smuzhiyun 		return;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	regmap_update_bits(pll->dss->syscon_pll_ctrl,
172*4882a593Smuzhiyun 			   pll->dss->syscon_pll_ctrl_offset,
173*4882a593Smuzhiyun 			   1 << shift, val << shift);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
dss_ctrl_pll_set_control_mux(struct dss_device * dss,enum dss_clk_source clk_src,enum omap_channel channel)176*4882a593Smuzhiyun static int dss_ctrl_pll_set_control_mux(struct dss_device *dss,
177*4882a593Smuzhiyun 					enum dss_clk_source clk_src,
178*4882a593Smuzhiyun 					enum omap_channel channel)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	unsigned int shift, val;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (!dss->syscon_pll_ctrl)
183*4882a593Smuzhiyun 		return -EINVAL;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	switch (channel) {
186*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD:
187*4882a593Smuzhiyun 		shift = 3;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		switch (clk_src) {
190*4882a593Smuzhiyun 		case DSS_CLK_SRC_PLL1_1:
191*4882a593Smuzhiyun 			val = 0; break;
192*4882a593Smuzhiyun 		case DSS_CLK_SRC_HDMI_PLL:
193*4882a593Smuzhiyun 			val = 1; break;
194*4882a593Smuzhiyun 		default:
195*4882a593Smuzhiyun 			DSSERR("error in PLL mux config for LCD\n");
196*4882a593Smuzhiyun 			return -EINVAL;
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD2:
201*4882a593Smuzhiyun 		shift = 5;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		switch (clk_src) {
204*4882a593Smuzhiyun 		case DSS_CLK_SRC_PLL1_3:
205*4882a593Smuzhiyun 			val = 0; break;
206*4882a593Smuzhiyun 		case DSS_CLK_SRC_PLL2_3:
207*4882a593Smuzhiyun 			val = 1; break;
208*4882a593Smuzhiyun 		case DSS_CLK_SRC_HDMI_PLL:
209*4882a593Smuzhiyun 			val = 2; break;
210*4882a593Smuzhiyun 		default:
211*4882a593Smuzhiyun 			DSSERR("error in PLL mux config for LCD2\n");
212*4882a593Smuzhiyun 			return -EINVAL;
213*4882a593Smuzhiyun 		}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD3:
217*4882a593Smuzhiyun 		shift = 7;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		switch (clk_src) {
220*4882a593Smuzhiyun 		case DSS_CLK_SRC_PLL2_1:
221*4882a593Smuzhiyun 			val = 0; break;
222*4882a593Smuzhiyun 		case DSS_CLK_SRC_PLL1_3:
223*4882a593Smuzhiyun 			val = 1; break;
224*4882a593Smuzhiyun 		case DSS_CLK_SRC_HDMI_PLL:
225*4882a593Smuzhiyun 			val = 2; break;
226*4882a593Smuzhiyun 		default:
227*4882a593Smuzhiyun 			DSSERR("error in PLL mux config for LCD3\n");
228*4882a593Smuzhiyun 			return -EINVAL;
229*4882a593Smuzhiyun 		}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 	default:
233*4882a593Smuzhiyun 		DSSERR("error in PLL mux config\n");
234*4882a593Smuzhiyun 		return -EINVAL;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	regmap_update_bits(dss->syscon_pll_ctrl, dss->syscon_pll_ctrl_offset,
238*4882a593Smuzhiyun 		0x3 << shift, val << shift);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return 0;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
dss_sdi_init(struct dss_device * dss,int datapairs)243*4882a593Smuzhiyun void dss_sdi_init(struct dss_device *dss, int datapairs)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	u32 l;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	BUG_ON(datapairs > 3 || datapairs < 1);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	l = dss_read_reg(dss, DSS_SDI_CONTROL);
250*4882a593Smuzhiyun 	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
251*4882a593Smuzhiyun 	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
252*4882a593Smuzhiyun 	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
253*4882a593Smuzhiyun 	dss_write_reg(dss, DSS_SDI_CONTROL, l);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	l = dss_read_reg(dss, DSS_PLL_CONTROL);
256*4882a593Smuzhiyun 	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
257*4882a593Smuzhiyun 	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
258*4882a593Smuzhiyun 	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
259*4882a593Smuzhiyun 	dss_write_reg(dss, DSS_PLL_CONTROL, l);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
dss_sdi_enable(struct dss_device * dss)262*4882a593Smuzhiyun int dss_sdi_enable(struct dss_device *dss)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	unsigned long timeout;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	dispc_pck_free_enable(dss->dispc, 1);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* Reset SDI PLL */
269*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
270*4882a593Smuzhiyun 	udelay(1);	/* wait 2x PCLK */
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Lock SDI PLL */
273*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Waiting for PLL lock request to complete */
276*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(500);
277*4882a593Smuzhiyun 	while (dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 6)) {
278*4882a593Smuzhiyun 		if (time_after_eq(jiffies, timeout)) {
279*4882a593Smuzhiyun 			DSSERR("PLL lock request timed out\n");
280*4882a593Smuzhiyun 			goto err1;
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* Clearing PLL_GO bit */
285*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 28, 28);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* Waiting for PLL to lock */
288*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(500);
289*4882a593Smuzhiyun 	while (!(dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 5))) {
290*4882a593Smuzhiyun 		if (time_after_eq(jiffies, timeout)) {
291*4882a593Smuzhiyun 			DSSERR("PLL lock timed out\n");
292*4882a593Smuzhiyun 			goto err1;
293*4882a593Smuzhiyun 		}
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	dispc_lcd_enable_signal(dss->dispc, 1);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Waiting for SDI reset to complete */
299*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(500);
300*4882a593Smuzhiyun 	while (!(dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 2))) {
301*4882a593Smuzhiyun 		if (time_after_eq(jiffies, timeout)) {
302*4882a593Smuzhiyun 			DSSERR("SDI reset timed out\n");
303*4882a593Smuzhiyun 			goto err2;
304*4882a593Smuzhiyun 		}
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun  err2:
310*4882a593Smuzhiyun 	dispc_lcd_enable_signal(dss->dispc, 0);
311*4882a593Smuzhiyun  err1:
312*4882a593Smuzhiyun 	/* Reset SDI PLL */
313*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	dispc_pck_free_enable(dss->dispc, 0);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return -ETIMEDOUT;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
dss_sdi_disable(struct dss_device * dss)320*4882a593Smuzhiyun void dss_sdi_disable(struct dss_device *dss)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	dispc_lcd_enable_signal(dss->dispc, 0);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	dispc_pck_free_enable(dss->dispc, 0);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* Reset SDI PLL */
327*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
dss_get_clk_source_name(enum dss_clk_source clk_src)330*4882a593Smuzhiyun const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	return dss_generic_clk_source_names[clk_src];
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
dss_dump_clocks(struct dss_device * dss,struct seq_file * s)335*4882a593Smuzhiyun static void dss_dump_clocks(struct dss_device *dss, struct seq_file *s)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	const char *fclk_name;
338*4882a593Smuzhiyun 	unsigned long fclk_rate;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (dss_runtime_get(dss))
341*4882a593Smuzhiyun 		return;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	seq_printf(s, "- DSS -\n");
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
346*4882a593Smuzhiyun 	fclk_rate = clk_get_rate(dss->dss_clk);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	seq_printf(s, "%s = %lu\n",
349*4882a593Smuzhiyun 			fclk_name,
350*4882a593Smuzhiyun 			fclk_rate);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	dss_runtime_put(dss);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
dss_dump_regs(struct seq_file * s,void * p)355*4882a593Smuzhiyun static int dss_dump_regs(struct seq_file *s, void *p)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct dss_device *dss = s->private;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define DUMPREG(dss, r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(dss, r))
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (dss_runtime_get(dss))
362*4882a593Smuzhiyun 		return 0;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	DUMPREG(dss, DSS_REVISION);
365*4882a593Smuzhiyun 	DUMPREG(dss, DSS_SYSCONFIG);
366*4882a593Smuzhiyun 	DUMPREG(dss, DSS_SYSSTATUS);
367*4882a593Smuzhiyun 	DUMPREG(dss, DSS_CONTROL);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
370*4882a593Smuzhiyun 		DUMPREG(dss, DSS_SDI_CONTROL);
371*4882a593Smuzhiyun 		DUMPREG(dss, DSS_PLL_CONTROL);
372*4882a593Smuzhiyun 		DUMPREG(dss, DSS_SDI_STATUS);
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	dss_runtime_put(dss);
376*4882a593Smuzhiyun #undef DUMPREG
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
dss_debug_dump_clocks(struct seq_file * s,void * p)380*4882a593Smuzhiyun static int dss_debug_dump_clocks(struct seq_file *s, void *p)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct dss_device *dss = s->private;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	dss_dump_clocks(dss, s);
385*4882a593Smuzhiyun 	dispc_dump_clocks(dss->dispc, s);
386*4882a593Smuzhiyun 	return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
dss_get_channel_index(enum omap_channel channel)389*4882a593Smuzhiyun static int dss_get_channel_index(enum omap_channel channel)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	switch (channel) {
392*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD:
393*4882a593Smuzhiyun 		return 0;
394*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD2:
395*4882a593Smuzhiyun 		return 1;
396*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD3:
397*4882a593Smuzhiyun 		return 2;
398*4882a593Smuzhiyun 	default:
399*4882a593Smuzhiyun 		WARN_ON(1);
400*4882a593Smuzhiyun 		return 0;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
dss_select_dispc_clk_source(struct dss_device * dss,enum dss_clk_source clk_src)404*4882a593Smuzhiyun static void dss_select_dispc_clk_source(struct dss_device *dss,
405*4882a593Smuzhiyun 					enum dss_clk_source clk_src)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	int b;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/*
410*4882a593Smuzhiyun 	 * We always use PRCM clock as the DISPC func clock, except on DSS3,
411*4882a593Smuzhiyun 	 * where we don't have separate DISPC and LCD clock sources.
412*4882a593Smuzhiyun 	 */
413*4882a593Smuzhiyun 	if (WARN_ON(dss->feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
414*4882a593Smuzhiyun 		return;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	switch (clk_src) {
417*4882a593Smuzhiyun 	case DSS_CLK_SRC_FCK:
418*4882a593Smuzhiyun 		b = 0;
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	case DSS_CLK_SRC_PLL1_1:
421*4882a593Smuzhiyun 		b = 1;
422*4882a593Smuzhiyun 		break;
423*4882a593Smuzhiyun 	case DSS_CLK_SRC_PLL2_1:
424*4882a593Smuzhiyun 		b = 2;
425*4882a593Smuzhiyun 		break;
426*4882a593Smuzhiyun 	default:
427*4882a593Smuzhiyun 		BUG();
428*4882a593Smuzhiyun 		return;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, b,		/* DISPC_CLK_SWITCH */
432*4882a593Smuzhiyun 		    dss->feat->dispc_clk_switch.start,
433*4882a593Smuzhiyun 		    dss->feat->dispc_clk_switch.end);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	dss->dispc_clk_source = clk_src;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
dss_select_dsi_clk_source(struct dss_device * dss,int dsi_module,enum dss_clk_source clk_src)438*4882a593Smuzhiyun void dss_select_dsi_clk_source(struct dss_device *dss, int dsi_module,
439*4882a593Smuzhiyun 			       enum dss_clk_source clk_src)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	int b, pos;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	switch (clk_src) {
444*4882a593Smuzhiyun 	case DSS_CLK_SRC_FCK:
445*4882a593Smuzhiyun 		b = 0;
446*4882a593Smuzhiyun 		break;
447*4882a593Smuzhiyun 	case DSS_CLK_SRC_PLL1_2:
448*4882a593Smuzhiyun 		BUG_ON(dsi_module != 0);
449*4882a593Smuzhiyun 		b = 1;
450*4882a593Smuzhiyun 		break;
451*4882a593Smuzhiyun 	case DSS_CLK_SRC_PLL2_2:
452*4882a593Smuzhiyun 		BUG_ON(dsi_module != 1);
453*4882a593Smuzhiyun 		b = 1;
454*4882a593Smuzhiyun 		break;
455*4882a593Smuzhiyun 	default:
456*4882a593Smuzhiyun 		BUG();
457*4882a593Smuzhiyun 		return;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	pos = dsi_module == 0 ? 1 : 10;
461*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	dss->dsi_clk_source[dsi_module] = clk_src;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
dss_lcd_clk_mux_dra7(struct dss_device * dss,enum omap_channel channel,enum dss_clk_source clk_src)466*4882a593Smuzhiyun static int dss_lcd_clk_mux_dra7(struct dss_device *dss,
467*4882a593Smuzhiyun 				enum omap_channel channel,
468*4882a593Smuzhiyun 				enum dss_clk_source clk_src)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	const u8 ctrl_bits[] = {
471*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD] = 0,
472*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD2] = 12,
473*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD3] = 19,
474*4882a593Smuzhiyun 	};
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	u8 ctrl_bit = ctrl_bits[channel];
477*4882a593Smuzhiyun 	int r;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (clk_src == DSS_CLK_SRC_FCK) {
480*4882a593Smuzhiyun 		/* LCDx_CLK_SWITCH */
481*4882a593Smuzhiyun 		REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
482*4882a593Smuzhiyun 		return -EINVAL;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	r = dss_ctrl_pll_set_control_mux(dss, clk_src, channel);
486*4882a593Smuzhiyun 	if (r)
487*4882a593Smuzhiyun 		return r;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
dss_lcd_clk_mux_omap5(struct dss_device * dss,enum omap_channel channel,enum dss_clk_source clk_src)494*4882a593Smuzhiyun static int dss_lcd_clk_mux_omap5(struct dss_device *dss,
495*4882a593Smuzhiyun 				 enum omap_channel channel,
496*4882a593Smuzhiyun 				 enum dss_clk_source clk_src)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	const u8 ctrl_bits[] = {
499*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD] = 0,
500*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD2] = 12,
501*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD3] = 19,
502*4882a593Smuzhiyun 	};
503*4882a593Smuzhiyun 	const enum dss_clk_source allowed_plls[] = {
504*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
505*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
506*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
507*4882a593Smuzhiyun 	};
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	u8 ctrl_bit = ctrl_bits[channel];
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (clk_src == DSS_CLK_SRC_FCK) {
512*4882a593Smuzhiyun 		/* LCDx_CLK_SWITCH */
513*4882a593Smuzhiyun 		REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
514*4882a593Smuzhiyun 		return -EINVAL;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	if (WARN_ON(allowed_plls[channel] != clk_src))
518*4882a593Smuzhiyun 		return -EINVAL;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
dss_lcd_clk_mux_omap4(struct dss_device * dss,enum omap_channel channel,enum dss_clk_source clk_src)525*4882a593Smuzhiyun static int dss_lcd_clk_mux_omap4(struct dss_device *dss,
526*4882a593Smuzhiyun 				 enum omap_channel channel,
527*4882a593Smuzhiyun 				 enum dss_clk_source clk_src)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	const u8 ctrl_bits[] = {
530*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD] = 0,
531*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD2] = 12,
532*4882a593Smuzhiyun 	};
533*4882a593Smuzhiyun 	const enum dss_clk_source allowed_plls[] = {
534*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
535*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
536*4882a593Smuzhiyun 	};
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	u8 ctrl_bit = ctrl_bits[channel];
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (clk_src == DSS_CLK_SRC_FCK) {
541*4882a593Smuzhiyun 		/* LCDx_CLK_SWITCH */
542*4882a593Smuzhiyun 		REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
543*4882a593Smuzhiyun 		return 0;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (WARN_ON(allowed_plls[channel] != clk_src))
547*4882a593Smuzhiyun 		return -EINVAL;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	return 0;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
dss_select_lcd_clk_source(struct dss_device * dss,enum omap_channel channel,enum dss_clk_source clk_src)554*4882a593Smuzhiyun void dss_select_lcd_clk_source(struct dss_device *dss,
555*4882a593Smuzhiyun 			       enum omap_channel channel,
556*4882a593Smuzhiyun 			       enum dss_clk_source clk_src)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	int idx = dss_get_channel_index(channel);
559*4882a593Smuzhiyun 	int r;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (!dss->feat->has_lcd_clk_src) {
562*4882a593Smuzhiyun 		dss_select_dispc_clk_source(dss, clk_src);
563*4882a593Smuzhiyun 		dss->lcd_clk_source[idx] = clk_src;
564*4882a593Smuzhiyun 		return;
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	r = dss->feat->ops->select_lcd_source(dss, channel, clk_src);
568*4882a593Smuzhiyun 	if (r)
569*4882a593Smuzhiyun 		return;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	dss->lcd_clk_source[idx] = clk_src;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
dss_get_dispc_clk_source(struct dss_device * dss)574*4882a593Smuzhiyun enum dss_clk_source dss_get_dispc_clk_source(struct dss_device *dss)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	return dss->dispc_clk_source;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
dss_get_dsi_clk_source(struct dss_device * dss,int dsi_module)579*4882a593Smuzhiyun enum dss_clk_source dss_get_dsi_clk_source(struct dss_device *dss,
580*4882a593Smuzhiyun 					   int dsi_module)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	return dss->dsi_clk_source[dsi_module];
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
dss_get_lcd_clk_source(struct dss_device * dss,enum omap_channel channel)585*4882a593Smuzhiyun enum dss_clk_source dss_get_lcd_clk_source(struct dss_device *dss,
586*4882a593Smuzhiyun 					   enum omap_channel channel)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	if (dss->feat->has_lcd_clk_src) {
589*4882a593Smuzhiyun 		int idx = dss_get_channel_index(channel);
590*4882a593Smuzhiyun 		return dss->lcd_clk_source[idx];
591*4882a593Smuzhiyun 	} else {
592*4882a593Smuzhiyun 		/* LCD_CLK source is the same as DISPC_FCLK source for
593*4882a593Smuzhiyun 		 * OMAP2 and OMAP3 */
594*4882a593Smuzhiyun 		return dss->dispc_clk_source;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
dss_div_calc(struct dss_device * dss,unsigned long pck,unsigned long fck_min,dss_div_calc_func func,void * data)598*4882a593Smuzhiyun bool dss_div_calc(struct dss_device *dss, unsigned long pck,
599*4882a593Smuzhiyun 		  unsigned long fck_min, dss_div_calc_func func, void *data)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	int fckd, fckd_start, fckd_stop;
602*4882a593Smuzhiyun 	unsigned long fck;
603*4882a593Smuzhiyun 	unsigned long fck_hw_max;
604*4882a593Smuzhiyun 	unsigned long fckd_hw_max;
605*4882a593Smuzhiyun 	unsigned long prate;
606*4882a593Smuzhiyun 	unsigned int m;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	fck_hw_max = dss->feat->fck_freq_max;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (dss->parent_clk == NULL) {
611*4882a593Smuzhiyun 		unsigned int pckd;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		pckd = fck_hw_max / pck;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		fck = pck * pckd;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 		fck = clk_round_rate(dss->dss_clk, fck);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		return func(fck, data);
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	fckd_hw_max = dss->feat->fck_div_max;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	m = dss->feat->dss_fck_multiplier;
625*4882a593Smuzhiyun 	prate = clk_get_rate(dss->parent_clk);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	fck_min = fck_min ? fck_min : 1;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	fckd_start = min(prate * m / fck_min, fckd_hw_max);
630*4882a593Smuzhiyun 	fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
633*4882a593Smuzhiyun 		fck = DIV_ROUND_UP(prate, fckd) * m;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		if (func(fck, data))
636*4882a593Smuzhiyun 			return true;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	return false;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
dss_set_fck_rate(struct dss_device * dss,unsigned long rate)642*4882a593Smuzhiyun int dss_set_fck_rate(struct dss_device *dss, unsigned long rate)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	int r;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	DSSDBG("set fck to %lu\n", rate);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	r = clk_set_rate(dss->dss_clk, rate);
649*4882a593Smuzhiyun 	if (r)
650*4882a593Smuzhiyun 		return r;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	dss->dss_clk_rate = clk_get_rate(dss->dss_clk);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	WARN_ONCE(dss->dss_clk_rate != rate, "clk rate mismatch: %lu != %lu",
655*4882a593Smuzhiyun 		  dss->dss_clk_rate, rate);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
dss_get_dispc_clk_rate(struct dss_device * dss)660*4882a593Smuzhiyun unsigned long dss_get_dispc_clk_rate(struct dss_device *dss)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	return dss->dss_clk_rate;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
dss_get_max_fck_rate(struct dss_device * dss)665*4882a593Smuzhiyun unsigned long dss_get_max_fck_rate(struct dss_device *dss)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	return dss->feat->fck_freq_max;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
dss_setup_default_clock(struct dss_device * dss)670*4882a593Smuzhiyun static int dss_setup_default_clock(struct dss_device *dss)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	unsigned long max_dss_fck, prate;
673*4882a593Smuzhiyun 	unsigned long fck;
674*4882a593Smuzhiyun 	unsigned int fck_div;
675*4882a593Smuzhiyun 	int r;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	max_dss_fck = dss->feat->fck_freq_max;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (dss->parent_clk == NULL) {
680*4882a593Smuzhiyun 		fck = clk_round_rate(dss->dss_clk, max_dss_fck);
681*4882a593Smuzhiyun 	} else {
682*4882a593Smuzhiyun 		prate = clk_get_rate(dss->parent_clk);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 		fck_div = DIV_ROUND_UP(prate * dss->feat->dss_fck_multiplier,
685*4882a593Smuzhiyun 				max_dss_fck);
686*4882a593Smuzhiyun 		fck = DIV_ROUND_UP(prate, fck_div)
687*4882a593Smuzhiyun 		    * dss->feat->dss_fck_multiplier;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	r = dss_set_fck_rate(dss, fck);
691*4882a593Smuzhiyun 	if (r)
692*4882a593Smuzhiyun 		return r;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
dss_set_venc_output(struct dss_device * dss,enum omap_dss_venc_type type)697*4882a593Smuzhiyun void dss_set_venc_output(struct dss_device *dss, enum omap_dss_venc_type type)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	int l = 0;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
702*4882a593Smuzhiyun 		l = 0;
703*4882a593Smuzhiyun 	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
704*4882a593Smuzhiyun 		l = 1;
705*4882a593Smuzhiyun 	else
706*4882a593Smuzhiyun 		BUG();
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	/* venc out selection. 0 = comp, 1 = svideo */
709*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, l, 6, 6);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
dss_set_dac_pwrdn_bgz(struct dss_device * dss,bool enable)712*4882a593Smuzhiyun void dss_set_dac_pwrdn_bgz(struct dss_device *dss, bool enable)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	/* DAC Power-Down Control */
715*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, enable, 5, 5);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
dss_select_hdmi_venc_clk_source(struct dss_device * dss,enum dss_hdmi_venc_clk_source_select src)718*4882a593Smuzhiyun void dss_select_hdmi_venc_clk_source(struct dss_device *dss,
719*4882a593Smuzhiyun 				     enum dss_hdmi_venc_clk_source_select src)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	enum omap_dss_output_id outputs;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	outputs = dss->feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	/* Complain about invalid selections */
726*4882a593Smuzhiyun 	WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
727*4882a593Smuzhiyun 	WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* Select only if we have options */
730*4882a593Smuzhiyun 	if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
731*4882a593Smuzhiyun 	    (outputs & OMAP_DSS_OUTPUT_HDMI))
732*4882a593Smuzhiyun 		/* VENC_HDMI_SWITCH */
733*4882a593Smuzhiyun 		REG_FLD_MOD(dss, DSS_CONTROL, src, 15, 15);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
dss_dpi_select_source_omap2_omap3(struct dss_device * dss,int port,enum omap_channel channel)736*4882a593Smuzhiyun static int dss_dpi_select_source_omap2_omap3(struct dss_device *dss, int port,
737*4882a593Smuzhiyun 					     enum omap_channel channel)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	if (channel != OMAP_DSS_CHANNEL_LCD)
740*4882a593Smuzhiyun 		return -EINVAL;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	return 0;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun 
dss_dpi_select_source_omap4(struct dss_device * dss,int port,enum omap_channel channel)745*4882a593Smuzhiyun static int dss_dpi_select_source_omap4(struct dss_device *dss, int port,
746*4882a593Smuzhiyun 				       enum omap_channel channel)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	int val;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	switch (channel) {
751*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD2:
752*4882a593Smuzhiyun 		val = 0;
753*4882a593Smuzhiyun 		break;
754*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_DIGIT:
755*4882a593Smuzhiyun 		val = 1;
756*4882a593Smuzhiyun 		break;
757*4882a593Smuzhiyun 	default:
758*4882a593Smuzhiyun 		return -EINVAL;
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, val, 17, 17);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
dss_dpi_select_source_omap5(struct dss_device * dss,int port,enum omap_channel channel)766*4882a593Smuzhiyun static int dss_dpi_select_source_omap5(struct dss_device *dss, int port,
767*4882a593Smuzhiyun 				       enum omap_channel channel)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	int val;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	switch (channel) {
772*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD:
773*4882a593Smuzhiyun 		val = 1;
774*4882a593Smuzhiyun 		break;
775*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD2:
776*4882a593Smuzhiyun 		val = 2;
777*4882a593Smuzhiyun 		break;
778*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD3:
779*4882a593Smuzhiyun 		val = 3;
780*4882a593Smuzhiyun 		break;
781*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_DIGIT:
782*4882a593Smuzhiyun 		val = 0;
783*4882a593Smuzhiyun 		break;
784*4882a593Smuzhiyun 	default:
785*4882a593Smuzhiyun 		return -EINVAL;
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, val, 17, 16);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
dss_dpi_select_source_dra7xx(struct dss_device * dss,int port,enum omap_channel channel)793*4882a593Smuzhiyun static int dss_dpi_select_source_dra7xx(struct dss_device *dss, int port,
794*4882a593Smuzhiyun 					enum omap_channel channel)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	switch (port) {
797*4882a593Smuzhiyun 	case 0:
798*4882a593Smuzhiyun 		return dss_dpi_select_source_omap5(dss, port, channel);
799*4882a593Smuzhiyun 	case 1:
800*4882a593Smuzhiyun 		if (channel != OMAP_DSS_CHANNEL_LCD2)
801*4882a593Smuzhiyun 			return -EINVAL;
802*4882a593Smuzhiyun 		break;
803*4882a593Smuzhiyun 	case 2:
804*4882a593Smuzhiyun 		if (channel != OMAP_DSS_CHANNEL_LCD3)
805*4882a593Smuzhiyun 			return -EINVAL;
806*4882a593Smuzhiyun 		break;
807*4882a593Smuzhiyun 	default:
808*4882a593Smuzhiyun 		return -EINVAL;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return 0;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
dss_dpi_select_source(struct dss_device * dss,int port,enum omap_channel channel)814*4882a593Smuzhiyun int dss_dpi_select_source(struct dss_device *dss, int port,
815*4882a593Smuzhiyun 			  enum omap_channel channel)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun 	return dss->feat->ops->dpi_select_source(dss, port, channel);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
dss_get_clocks(struct dss_device * dss)820*4882a593Smuzhiyun static int dss_get_clocks(struct dss_device *dss)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	struct clk *clk;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	clk = devm_clk_get(&dss->pdev->dev, "fck");
825*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
826*4882a593Smuzhiyun 		DSSERR("can't get clock fck\n");
827*4882a593Smuzhiyun 		return PTR_ERR(clk);
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	dss->dss_clk = clk;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (dss->feat->parent_clk_name) {
833*4882a593Smuzhiyun 		clk = clk_get(NULL, dss->feat->parent_clk_name);
834*4882a593Smuzhiyun 		if (IS_ERR(clk)) {
835*4882a593Smuzhiyun 			DSSERR("Failed to get %s\n",
836*4882a593Smuzhiyun 			       dss->feat->parent_clk_name);
837*4882a593Smuzhiyun 			return PTR_ERR(clk);
838*4882a593Smuzhiyun 		}
839*4882a593Smuzhiyun 	} else {
840*4882a593Smuzhiyun 		clk = NULL;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	dss->parent_clk = clk;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	return 0;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
dss_put_clocks(struct dss_device * dss)848*4882a593Smuzhiyun static void dss_put_clocks(struct dss_device *dss)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	if (dss->parent_clk)
851*4882a593Smuzhiyun 		clk_put(dss->parent_clk);
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
dss_runtime_get(struct dss_device * dss)854*4882a593Smuzhiyun int dss_runtime_get(struct dss_device *dss)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	int r;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	DSSDBG("dss_runtime_get\n");
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	r = pm_runtime_get_sync(&dss->pdev->dev);
861*4882a593Smuzhiyun 	WARN_ON(r < 0);
862*4882a593Smuzhiyun 	return r < 0 ? r : 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
dss_runtime_put(struct dss_device * dss)865*4882a593Smuzhiyun void dss_runtime_put(struct dss_device *dss)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	int r;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	DSSDBG("dss_runtime_put\n");
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	r = pm_runtime_put_sync(&dss->pdev->dev);
872*4882a593Smuzhiyun 	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
dss_get_device(struct device * dev)875*4882a593Smuzhiyun struct dss_device *dss_get_device(struct device *dev)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	return dev_get_drvdata(dev);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun /* DEBUGFS */
881*4882a593Smuzhiyun #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
dss_initialize_debugfs(struct dss_device * dss)882*4882a593Smuzhiyun static int dss_initialize_debugfs(struct dss_device *dss)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	struct dentry *dir;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	dir = debugfs_create_dir("omapdss", NULL);
887*4882a593Smuzhiyun 	if (IS_ERR(dir))
888*4882a593Smuzhiyun 		return PTR_ERR(dir);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	dss->debugfs.root = dir;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	return 0;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
dss_uninitialize_debugfs(struct dss_device * dss)895*4882a593Smuzhiyun static void dss_uninitialize_debugfs(struct dss_device *dss)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	debugfs_remove_recursive(dss->debugfs.root);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun struct dss_debugfs_entry {
901*4882a593Smuzhiyun 	struct dentry *dentry;
902*4882a593Smuzhiyun 	int (*show_fn)(struct seq_file *s, void *data);
903*4882a593Smuzhiyun 	void *data;
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun 
dss_debug_open(struct inode * inode,struct file * file)906*4882a593Smuzhiyun static int dss_debug_open(struct inode *inode, struct file *file)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	struct dss_debugfs_entry *entry = inode->i_private;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	return single_open(file, entry->show_fn, entry->data);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun static const struct file_operations dss_debug_fops = {
914*4882a593Smuzhiyun 	.open		= dss_debug_open,
915*4882a593Smuzhiyun 	.read		= seq_read,
916*4882a593Smuzhiyun 	.llseek		= seq_lseek,
917*4882a593Smuzhiyun 	.release	= single_release,
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun struct dss_debugfs_entry *
dss_debugfs_create_file(struct dss_device * dss,const char * name,int (* show_fn)(struct seq_file * s,void * data),void * data)921*4882a593Smuzhiyun dss_debugfs_create_file(struct dss_device *dss, const char *name,
922*4882a593Smuzhiyun 			int (*show_fn)(struct seq_file *s, void *data),
923*4882a593Smuzhiyun 			void *data)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct dss_debugfs_entry *entry;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	entry = kzalloc(sizeof(*entry), GFP_KERNEL);
928*4882a593Smuzhiyun 	if (!entry)
929*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	entry->show_fn = show_fn;
932*4882a593Smuzhiyun 	entry->data = data;
933*4882a593Smuzhiyun 	entry->dentry = debugfs_create_file(name, 0444, dss->debugfs.root,
934*4882a593Smuzhiyun 					    entry, &dss_debug_fops);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return entry;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
dss_debugfs_remove_file(struct dss_debugfs_entry * entry)939*4882a593Smuzhiyun void dss_debugfs_remove_file(struct dss_debugfs_entry *entry)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(entry))
942*4882a593Smuzhiyun 		return;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	debugfs_remove(entry->dentry);
945*4882a593Smuzhiyun 	kfree(entry);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun #else /* CONFIG_OMAP2_DSS_DEBUGFS */
dss_initialize_debugfs(struct dss_device * dss)949*4882a593Smuzhiyun static inline int dss_initialize_debugfs(struct dss_device *dss)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	return 0;
952*4882a593Smuzhiyun }
dss_uninitialize_debugfs(struct dss_device * dss)953*4882a593Smuzhiyun static inline void dss_uninitialize_debugfs(struct dss_device *dss)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun #endif /* CONFIG_OMAP2_DSS_DEBUGFS */
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun static const struct dss_ops dss_ops_omap2_omap3 = {
959*4882a593Smuzhiyun 	.dpi_select_source = &dss_dpi_select_source_omap2_omap3,
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun static const struct dss_ops dss_ops_omap4 = {
963*4882a593Smuzhiyun 	.dpi_select_source = &dss_dpi_select_source_omap4,
964*4882a593Smuzhiyun 	.select_lcd_source = &dss_lcd_clk_mux_omap4,
965*4882a593Smuzhiyun };
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun static const struct dss_ops dss_ops_omap5 = {
968*4882a593Smuzhiyun 	.dpi_select_source = &dss_dpi_select_source_omap5,
969*4882a593Smuzhiyun 	.select_lcd_source = &dss_lcd_clk_mux_omap5,
970*4882a593Smuzhiyun };
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun static const struct dss_ops dss_ops_dra7 = {
973*4882a593Smuzhiyun 	.dpi_select_source = &dss_dpi_select_source_dra7xx,
974*4882a593Smuzhiyun 	.select_lcd_source = &dss_lcd_clk_mux_dra7,
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun static const enum omap_display_type omap2plus_ports[] = {
978*4882a593Smuzhiyun 	OMAP_DISPLAY_TYPE_DPI,
979*4882a593Smuzhiyun };
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun static const enum omap_display_type omap34xx_ports[] = {
982*4882a593Smuzhiyun 	OMAP_DISPLAY_TYPE_DPI,
983*4882a593Smuzhiyun 	OMAP_DISPLAY_TYPE_SDI,
984*4882a593Smuzhiyun };
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun static const enum omap_display_type dra7xx_ports[] = {
987*4882a593Smuzhiyun 	OMAP_DISPLAY_TYPE_DPI,
988*4882a593Smuzhiyun 	OMAP_DISPLAY_TYPE_DPI,
989*4882a593Smuzhiyun 	OMAP_DISPLAY_TYPE_DPI,
990*4882a593Smuzhiyun };
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun static const enum omap_dss_output_id omap2_dss_supported_outputs[] = {
993*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD */
994*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_DIGIT */
997*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_VENC,
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun static const enum omap_dss_output_id omap3430_dss_supported_outputs[] = {
1001*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD */
1002*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1003*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_SDI | OMAP_DSS_OUTPUT_DSI1,
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_DIGIT */
1006*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_VENC,
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun static const enum omap_dss_output_id omap3630_dss_supported_outputs[] = {
1010*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD */
1011*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1012*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DSI1,
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_DIGIT */
1015*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_VENC,
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun static const enum omap_dss_output_id am43xx_dss_supported_outputs[] = {
1019*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD */
1020*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun static const enum omap_dss_output_id omap4_dss_supported_outputs[] = {
1024*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD */
1025*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DBI | OMAP_DSS_OUTPUT_DSI1,
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_DIGIT */
1028*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_VENC | OMAP_DSS_OUTPUT_HDMI,
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD2 */
1031*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1032*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DSI2,
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun static const enum omap_dss_output_id omap5_dss_supported_outputs[] = {
1036*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD */
1037*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1038*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DSI1 | OMAP_DSS_OUTPUT_DSI2,
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_DIGIT */
1041*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_HDMI,
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD2 */
1044*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1045*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DSI1,
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	/* OMAP_DSS_CHANNEL_LCD3 */
1048*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1049*4882a593Smuzhiyun 	OMAP_DSS_OUTPUT_DSI2,
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun static const struct dss_features omap24xx_dss_feats = {
1053*4882a593Smuzhiyun 	.model			=	DSS_MODEL_OMAP2,
1054*4882a593Smuzhiyun 	/*
1055*4882a593Smuzhiyun 	 * fck div max is really 16, but the divider range has gaps. The range
1056*4882a593Smuzhiyun 	 * from 1 to 6 has no gaps, so let's use that as a max.
1057*4882a593Smuzhiyun 	 */
1058*4882a593Smuzhiyun 	.fck_div_max		=	6,
1059*4882a593Smuzhiyun 	.fck_freq_max		=	133000000,
1060*4882a593Smuzhiyun 	.dss_fck_multiplier	=	2,
1061*4882a593Smuzhiyun 	.parent_clk_name	=	"core_ck",
1062*4882a593Smuzhiyun 	.ports			=	omap2plus_ports,
1063*4882a593Smuzhiyun 	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1064*4882a593Smuzhiyun 	.outputs		=	omap2_dss_supported_outputs,
1065*4882a593Smuzhiyun 	.ops			=	&dss_ops_omap2_omap3,
1066*4882a593Smuzhiyun 	.dispc_clk_switch	=	{ 0, 0 },
1067*4882a593Smuzhiyun 	.has_lcd_clk_src	=	false,
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun static const struct dss_features omap34xx_dss_feats = {
1071*4882a593Smuzhiyun 	.model			=	DSS_MODEL_OMAP3,
1072*4882a593Smuzhiyun 	.fck_div_max		=	16,
1073*4882a593Smuzhiyun 	.fck_freq_max		=	173000000,
1074*4882a593Smuzhiyun 	.dss_fck_multiplier	=	2,
1075*4882a593Smuzhiyun 	.parent_clk_name	=	"dpll4_ck",
1076*4882a593Smuzhiyun 	.ports			=	omap34xx_ports,
1077*4882a593Smuzhiyun 	.outputs		=	omap3430_dss_supported_outputs,
1078*4882a593Smuzhiyun 	.num_ports		=	ARRAY_SIZE(omap34xx_ports),
1079*4882a593Smuzhiyun 	.ops			=	&dss_ops_omap2_omap3,
1080*4882a593Smuzhiyun 	.dispc_clk_switch	=	{ 0, 0 },
1081*4882a593Smuzhiyun 	.has_lcd_clk_src	=	false,
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun static const struct dss_features omap3630_dss_feats = {
1085*4882a593Smuzhiyun 	.model			=	DSS_MODEL_OMAP3,
1086*4882a593Smuzhiyun 	.fck_div_max		=	31,
1087*4882a593Smuzhiyun 	.fck_freq_max		=	173000000,
1088*4882a593Smuzhiyun 	.dss_fck_multiplier	=	1,
1089*4882a593Smuzhiyun 	.parent_clk_name	=	"dpll4_ck",
1090*4882a593Smuzhiyun 	.ports			=	omap2plus_ports,
1091*4882a593Smuzhiyun 	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1092*4882a593Smuzhiyun 	.outputs		=	omap3630_dss_supported_outputs,
1093*4882a593Smuzhiyun 	.ops			=	&dss_ops_omap2_omap3,
1094*4882a593Smuzhiyun 	.dispc_clk_switch	=	{ 0, 0 },
1095*4882a593Smuzhiyun 	.has_lcd_clk_src	=	false,
1096*4882a593Smuzhiyun };
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun static const struct dss_features omap44xx_dss_feats = {
1099*4882a593Smuzhiyun 	.model			=	DSS_MODEL_OMAP4,
1100*4882a593Smuzhiyun 	.fck_div_max		=	32,
1101*4882a593Smuzhiyun 	.fck_freq_max		=	186000000,
1102*4882a593Smuzhiyun 	.dss_fck_multiplier	=	1,
1103*4882a593Smuzhiyun 	.parent_clk_name	=	"dpll_per_x2_ck",
1104*4882a593Smuzhiyun 	.ports			=	omap2plus_ports,
1105*4882a593Smuzhiyun 	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1106*4882a593Smuzhiyun 	.outputs		=	omap4_dss_supported_outputs,
1107*4882a593Smuzhiyun 	.ops			=	&dss_ops_omap4,
1108*4882a593Smuzhiyun 	.dispc_clk_switch	=	{ 9, 8 },
1109*4882a593Smuzhiyun 	.has_lcd_clk_src	=	true,
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun static const struct dss_features omap54xx_dss_feats = {
1113*4882a593Smuzhiyun 	.model			=	DSS_MODEL_OMAP5,
1114*4882a593Smuzhiyun 	.fck_div_max		=	64,
1115*4882a593Smuzhiyun 	.fck_freq_max		=	209250000,
1116*4882a593Smuzhiyun 	.dss_fck_multiplier	=	1,
1117*4882a593Smuzhiyun 	.parent_clk_name	=	"dpll_per_x2_ck",
1118*4882a593Smuzhiyun 	.ports			=	omap2plus_ports,
1119*4882a593Smuzhiyun 	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1120*4882a593Smuzhiyun 	.outputs		=	omap5_dss_supported_outputs,
1121*4882a593Smuzhiyun 	.ops			=	&dss_ops_omap5,
1122*4882a593Smuzhiyun 	.dispc_clk_switch	=	{ 9, 7 },
1123*4882a593Smuzhiyun 	.has_lcd_clk_src	=	true,
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun static const struct dss_features am43xx_dss_feats = {
1127*4882a593Smuzhiyun 	.model			=	DSS_MODEL_OMAP3,
1128*4882a593Smuzhiyun 	.fck_div_max		=	0,
1129*4882a593Smuzhiyun 	.fck_freq_max		=	200000000,
1130*4882a593Smuzhiyun 	.dss_fck_multiplier	=	0,
1131*4882a593Smuzhiyun 	.parent_clk_name	=	NULL,
1132*4882a593Smuzhiyun 	.ports			=	omap2plus_ports,
1133*4882a593Smuzhiyun 	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1134*4882a593Smuzhiyun 	.outputs		=	am43xx_dss_supported_outputs,
1135*4882a593Smuzhiyun 	.ops			=	&dss_ops_omap2_omap3,
1136*4882a593Smuzhiyun 	.dispc_clk_switch	=	{ 0, 0 },
1137*4882a593Smuzhiyun 	.has_lcd_clk_src	=	true,
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun static const struct dss_features dra7xx_dss_feats = {
1141*4882a593Smuzhiyun 	.model			=	DSS_MODEL_DRA7,
1142*4882a593Smuzhiyun 	.fck_div_max		=	64,
1143*4882a593Smuzhiyun 	.fck_freq_max		=	209250000,
1144*4882a593Smuzhiyun 	.dss_fck_multiplier	=	1,
1145*4882a593Smuzhiyun 	.parent_clk_name	=	"dpll_per_x2_ck",
1146*4882a593Smuzhiyun 	.ports			=	dra7xx_ports,
1147*4882a593Smuzhiyun 	.num_ports		=	ARRAY_SIZE(dra7xx_ports),
1148*4882a593Smuzhiyun 	.outputs		=	omap5_dss_supported_outputs,
1149*4882a593Smuzhiyun 	.ops			=	&dss_ops_dra7,
1150*4882a593Smuzhiyun 	.dispc_clk_switch	=	{ 9, 7 },
1151*4882a593Smuzhiyun 	.has_lcd_clk_src	=	true,
1152*4882a593Smuzhiyun };
1153*4882a593Smuzhiyun 
__dss_uninit_ports(struct dss_device * dss,unsigned int num_ports)1154*4882a593Smuzhiyun static void __dss_uninit_ports(struct dss_device *dss, unsigned int num_ports)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun 	struct platform_device *pdev = dss->pdev;
1157*4882a593Smuzhiyun 	struct device_node *parent = pdev->dev.of_node;
1158*4882a593Smuzhiyun 	struct device_node *port;
1159*4882a593Smuzhiyun 	unsigned int i;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	for (i = 0; i < num_ports; i++) {
1162*4882a593Smuzhiyun 		port = of_graph_get_port_by_id(parent, i);
1163*4882a593Smuzhiyun 		if (!port)
1164*4882a593Smuzhiyun 			continue;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 		switch (dss->feat->ports[i]) {
1167*4882a593Smuzhiyun 		case OMAP_DISPLAY_TYPE_DPI:
1168*4882a593Smuzhiyun 			dpi_uninit_port(port);
1169*4882a593Smuzhiyun 			break;
1170*4882a593Smuzhiyun 		case OMAP_DISPLAY_TYPE_SDI:
1171*4882a593Smuzhiyun 			sdi_uninit_port(port);
1172*4882a593Smuzhiyun 			break;
1173*4882a593Smuzhiyun 		default:
1174*4882a593Smuzhiyun 			break;
1175*4882a593Smuzhiyun 		}
1176*4882a593Smuzhiyun 		of_node_put(port);
1177*4882a593Smuzhiyun 	}
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
dss_init_ports(struct dss_device * dss)1180*4882a593Smuzhiyun static int dss_init_ports(struct dss_device *dss)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	struct platform_device *pdev = dss->pdev;
1183*4882a593Smuzhiyun 	struct device_node *parent = pdev->dev.of_node;
1184*4882a593Smuzhiyun 	struct device_node *port;
1185*4882a593Smuzhiyun 	unsigned int i;
1186*4882a593Smuzhiyun 	int r;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	for (i = 0; i < dss->feat->num_ports; i++) {
1189*4882a593Smuzhiyun 		port = of_graph_get_port_by_id(parent, i);
1190*4882a593Smuzhiyun 		if (!port)
1191*4882a593Smuzhiyun 			continue;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 		switch (dss->feat->ports[i]) {
1194*4882a593Smuzhiyun 		case OMAP_DISPLAY_TYPE_DPI:
1195*4882a593Smuzhiyun 			r = dpi_init_port(dss, pdev, port, dss->feat->model);
1196*4882a593Smuzhiyun 			if (r)
1197*4882a593Smuzhiyun 				goto error;
1198*4882a593Smuzhiyun 			break;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 		case OMAP_DISPLAY_TYPE_SDI:
1201*4882a593Smuzhiyun 			r = sdi_init_port(dss, pdev, port);
1202*4882a593Smuzhiyun 			if (r)
1203*4882a593Smuzhiyun 				goto error;
1204*4882a593Smuzhiyun 			break;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		default:
1207*4882a593Smuzhiyun 			break;
1208*4882a593Smuzhiyun 		}
1209*4882a593Smuzhiyun 		of_node_put(port);
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	return 0;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun error:
1215*4882a593Smuzhiyun 	of_node_put(port);
1216*4882a593Smuzhiyun 	__dss_uninit_ports(dss, i);
1217*4882a593Smuzhiyun 	return r;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun 
dss_uninit_ports(struct dss_device * dss)1220*4882a593Smuzhiyun static void dss_uninit_ports(struct dss_device *dss)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun 	__dss_uninit_ports(dss, dss->feat->num_ports);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun 
dss_video_pll_probe(struct dss_device * dss)1225*4882a593Smuzhiyun static int dss_video_pll_probe(struct dss_device *dss)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	struct platform_device *pdev = dss->pdev;
1228*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1229*4882a593Smuzhiyun 	struct regulator *pll_regulator;
1230*4882a593Smuzhiyun 	int r;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	if (!np)
1233*4882a593Smuzhiyun 		return 0;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	if (of_property_read_bool(np, "syscon-pll-ctrl")) {
1236*4882a593Smuzhiyun 		dss->syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1237*4882a593Smuzhiyun 			"syscon-pll-ctrl");
1238*4882a593Smuzhiyun 		if (IS_ERR(dss->syscon_pll_ctrl)) {
1239*4882a593Smuzhiyun 			dev_err(&pdev->dev,
1240*4882a593Smuzhiyun 				"failed to get syscon-pll-ctrl regmap\n");
1241*4882a593Smuzhiyun 			return PTR_ERR(dss->syscon_pll_ctrl);
1242*4882a593Smuzhiyun 		}
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 		if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1245*4882a593Smuzhiyun 				&dss->syscon_pll_ctrl_offset)) {
1246*4882a593Smuzhiyun 			dev_err(&pdev->dev,
1247*4882a593Smuzhiyun 				"failed to get syscon-pll-ctrl offset\n");
1248*4882a593Smuzhiyun 			return -EINVAL;
1249*4882a593Smuzhiyun 		}
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1253*4882a593Smuzhiyun 	if (IS_ERR(pll_regulator)) {
1254*4882a593Smuzhiyun 		r = PTR_ERR(pll_regulator);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 		switch (r) {
1257*4882a593Smuzhiyun 		case -ENOENT:
1258*4882a593Smuzhiyun 			pll_regulator = NULL;
1259*4882a593Smuzhiyun 			break;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 		case -EPROBE_DEFER:
1262*4882a593Smuzhiyun 			return -EPROBE_DEFER;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		default:
1265*4882a593Smuzhiyun 			DSSERR("can't get DPLL VDDA regulator\n");
1266*4882a593Smuzhiyun 			return r;
1267*4882a593Smuzhiyun 		}
1268*4882a593Smuzhiyun 	}
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1271*4882a593Smuzhiyun 		dss->video1_pll = dss_video_pll_init(dss, pdev, 0,
1272*4882a593Smuzhiyun 						     pll_regulator);
1273*4882a593Smuzhiyun 		if (IS_ERR(dss->video1_pll))
1274*4882a593Smuzhiyun 			return PTR_ERR(dss->video1_pll);
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1278*4882a593Smuzhiyun 		dss->video2_pll = dss_video_pll_init(dss, pdev, 1,
1279*4882a593Smuzhiyun 						     pll_regulator);
1280*4882a593Smuzhiyun 		if (IS_ERR(dss->video2_pll)) {
1281*4882a593Smuzhiyun 			dss_video_pll_uninit(dss->video1_pll);
1282*4882a593Smuzhiyun 			return PTR_ERR(dss->video2_pll);
1283*4882a593Smuzhiyun 		}
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	return 0;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun /* DSS HW IP initialisation */
1290*4882a593Smuzhiyun static const struct of_device_id dss_of_match[] = {
1291*4882a593Smuzhiyun 	{ .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
1292*4882a593Smuzhiyun 	{ .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
1293*4882a593Smuzhiyun 	{ .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
1294*4882a593Smuzhiyun 	{ .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
1295*4882a593Smuzhiyun 	{ .compatible = "ti,dra7-dss",  .data = &dra7xx_dss_feats },
1296*4882a593Smuzhiyun 	{},
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dss_of_match);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun static const struct soc_device_attribute dss_soc_devices[] = {
1301*4882a593Smuzhiyun 	{ .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
1302*4882a593Smuzhiyun 	{ .machine = "AM35??",        .data = &omap34xx_dss_feats },
1303*4882a593Smuzhiyun 	{ .family  = "AM43xx",        .data = &am43xx_dss_feats },
1304*4882a593Smuzhiyun 	{ /* sentinel */ }
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun 
dss_bind(struct device * dev)1307*4882a593Smuzhiyun static int dss_bind(struct device *dev)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun 	struct dss_device *dss = dev_get_drvdata(dev);
1310*4882a593Smuzhiyun 	struct platform_device *drm_pdev;
1311*4882a593Smuzhiyun 	int r;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	r = component_bind_all(dev, NULL);
1314*4882a593Smuzhiyun 	if (r)
1315*4882a593Smuzhiyun 		return r;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	pm_set_vt_switch(0);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	omapdss_set_dss(dss);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	drm_pdev = platform_device_register_simple("omapdrm", 0, NULL, 0);
1322*4882a593Smuzhiyun 	if (IS_ERR(drm_pdev)) {
1323*4882a593Smuzhiyun 		component_unbind_all(dev, NULL);
1324*4882a593Smuzhiyun 		return PTR_ERR(drm_pdev);
1325*4882a593Smuzhiyun 	}
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	dss->drm_pdev = drm_pdev;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	return 0;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
dss_unbind(struct device * dev)1332*4882a593Smuzhiyun static void dss_unbind(struct device *dev)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct dss_device *dss = dev_get_drvdata(dev);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	platform_device_unregister(dss->drm_pdev);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	omapdss_set_dss(NULL);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	component_unbind_all(dev, NULL);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun static const struct component_master_ops dss_component_ops = {
1344*4882a593Smuzhiyun 	.bind = dss_bind,
1345*4882a593Smuzhiyun 	.unbind = dss_unbind,
1346*4882a593Smuzhiyun };
1347*4882a593Smuzhiyun 
dss_component_compare(struct device * dev,void * data)1348*4882a593Smuzhiyun static int dss_component_compare(struct device *dev, void *data)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct device *child = data;
1351*4882a593Smuzhiyun 	return dev == child;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun struct dss_component_match_data {
1355*4882a593Smuzhiyun 	struct device *dev;
1356*4882a593Smuzhiyun 	struct component_match **match;
1357*4882a593Smuzhiyun };
1358*4882a593Smuzhiyun 
dss_add_child_component(struct device * dev,void * data)1359*4882a593Smuzhiyun static int dss_add_child_component(struct device *dev, void *data)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun 	struct dss_component_match_data *cmatch = data;
1362*4882a593Smuzhiyun 	struct component_match **match = cmatch->match;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	/*
1365*4882a593Smuzhiyun 	 * HACK
1366*4882a593Smuzhiyun 	 * We don't have a working driver for rfbi, so skip it here always.
1367*4882a593Smuzhiyun 	 * Otherwise dss will never get probed successfully, as it will wait
1368*4882a593Smuzhiyun 	 * for rfbi to get probed.
1369*4882a593Smuzhiyun 	 */
1370*4882a593Smuzhiyun 	if (strstr(dev_name(dev), "rfbi"))
1371*4882a593Smuzhiyun 		return 0;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	/*
1374*4882a593Smuzhiyun 	 * Handle possible interconnect target modules defined within the DSS.
1375*4882a593Smuzhiyun 	 * The DSS components can be children of an interconnect target module
1376*4882a593Smuzhiyun 	 * after the device tree has been updated for the module data.
1377*4882a593Smuzhiyun 	 * See also omapdss_boot_init() for compatible fixup.
1378*4882a593Smuzhiyun 	 */
1379*4882a593Smuzhiyun 	if (strstr(dev_name(dev), "target-module"))
1380*4882a593Smuzhiyun 		return device_for_each_child(dev, cmatch,
1381*4882a593Smuzhiyun 					     dss_add_child_component);
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	component_match_add(cmatch->dev, match, dss_component_compare, dev);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	return 0;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
dss_probe_hardware(struct dss_device * dss)1388*4882a593Smuzhiyun static int dss_probe_hardware(struct dss_device *dss)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun 	u32 rev;
1391*4882a593Smuzhiyun 	int r;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	r = dss_runtime_get(dss);
1394*4882a593Smuzhiyun 	if (r)
1395*4882a593Smuzhiyun 		return r;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	dss->dss_clk_rate = clk_get_rate(dss->dss_clk);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	/* Select DPLL */
1400*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, 0, 0, 0);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	dss_select_dispc_clk_source(dss, DSS_CLK_SRC_FCK);
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun #ifdef CONFIG_OMAP2_DSS_VENC
1405*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
1406*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
1407*4882a593Smuzhiyun 	REG_FLD_MOD(dss, DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
1408*4882a593Smuzhiyun #endif
1409*4882a593Smuzhiyun 	dss->dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1410*4882a593Smuzhiyun 	dss->dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1411*4882a593Smuzhiyun 	dss->dispc_clk_source = DSS_CLK_SRC_FCK;
1412*4882a593Smuzhiyun 	dss->lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1413*4882a593Smuzhiyun 	dss->lcd_clk_source[1] = DSS_CLK_SRC_FCK;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	rev = dss_read_reg(dss, DSS_REVISION);
1416*4882a593Smuzhiyun 	pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	dss_runtime_put(dss);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	return 0;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
dss_probe(struct platform_device * pdev)1423*4882a593Smuzhiyun static int dss_probe(struct platform_device *pdev)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	const struct soc_device_attribute *soc;
1426*4882a593Smuzhiyun 	struct dss_component_match_data cmatch;
1427*4882a593Smuzhiyun 	struct component_match *match = NULL;
1428*4882a593Smuzhiyun 	struct resource *dss_mem;
1429*4882a593Smuzhiyun 	struct dss_device *dss;
1430*4882a593Smuzhiyun 	int r;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	dss = kzalloc(sizeof(*dss), GFP_KERNEL);
1433*4882a593Smuzhiyun 	if (!dss)
1434*4882a593Smuzhiyun 		return -ENOMEM;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	dss->pdev = pdev;
1437*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dss);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	r = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1440*4882a593Smuzhiyun 	if (r) {
1441*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to set the DMA mask\n");
1442*4882a593Smuzhiyun 		goto err_free_dss;
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	/*
1446*4882a593Smuzhiyun 	 * The various OMAP3-based SoCs can't be told apart using the compatible
1447*4882a593Smuzhiyun 	 * string, use SoC device matching.
1448*4882a593Smuzhiyun 	 */
1449*4882a593Smuzhiyun 	soc = soc_device_match(dss_soc_devices);
1450*4882a593Smuzhiyun 	if (soc)
1451*4882a593Smuzhiyun 		dss->feat = soc->data;
1452*4882a593Smuzhiyun 	else
1453*4882a593Smuzhiyun 		dss->feat = of_match_device(dss_of_match, &pdev->dev)->data;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	/* Map I/O registers, get and setup clocks. */
1456*4882a593Smuzhiyun 	dss_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1457*4882a593Smuzhiyun 	dss->base = devm_ioremap_resource(&pdev->dev, dss_mem);
1458*4882a593Smuzhiyun 	if (IS_ERR(dss->base)) {
1459*4882a593Smuzhiyun 		r = PTR_ERR(dss->base);
1460*4882a593Smuzhiyun 		goto err_free_dss;
1461*4882a593Smuzhiyun 	}
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	r = dss_get_clocks(dss);
1464*4882a593Smuzhiyun 	if (r)
1465*4882a593Smuzhiyun 		goto err_free_dss;
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	r = dss_setup_default_clock(dss);
1468*4882a593Smuzhiyun 	if (r)
1469*4882a593Smuzhiyun 		goto err_put_clocks;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	/* Setup the video PLLs and the DPI and SDI ports. */
1472*4882a593Smuzhiyun 	r = dss_video_pll_probe(dss);
1473*4882a593Smuzhiyun 	if (r)
1474*4882a593Smuzhiyun 		goto err_put_clocks;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	r = dss_init_ports(dss);
1477*4882a593Smuzhiyun 	if (r)
1478*4882a593Smuzhiyun 		goto err_uninit_plls;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	/* Enable runtime PM and probe the hardware. */
1481*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	r = dss_probe_hardware(dss);
1484*4882a593Smuzhiyun 	if (r)
1485*4882a593Smuzhiyun 		goto err_pm_runtime_disable;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	/* Initialize debugfs. */
1488*4882a593Smuzhiyun 	r = dss_initialize_debugfs(dss);
1489*4882a593Smuzhiyun 	if (r)
1490*4882a593Smuzhiyun 		goto err_pm_runtime_disable;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	dss->debugfs.clk = dss_debugfs_create_file(dss, "clk",
1493*4882a593Smuzhiyun 						   dss_debug_dump_clocks, dss);
1494*4882a593Smuzhiyun 	dss->debugfs.dss = dss_debugfs_create_file(dss, "dss", dss_dump_regs,
1495*4882a593Smuzhiyun 						   dss);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	/* Add all the child devices as components. */
1498*4882a593Smuzhiyun 	r = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
1499*4882a593Smuzhiyun 	if (r)
1500*4882a593Smuzhiyun 		goto err_uninit_debugfs;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	omapdss_gather_components(&pdev->dev);
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	cmatch.dev = &pdev->dev;
1505*4882a593Smuzhiyun 	cmatch.match = &match;
1506*4882a593Smuzhiyun 	device_for_each_child(&pdev->dev, &cmatch, dss_add_child_component);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1509*4882a593Smuzhiyun 	if (r)
1510*4882a593Smuzhiyun 		goto err_of_depopulate;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	return 0;
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun err_of_depopulate:
1515*4882a593Smuzhiyun 	of_platform_depopulate(&pdev->dev);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun err_uninit_debugfs:
1518*4882a593Smuzhiyun 	dss_debugfs_remove_file(dss->debugfs.clk);
1519*4882a593Smuzhiyun 	dss_debugfs_remove_file(dss->debugfs.dss);
1520*4882a593Smuzhiyun 	dss_uninitialize_debugfs(dss);
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun err_pm_runtime_disable:
1523*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1524*4882a593Smuzhiyun 	dss_uninit_ports(dss);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun err_uninit_plls:
1527*4882a593Smuzhiyun 	if (dss->video1_pll)
1528*4882a593Smuzhiyun 		dss_video_pll_uninit(dss->video1_pll);
1529*4882a593Smuzhiyun 	if (dss->video2_pll)
1530*4882a593Smuzhiyun 		dss_video_pll_uninit(dss->video2_pll);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun err_put_clocks:
1533*4882a593Smuzhiyun 	dss_put_clocks(dss);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun err_free_dss:
1536*4882a593Smuzhiyun 	kfree(dss);
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	return r;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun 
dss_remove(struct platform_device * pdev)1541*4882a593Smuzhiyun static int dss_remove(struct platform_device *pdev)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun 	struct dss_device *dss = platform_get_drvdata(pdev);
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	of_platform_depopulate(&pdev->dev);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	component_master_del(&pdev->dev, &dss_component_ops);
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	dss_debugfs_remove_file(dss->debugfs.clk);
1550*4882a593Smuzhiyun 	dss_debugfs_remove_file(dss->debugfs.dss);
1551*4882a593Smuzhiyun 	dss_uninitialize_debugfs(dss);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	dss_uninit_ports(dss);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	if (dss->video1_pll)
1558*4882a593Smuzhiyun 		dss_video_pll_uninit(dss->video1_pll);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	if (dss->video2_pll)
1561*4882a593Smuzhiyun 		dss_video_pll_uninit(dss->video2_pll);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	dss_put_clocks(dss);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	kfree(dss);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	return 0;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun 
dss_shutdown(struct platform_device * pdev)1570*4882a593Smuzhiyun static void dss_shutdown(struct platform_device *pdev)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	struct omap_dss_device *dssdev = NULL;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	DSSDBG("shutdown\n");
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	for_each_dss_output(dssdev) {
1577*4882a593Smuzhiyun 		if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE &&
1578*4882a593Smuzhiyun 		    dssdev->ops && dssdev->ops->disable)
1579*4882a593Smuzhiyun 			dssdev->ops->disable(dssdev);
1580*4882a593Smuzhiyun 	}
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun 
dss_runtime_suspend(struct device * dev)1583*4882a593Smuzhiyun static int dss_runtime_suspend(struct device *dev)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun 	struct dss_device *dss = dev_get_drvdata(dev);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	dss_save_context(dss);
1588*4882a593Smuzhiyun 	dss_set_min_bus_tput(dev, 0);
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(dev);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	return 0;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun 
dss_runtime_resume(struct device * dev)1595*4882a593Smuzhiyun static int dss_runtime_resume(struct device *dev)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun 	struct dss_device *dss = dev_get_drvdata(dev);
1598*4882a593Smuzhiyun 	int r;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	pinctrl_pm_select_default_state(dev);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	/*
1603*4882a593Smuzhiyun 	 * Set an arbitrarily high tput request to ensure OPP100.
1604*4882a593Smuzhiyun 	 * What we should really do is to make a request to stay in OPP100,
1605*4882a593Smuzhiyun 	 * without any tput requirements, but that is not currently possible
1606*4882a593Smuzhiyun 	 * via the PM layer.
1607*4882a593Smuzhiyun 	 */
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	r = dss_set_min_bus_tput(dev, 1000000000);
1610*4882a593Smuzhiyun 	if (r)
1611*4882a593Smuzhiyun 		return r;
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	dss_restore_context(dss);
1614*4882a593Smuzhiyun 	return 0;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun static const struct dev_pm_ops dss_pm_ops = {
1618*4882a593Smuzhiyun 	.runtime_suspend = dss_runtime_suspend,
1619*4882a593Smuzhiyun 	.runtime_resume = dss_runtime_resume,
1620*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
1621*4882a593Smuzhiyun };
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun struct platform_driver omap_dsshw_driver = {
1624*4882a593Smuzhiyun 	.probe		= dss_probe,
1625*4882a593Smuzhiyun 	.remove		= dss_remove,
1626*4882a593Smuzhiyun 	.shutdown	= dss_shutdown,
1627*4882a593Smuzhiyun 	.driver         = {
1628*4882a593Smuzhiyun 		.name   = "omapdss_dss",
1629*4882a593Smuzhiyun 		.pm	= &dss_pm_ops,
1630*4882a593Smuzhiyun 		.of_match_table = dss_of_match,
1631*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
1632*4882a593Smuzhiyun 	},
1633*4882a593Smuzhiyun };
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun /* INIT */
1636*4882a593Smuzhiyun static struct platform_driver * const omap_dss_drivers[] = {
1637*4882a593Smuzhiyun 	&omap_dsshw_driver,
1638*4882a593Smuzhiyun 	&omap_dispchw_driver,
1639*4882a593Smuzhiyun #ifdef CONFIG_OMAP2_DSS_DSI
1640*4882a593Smuzhiyun 	&omap_dsihw_driver,
1641*4882a593Smuzhiyun #endif
1642*4882a593Smuzhiyun #ifdef CONFIG_OMAP2_DSS_VENC
1643*4882a593Smuzhiyun 	&omap_venchw_driver,
1644*4882a593Smuzhiyun #endif
1645*4882a593Smuzhiyun #ifdef CONFIG_OMAP4_DSS_HDMI
1646*4882a593Smuzhiyun 	&omapdss_hdmi4hw_driver,
1647*4882a593Smuzhiyun #endif
1648*4882a593Smuzhiyun #ifdef CONFIG_OMAP5_DSS_HDMI
1649*4882a593Smuzhiyun 	&omapdss_hdmi5hw_driver,
1650*4882a593Smuzhiyun #endif
1651*4882a593Smuzhiyun };
1652*4882a593Smuzhiyun 
omap_dss_init(void)1653*4882a593Smuzhiyun static int __init omap_dss_init(void)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun 	return platform_register_drivers(omap_dss_drivers,
1656*4882a593Smuzhiyun 					 ARRAY_SIZE(omap_dss_drivers));
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun 
omap_dss_exit(void)1659*4882a593Smuzhiyun static void __exit omap_dss_exit(void)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun 	platform_unregister_drivers(omap_dss_drivers,
1662*4882a593Smuzhiyun 				    ARRAY_SIZE(omap_dss_drivers));
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun module_init(omap_dss_init);
1666*4882a593Smuzhiyun module_exit(omap_dss_exit);
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun MODULE_AUTHOR("Tomi Valkeinen <tomi.valkeinen@ti.com>");
1669*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP2/3/4/5 Display Subsystem");
1670*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1671