xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/omapdrm/dss/dpi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2009 Nokia Corporation
4*4882a593Smuzhiyun  * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Some code and ideas taken from drivers/video/omap/ driver
7*4882a593Smuzhiyun  * by Imre Deak.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define DSS_SUBSYS_NAME "DPI"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/export.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/string.h>
22*4882a593Smuzhiyun #include <linux/sys_soc.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <drm/drm_bridge.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "dss.h"
27*4882a593Smuzhiyun #include "omapdss.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct dpi_data {
30*4882a593Smuzhiyun 	struct platform_device *pdev;
31*4882a593Smuzhiyun 	enum dss_model dss_model;
32*4882a593Smuzhiyun 	struct dss_device *dss;
33*4882a593Smuzhiyun 	unsigned int id;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	struct regulator *vdds_dsi_reg;
36*4882a593Smuzhiyun 	enum dss_clk_source clk_src;
37*4882a593Smuzhiyun 	struct dss_pll *pll;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	struct dss_lcd_mgr_config mgr_config;
40*4882a593Smuzhiyun 	unsigned long pixelclock;
41*4882a593Smuzhiyun 	int data_lines;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	struct omap_dss_device output;
44*4882a593Smuzhiyun 	struct drm_bridge bridge;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define drm_bridge_to_dpi(bridge) container_of(bridge, struct dpi_data, bridge)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
50*4882a593Smuzhiyun  * Clock Handling and PLL
51*4882a593Smuzhiyun  */
52*4882a593Smuzhiyun 
dpi_get_clk_src_dra7xx(struct dpi_data * dpi,enum omap_channel channel)53*4882a593Smuzhiyun static enum dss_clk_source dpi_get_clk_src_dra7xx(struct dpi_data *dpi,
54*4882a593Smuzhiyun 						  enum omap_channel channel)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	/*
57*4882a593Smuzhiyun 	 * Possible clock sources:
58*4882a593Smuzhiyun 	 * LCD1: FCK/PLL1_1/HDMI_PLL
59*4882a593Smuzhiyun 	 * LCD2: FCK/PLL1_3/HDMI_PLL (DRA74x: PLL2_3)
60*4882a593Smuzhiyun 	 * LCD3: FCK/PLL1_3/HDMI_PLL (DRA74x: PLL2_1)
61*4882a593Smuzhiyun 	 */
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	switch (channel) {
64*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD:
65*4882a593Smuzhiyun 	{
66*4882a593Smuzhiyun 		if (dss_pll_find_by_src(dpi->dss, DSS_CLK_SRC_PLL1_1))
67*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL1_1;
68*4882a593Smuzhiyun 		break;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD2:
71*4882a593Smuzhiyun 	{
72*4882a593Smuzhiyun 		if (dss_pll_find_by_src(dpi->dss, DSS_CLK_SRC_PLL1_3))
73*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL1_3;
74*4882a593Smuzhiyun 		if (dss_pll_find_by_src(dpi->dss, DSS_CLK_SRC_PLL2_3))
75*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL2_3;
76*4882a593Smuzhiyun 		break;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 	case OMAP_DSS_CHANNEL_LCD3:
79*4882a593Smuzhiyun 	{
80*4882a593Smuzhiyun 		if (dss_pll_find_by_src(dpi->dss, DSS_CLK_SRC_PLL2_1))
81*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL2_1;
82*4882a593Smuzhiyun 		if (dss_pll_find_by_src(dpi->dss, DSS_CLK_SRC_PLL1_3))
83*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL1_3;
84*4882a593Smuzhiyun 		break;
85*4882a593Smuzhiyun 	}
86*4882a593Smuzhiyun 	default:
87*4882a593Smuzhiyun 		break;
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	return DSS_CLK_SRC_FCK;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
dpi_get_clk_src(struct dpi_data * dpi)93*4882a593Smuzhiyun static enum dss_clk_source dpi_get_clk_src(struct dpi_data *dpi)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	enum omap_channel channel = dpi->output.dispc_channel;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/*
98*4882a593Smuzhiyun 	 * XXX we can't currently use DSI PLL for DPI with OMAP3, as the DSI PLL
99*4882a593Smuzhiyun 	 * would also be used for DISPC fclk. Meaning, when the DPI output is
100*4882a593Smuzhiyun 	 * disabled, DISPC clock will be disabled, and TV out will stop.
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 	switch (dpi->dss_model) {
103*4882a593Smuzhiyun 	case DSS_MODEL_OMAP2:
104*4882a593Smuzhiyun 	case DSS_MODEL_OMAP3:
105*4882a593Smuzhiyun 		return DSS_CLK_SRC_FCK;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	case DSS_MODEL_OMAP4:
108*4882a593Smuzhiyun 		switch (channel) {
109*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD:
110*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL1_1;
111*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD2:
112*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL2_1;
113*4882a593Smuzhiyun 		default:
114*4882a593Smuzhiyun 			return DSS_CLK_SRC_FCK;
115*4882a593Smuzhiyun 		}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	case DSS_MODEL_OMAP5:
118*4882a593Smuzhiyun 		switch (channel) {
119*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD:
120*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL1_1;
121*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD3:
122*4882a593Smuzhiyun 			return DSS_CLK_SRC_PLL2_1;
123*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD2:
124*4882a593Smuzhiyun 		default:
125*4882a593Smuzhiyun 			return DSS_CLK_SRC_FCK;
126*4882a593Smuzhiyun 		}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	case DSS_MODEL_DRA7:
129*4882a593Smuzhiyun 		return dpi_get_clk_src_dra7xx(dpi, channel);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	default:
132*4882a593Smuzhiyun 		return DSS_CLK_SRC_FCK;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct dpi_clk_calc_ctx {
137*4882a593Smuzhiyun 	struct dpi_data *dpi;
138*4882a593Smuzhiyun 	unsigned int clkout_idx;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* inputs */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	unsigned long pck_min, pck_max;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* outputs */
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	struct dss_pll_clock_info pll_cinfo;
147*4882a593Smuzhiyun 	unsigned long fck;
148*4882a593Smuzhiyun 	struct dispc_clock_info dispc_cinfo;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
dpi_calc_dispc_cb(int lckd,int pckd,unsigned long lck,unsigned long pck,void * data)151*4882a593Smuzhiyun static bool dpi_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
152*4882a593Smuzhiyun 		unsigned long pck, void *data)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx *ctx = data;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/*
157*4882a593Smuzhiyun 	 * Odd dividers give us uneven duty cycle, causing problem when level
158*4882a593Smuzhiyun 	 * shifted. So skip all odd dividers when the pixel clock is on the
159*4882a593Smuzhiyun 	 * higher side.
160*4882a593Smuzhiyun 	 */
161*4882a593Smuzhiyun 	if (ctx->pck_min >= 100000000) {
162*4882a593Smuzhiyun 		if (lckd > 1 && lckd % 2 != 0)
163*4882a593Smuzhiyun 			return false;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		if (pckd > 1 && pckd % 2 != 0)
166*4882a593Smuzhiyun 			return false;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ctx->dispc_cinfo.lck_div = lckd;
170*4882a593Smuzhiyun 	ctx->dispc_cinfo.pck_div = pckd;
171*4882a593Smuzhiyun 	ctx->dispc_cinfo.lck = lck;
172*4882a593Smuzhiyun 	ctx->dispc_cinfo.pck = pck;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return true;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 
dpi_calc_hsdiv_cb(int m_dispc,unsigned long dispc,void * data)178*4882a593Smuzhiyun static bool dpi_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
179*4882a593Smuzhiyun 		void *data)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx *ctx = data;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	ctx->pll_cinfo.mX[ctx->clkout_idx] = m_dispc;
184*4882a593Smuzhiyun 	ctx->pll_cinfo.clkout[ctx->clkout_idx] = dispc;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return dispc_div_calc(ctx->dpi->dss->dispc, dispc,
187*4882a593Smuzhiyun 			      ctx->pck_min, ctx->pck_max,
188*4882a593Smuzhiyun 			      dpi_calc_dispc_cb, ctx);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 
dpi_calc_pll_cb(int n,int m,unsigned long fint,unsigned long clkdco,void * data)192*4882a593Smuzhiyun static bool dpi_calc_pll_cb(int n, int m, unsigned long fint,
193*4882a593Smuzhiyun 		unsigned long clkdco,
194*4882a593Smuzhiyun 		void *data)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx *ctx = data;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	ctx->pll_cinfo.n = n;
199*4882a593Smuzhiyun 	ctx->pll_cinfo.m = m;
200*4882a593Smuzhiyun 	ctx->pll_cinfo.fint = fint;
201*4882a593Smuzhiyun 	ctx->pll_cinfo.clkdco = clkdco;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return dss_pll_hsdiv_calc_a(ctx->dpi->pll, clkdco,
204*4882a593Smuzhiyun 		ctx->pck_min, dss_get_max_fck_rate(ctx->dpi->dss),
205*4882a593Smuzhiyun 		dpi_calc_hsdiv_cb, ctx);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
dpi_calc_dss_cb(unsigned long fck,void * data)208*4882a593Smuzhiyun static bool dpi_calc_dss_cb(unsigned long fck, void *data)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx *ctx = data;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	ctx->fck = fck;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return dispc_div_calc(ctx->dpi->dss->dispc, fck,
215*4882a593Smuzhiyun 			      ctx->pck_min, ctx->pck_max,
216*4882a593Smuzhiyun 			      dpi_calc_dispc_cb, ctx);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
dpi_pll_clk_calc(struct dpi_data * dpi,unsigned long pck,struct dpi_clk_calc_ctx * ctx)219*4882a593Smuzhiyun static bool dpi_pll_clk_calc(struct dpi_data *dpi, unsigned long pck,
220*4882a593Smuzhiyun 		struct dpi_clk_calc_ctx *ctx)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	unsigned long clkin;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	memset(ctx, 0, sizeof(*ctx));
225*4882a593Smuzhiyun 	ctx->dpi = dpi;
226*4882a593Smuzhiyun 	ctx->clkout_idx = dss_pll_get_clkout_idx_for_src(dpi->clk_src);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	clkin = clk_get_rate(dpi->pll->clkin);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (dpi->pll->hw->type == DSS_PLL_TYPE_A) {
231*4882a593Smuzhiyun 		unsigned long pll_min, pll_max;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		ctx->pck_min = pck - 1000;
234*4882a593Smuzhiyun 		ctx->pck_max = pck + 1000;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		pll_min = 0;
237*4882a593Smuzhiyun 		pll_max = 0;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		return dss_pll_calc_a(ctx->dpi->pll, clkin,
240*4882a593Smuzhiyun 				pll_min, pll_max,
241*4882a593Smuzhiyun 				dpi_calc_pll_cb, ctx);
242*4882a593Smuzhiyun 	} else { /* DSS_PLL_TYPE_B */
243*4882a593Smuzhiyun 		dss_pll_calc_b(dpi->pll, clkin, pck, &ctx->pll_cinfo);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		ctx->dispc_cinfo.lck_div = 1;
246*4882a593Smuzhiyun 		ctx->dispc_cinfo.pck_div = 1;
247*4882a593Smuzhiyun 		ctx->dispc_cinfo.lck = ctx->pll_cinfo.clkout[0];
248*4882a593Smuzhiyun 		ctx->dispc_cinfo.pck = ctx->dispc_cinfo.lck;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 		return true;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
dpi_dss_clk_calc(struct dpi_data * dpi,unsigned long pck,struct dpi_clk_calc_ctx * ctx)254*4882a593Smuzhiyun static bool dpi_dss_clk_calc(struct dpi_data *dpi, unsigned long pck,
255*4882a593Smuzhiyun 			     struct dpi_clk_calc_ctx *ctx)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	int i;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/*
260*4882a593Smuzhiyun 	 * DSS fck gives us very few possibilities, so finding a good pixel
261*4882a593Smuzhiyun 	 * clock may not be possible. We try multiple times to find the clock,
262*4882a593Smuzhiyun 	 * each time widening the pixel clock range we look for, up to
263*4882a593Smuzhiyun 	 * +/- ~15MHz.
264*4882a593Smuzhiyun 	 */
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	for (i = 0; i < 25; ++i) {
267*4882a593Smuzhiyun 		bool ok;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		memset(ctx, 0, sizeof(*ctx));
270*4882a593Smuzhiyun 		ctx->dpi = dpi;
271*4882a593Smuzhiyun 		if (pck > 1000 * i * i * i)
272*4882a593Smuzhiyun 			ctx->pck_min = max(pck - 1000 * i * i * i, 0lu);
273*4882a593Smuzhiyun 		else
274*4882a593Smuzhiyun 			ctx->pck_min = 0;
275*4882a593Smuzhiyun 		ctx->pck_max = pck + 1000 * i * i * i;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 		ok = dss_div_calc(dpi->dss, pck, ctx->pck_min,
278*4882a593Smuzhiyun 				  dpi_calc_dss_cb, ctx);
279*4882a593Smuzhiyun 		if (ok)
280*4882a593Smuzhiyun 			return ok;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return false;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 
dpi_set_pll_clk(struct dpi_data * dpi,unsigned long pck_req)288*4882a593Smuzhiyun static int dpi_set_pll_clk(struct dpi_data *dpi, unsigned long pck_req)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx ctx;
291*4882a593Smuzhiyun 	int r;
292*4882a593Smuzhiyun 	bool ok;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	ok = dpi_pll_clk_calc(dpi, pck_req, &ctx);
295*4882a593Smuzhiyun 	if (!ok)
296*4882a593Smuzhiyun 		return -EINVAL;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	r = dss_pll_set_config(dpi->pll, &ctx.pll_cinfo);
299*4882a593Smuzhiyun 	if (r)
300*4882a593Smuzhiyun 		return r;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	dss_select_lcd_clk_source(dpi->dss, dpi->output.dispc_channel,
303*4882a593Smuzhiyun 				  dpi->clk_src);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	dpi->mgr_config.clock_info = ctx.dispc_cinfo;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
dpi_set_dispc_clk(struct dpi_data * dpi,unsigned long pck_req)310*4882a593Smuzhiyun static int dpi_set_dispc_clk(struct dpi_data *dpi, unsigned long pck_req)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx ctx;
313*4882a593Smuzhiyun 	int r;
314*4882a593Smuzhiyun 	bool ok;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	ok = dpi_dss_clk_calc(dpi, pck_req, &ctx);
317*4882a593Smuzhiyun 	if (!ok)
318*4882a593Smuzhiyun 		return -EINVAL;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	r = dss_set_fck_rate(dpi->dss, ctx.fck);
321*4882a593Smuzhiyun 	if (r)
322*4882a593Smuzhiyun 		return r;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	dpi->mgr_config.clock_info = ctx.dispc_cinfo;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
dpi_set_mode(struct dpi_data * dpi)329*4882a593Smuzhiyun static int dpi_set_mode(struct dpi_data *dpi)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	int r;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (dpi->pll)
334*4882a593Smuzhiyun 		r = dpi_set_pll_clk(dpi, dpi->pixelclock);
335*4882a593Smuzhiyun 	else
336*4882a593Smuzhiyun 		r = dpi_set_dispc_clk(dpi, dpi->pixelclock);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return r;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
dpi_config_lcd_manager(struct dpi_data * dpi)341*4882a593Smuzhiyun static void dpi_config_lcd_manager(struct dpi_data *dpi)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	dpi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	dpi->mgr_config.stallmode = false;
346*4882a593Smuzhiyun 	dpi->mgr_config.fifohandcheck = false;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	dpi->mgr_config.video_port_width = dpi->data_lines;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	dpi->mgr_config.lcden_sig_polarity = 0;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	dss_mgr_set_lcd_config(&dpi->output, &dpi->mgr_config);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
dpi_clock_update(struct dpi_data * dpi,unsigned long * clock)355*4882a593Smuzhiyun static int dpi_clock_update(struct dpi_data *dpi, unsigned long *clock)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	int lck_div, pck_div;
358*4882a593Smuzhiyun 	unsigned long fck;
359*4882a593Smuzhiyun 	struct dpi_clk_calc_ctx ctx;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (dpi->pll) {
362*4882a593Smuzhiyun 		if (!dpi_pll_clk_calc(dpi, *clock, &ctx))
363*4882a593Smuzhiyun 			return -EINVAL;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		fck = ctx.pll_cinfo.clkout[ctx.clkout_idx];
366*4882a593Smuzhiyun 	} else {
367*4882a593Smuzhiyun 		if (!dpi_dss_clk_calc(dpi, *clock, &ctx))
368*4882a593Smuzhiyun 			return -EINVAL;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		fck = ctx.fck;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	lck_div = ctx.dispc_cinfo.lck_div;
374*4882a593Smuzhiyun 	pck_div = ctx.dispc_cinfo.pck_div;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	*clock = fck / lck_div / pck_div;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
dpi_verify_pll(struct dss_pll * pll)381*4882a593Smuzhiyun static int dpi_verify_pll(struct dss_pll *pll)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	int r;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* do initial setup with the PLL to see if it is operational */
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	r = dss_pll_enable(pll);
388*4882a593Smuzhiyun 	if (r)
389*4882a593Smuzhiyun 		return r;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	dss_pll_disable(pll);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
dpi_init_pll(struct dpi_data * dpi)396*4882a593Smuzhiyun static void dpi_init_pll(struct dpi_data *dpi)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct dss_pll *pll;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (dpi->pll)
401*4882a593Smuzhiyun 		return;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	dpi->clk_src = dpi_get_clk_src(dpi);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	pll = dss_pll_find_by_src(dpi->dss, dpi->clk_src);
406*4882a593Smuzhiyun 	if (!pll)
407*4882a593Smuzhiyun 		return;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (dpi_verify_pll(pll)) {
410*4882a593Smuzhiyun 		DSSWARN("PLL not operational\n");
411*4882a593Smuzhiyun 		return;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	dpi->pll = pll;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
418*4882a593Smuzhiyun  * DRM Bridge Operations
419*4882a593Smuzhiyun  */
420*4882a593Smuzhiyun 
dpi_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)421*4882a593Smuzhiyun static int dpi_bridge_attach(struct drm_bridge *bridge,
422*4882a593Smuzhiyun 			     enum drm_bridge_attach_flags flags)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct dpi_data *dpi = drm_bridge_to_dpi(bridge);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR))
427*4882a593Smuzhiyun 		return -EINVAL;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	dpi_init_pll(dpi);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return drm_bridge_attach(bridge->encoder, dpi->output.next_bridge,
432*4882a593Smuzhiyun 				 bridge, flags);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static enum drm_mode_status
dpi_bridge_mode_valid(struct drm_bridge * bridge,const struct drm_display_info * info,const struct drm_display_mode * mode)436*4882a593Smuzhiyun dpi_bridge_mode_valid(struct drm_bridge *bridge,
437*4882a593Smuzhiyun 		       const struct drm_display_info *info,
438*4882a593Smuzhiyun 		       const struct drm_display_mode *mode)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct dpi_data *dpi = drm_bridge_to_dpi(bridge);
441*4882a593Smuzhiyun 	unsigned long clock = mode->clock * 1000;
442*4882a593Smuzhiyun 	int ret;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (mode->hdisplay % 8 != 0)
445*4882a593Smuzhiyun 		return MODE_BAD_WIDTH;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	if (mode->clock == 0)
448*4882a593Smuzhiyun 		return MODE_NOCLOCK;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	ret = dpi_clock_update(dpi, &clock);
451*4882a593Smuzhiyun 	if (ret < 0)
452*4882a593Smuzhiyun 		return MODE_CLOCK_RANGE;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	return MODE_OK;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
dpi_bridge_mode_fixup(struct drm_bridge * bridge,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)457*4882a593Smuzhiyun static bool dpi_bridge_mode_fixup(struct drm_bridge *bridge,
458*4882a593Smuzhiyun 				   const struct drm_display_mode *mode,
459*4882a593Smuzhiyun 				   struct drm_display_mode *adjusted_mode)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	struct dpi_data *dpi = drm_bridge_to_dpi(bridge);
462*4882a593Smuzhiyun 	unsigned long clock = mode->clock * 1000;
463*4882a593Smuzhiyun 	int ret;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	ret = dpi_clock_update(dpi, &clock);
466*4882a593Smuzhiyun 	if (ret < 0)
467*4882a593Smuzhiyun 		return false;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	adjusted_mode->clock = clock / 1000;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return true;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
dpi_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)474*4882a593Smuzhiyun static void dpi_bridge_mode_set(struct drm_bridge *bridge,
475*4882a593Smuzhiyun 				 const struct drm_display_mode *mode,
476*4882a593Smuzhiyun 				 const struct drm_display_mode *adjusted_mode)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	struct dpi_data *dpi = drm_bridge_to_dpi(bridge);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	dpi->pixelclock = adjusted_mode->clock * 1000;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
dpi_bridge_enable(struct drm_bridge * bridge)483*4882a593Smuzhiyun static void dpi_bridge_enable(struct drm_bridge *bridge)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct dpi_data *dpi = drm_bridge_to_dpi(bridge);
486*4882a593Smuzhiyun 	int r;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (dpi->vdds_dsi_reg) {
489*4882a593Smuzhiyun 		r = regulator_enable(dpi->vdds_dsi_reg);
490*4882a593Smuzhiyun 		if (r)
491*4882a593Smuzhiyun 			return;
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	r = dispc_runtime_get(dpi->dss->dispc);
495*4882a593Smuzhiyun 	if (r)
496*4882a593Smuzhiyun 		goto err_get_dispc;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	r = dss_dpi_select_source(dpi->dss, dpi->id, dpi->output.dispc_channel);
499*4882a593Smuzhiyun 	if (r)
500*4882a593Smuzhiyun 		goto err_src_sel;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (dpi->pll) {
503*4882a593Smuzhiyun 		r = dss_pll_enable(dpi->pll);
504*4882a593Smuzhiyun 		if (r)
505*4882a593Smuzhiyun 			goto err_pll_init;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	r = dpi_set_mode(dpi);
509*4882a593Smuzhiyun 	if (r)
510*4882a593Smuzhiyun 		goto err_set_mode;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	dpi_config_lcd_manager(dpi);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	mdelay(2);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	r = dss_mgr_enable(&dpi->output);
517*4882a593Smuzhiyun 	if (r)
518*4882a593Smuzhiyun 		goto err_mgr_enable;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	return;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun err_mgr_enable:
523*4882a593Smuzhiyun err_set_mode:
524*4882a593Smuzhiyun 	if (dpi->pll)
525*4882a593Smuzhiyun 		dss_pll_disable(dpi->pll);
526*4882a593Smuzhiyun err_pll_init:
527*4882a593Smuzhiyun err_src_sel:
528*4882a593Smuzhiyun 	dispc_runtime_put(dpi->dss->dispc);
529*4882a593Smuzhiyun err_get_dispc:
530*4882a593Smuzhiyun 	if (dpi->vdds_dsi_reg)
531*4882a593Smuzhiyun 		regulator_disable(dpi->vdds_dsi_reg);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
dpi_bridge_disable(struct drm_bridge * bridge)534*4882a593Smuzhiyun static void dpi_bridge_disable(struct drm_bridge *bridge)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	struct dpi_data *dpi = drm_bridge_to_dpi(bridge);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	dss_mgr_disable(&dpi->output);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (dpi->pll) {
541*4882a593Smuzhiyun 		dss_select_lcd_clk_source(dpi->dss, dpi->output.dispc_channel,
542*4882a593Smuzhiyun 					  DSS_CLK_SRC_FCK);
543*4882a593Smuzhiyun 		dss_pll_disable(dpi->pll);
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	dispc_runtime_put(dpi->dss->dispc);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if (dpi->vdds_dsi_reg)
549*4882a593Smuzhiyun 		regulator_disable(dpi->vdds_dsi_reg);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun static const struct drm_bridge_funcs dpi_bridge_funcs = {
553*4882a593Smuzhiyun 	.attach = dpi_bridge_attach,
554*4882a593Smuzhiyun 	.mode_valid = dpi_bridge_mode_valid,
555*4882a593Smuzhiyun 	.mode_fixup = dpi_bridge_mode_fixup,
556*4882a593Smuzhiyun 	.mode_set = dpi_bridge_mode_set,
557*4882a593Smuzhiyun 	.enable = dpi_bridge_enable,
558*4882a593Smuzhiyun 	.disable = dpi_bridge_disable,
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun 
dpi_bridge_init(struct dpi_data * dpi)561*4882a593Smuzhiyun static void dpi_bridge_init(struct dpi_data *dpi)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	dpi->bridge.funcs = &dpi_bridge_funcs;
564*4882a593Smuzhiyun 	dpi->bridge.of_node = dpi->pdev->dev.of_node;
565*4882a593Smuzhiyun 	dpi->bridge.type = DRM_MODE_CONNECTOR_DPI;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	drm_bridge_add(&dpi->bridge);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
dpi_bridge_cleanup(struct dpi_data * dpi)570*4882a593Smuzhiyun static void dpi_bridge_cleanup(struct dpi_data *dpi)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	drm_bridge_remove(&dpi->bridge);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
576*4882a593Smuzhiyun  * Initialisation and Cleanup
577*4882a593Smuzhiyun  */
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun /*
580*4882a593Smuzhiyun  * Return a hardcoded channel for the DPI output. This should work for
581*4882a593Smuzhiyun  * current use cases, but this can be later expanded to either resolve
582*4882a593Smuzhiyun  * the channel in some more dynamic manner, or get the channel as a user
583*4882a593Smuzhiyun  * parameter.
584*4882a593Smuzhiyun  */
dpi_get_channel(struct dpi_data * dpi)585*4882a593Smuzhiyun static enum omap_channel dpi_get_channel(struct dpi_data *dpi)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun 	switch (dpi->dss_model) {
588*4882a593Smuzhiyun 	case DSS_MODEL_OMAP2:
589*4882a593Smuzhiyun 	case DSS_MODEL_OMAP3:
590*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	case DSS_MODEL_DRA7:
593*4882a593Smuzhiyun 		switch (dpi->id) {
594*4882a593Smuzhiyun 		case 2:
595*4882a593Smuzhiyun 			return OMAP_DSS_CHANNEL_LCD3;
596*4882a593Smuzhiyun 		case 1:
597*4882a593Smuzhiyun 			return OMAP_DSS_CHANNEL_LCD2;
598*4882a593Smuzhiyun 		case 0:
599*4882a593Smuzhiyun 		default:
600*4882a593Smuzhiyun 			return OMAP_DSS_CHANNEL_LCD;
601*4882a593Smuzhiyun 		}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	case DSS_MODEL_OMAP4:
604*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD2;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	case DSS_MODEL_OMAP5:
607*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD3;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	default:
610*4882a593Smuzhiyun 		DSSWARN("unsupported DSS version\n");
611*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
dpi_init_output_port(struct dpi_data * dpi,struct device_node * port)615*4882a593Smuzhiyun static int dpi_init_output_port(struct dpi_data *dpi, struct device_node *port)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
618*4882a593Smuzhiyun 	u32 port_num = 0;
619*4882a593Smuzhiyun 	int r;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	dpi_bridge_init(dpi);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	of_property_read_u32(port, "reg", &port_num);
624*4882a593Smuzhiyun 	dpi->id = port_num <= 2 ? port_num : 0;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	switch (port_num) {
627*4882a593Smuzhiyun 	case 2:
628*4882a593Smuzhiyun 		out->name = "dpi.2";
629*4882a593Smuzhiyun 		break;
630*4882a593Smuzhiyun 	case 1:
631*4882a593Smuzhiyun 		out->name = "dpi.1";
632*4882a593Smuzhiyun 		break;
633*4882a593Smuzhiyun 	case 0:
634*4882a593Smuzhiyun 	default:
635*4882a593Smuzhiyun 		out->name = "dpi.0";
636*4882a593Smuzhiyun 		break;
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	out->dev = &dpi->pdev->dev;
640*4882a593Smuzhiyun 	out->id = OMAP_DSS_OUTPUT_DPI;
641*4882a593Smuzhiyun 	out->type = OMAP_DISPLAY_TYPE_DPI;
642*4882a593Smuzhiyun 	out->dispc_channel = dpi_get_channel(dpi);
643*4882a593Smuzhiyun 	out->of_port = port_num;
644*4882a593Smuzhiyun 	out->owner = THIS_MODULE;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	r = omapdss_device_init_output(out, &dpi->bridge);
647*4882a593Smuzhiyun 	if (r < 0) {
648*4882a593Smuzhiyun 		dpi_bridge_cleanup(dpi);
649*4882a593Smuzhiyun 		return r;
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	omapdss_device_register(out);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
dpi_uninit_output_port(struct device_node * port)657*4882a593Smuzhiyun static void dpi_uninit_output_port(struct device_node *port)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	struct dpi_data *dpi = port->data;
660*4882a593Smuzhiyun 	struct omap_dss_device *out = &dpi->output;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	omapdss_device_unregister(out);
663*4882a593Smuzhiyun 	omapdss_device_cleanup_output(out);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	dpi_bridge_cleanup(dpi);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
669*4882a593Smuzhiyun  * Initialisation and Cleanup
670*4882a593Smuzhiyun  */
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun static const struct soc_device_attribute dpi_soc_devices[] = {
673*4882a593Smuzhiyun 	{ .machine = "OMAP3[456]*" },
674*4882a593Smuzhiyun 	{ .machine = "[AD]M37*" },
675*4882a593Smuzhiyun 	{ /* sentinel */ }
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
dpi_init_regulator(struct dpi_data * dpi)678*4882a593Smuzhiyun static int dpi_init_regulator(struct dpi_data *dpi)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	struct regulator *vdds_dsi;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/*
683*4882a593Smuzhiyun 	 * The DPI uses the DSI VDDS on OMAP34xx, OMAP35xx, OMAP36xx, AM37xx and
684*4882a593Smuzhiyun 	 * DM37xx only.
685*4882a593Smuzhiyun 	 */
686*4882a593Smuzhiyun 	if (!soc_device_match(dpi_soc_devices))
687*4882a593Smuzhiyun 		return 0;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	vdds_dsi = devm_regulator_get(&dpi->pdev->dev, "vdds_dsi");
690*4882a593Smuzhiyun 	if (IS_ERR(vdds_dsi)) {
691*4882a593Smuzhiyun 		if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
692*4882a593Smuzhiyun 			DSSERR("can't get VDDS_DSI regulator\n");
693*4882a593Smuzhiyun 		return PTR_ERR(vdds_dsi);
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	dpi->vdds_dsi_reg = vdds_dsi;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	return 0;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
dpi_init_port(struct dss_device * dss,struct platform_device * pdev,struct device_node * port,enum dss_model dss_model)701*4882a593Smuzhiyun int dpi_init_port(struct dss_device *dss, struct platform_device *pdev,
702*4882a593Smuzhiyun 		  struct device_node *port, enum dss_model dss_model)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct dpi_data *dpi;
705*4882a593Smuzhiyun 	struct device_node *ep;
706*4882a593Smuzhiyun 	u32 datalines;
707*4882a593Smuzhiyun 	int r;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	dpi = devm_kzalloc(&pdev->dev, sizeof(*dpi), GFP_KERNEL);
710*4882a593Smuzhiyun 	if (!dpi)
711*4882a593Smuzhiyun 		return -ENOMEM;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	ep = of_get_next_child(port, NULL);
714*4882a593Smuzhiyun 	if (!ep)
715*4882a593Smuzhiyun 		return 0;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	r = of_property_read_u32(ep, "data-lines", &datalines);
718*4882a593Smuzhiyun 	of_node_put(ep);
719*4882a593Smuzhiyun 	if (r) {
720*4882a593Smuzhiyun 		DSSERR("failed to parse datalines\n");
721*4882a593Smuzhiyun 		return r;
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	dpi->data_lines = datalines;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	dpi->pdev = pdev;
727*4882a593Smuzhiyun 	dpi->dss_model = dss_model;
728*4882a593Smuzhiyun 	dpi->dss = dss;
729*4882a593Smuzhiyun 	port->data = dpi;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	r = dpi_init_regulator(dpi);
732*4882a593Smuzhiyun 	if (r)
733*4882a593Smuzhiyun 		return r;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	return dpi_init_output_port(dpi, port);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
dpi_uninit_port(struct device_node * port)738*4882a593Smuzhiyun void dpi_uninit_port(struct device_node *port)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct dpi_data *dpi = port->data;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (!dpi)
743*4882a593Smuzhiyun 		return;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	dpi_uninit_output_port(port);
746*4882a593Smuzhiyun }
747