xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/omapdrm/dss/dispc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2009 Nokia Corporation
4*4882a593Smuzhiyun  * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Some code and ideas taken from drivers/video/omap/ driver
7*4882a593Smuzhiyun  * by Imre Deak.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define DSS_SUBSYS_NAME "DISPC"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/vmalloc.h>
15*4882a593Smuzhiyun #include <linux/export.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/jiffies.h>
19*4882a593Smuzhiyun #include <linux/seq_file.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/workqueue.h>
22*4882a593Smuzhiyun #include <linux/hardirq.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/sizes.h>
26*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
27*4882a593Smuzhiyun #include <linux/regmap.h>
28*4882a593Smuzhiyun #include <linux/of.h>
29*4882a593Smuzhiyun #include <linux/of_device.h>
30*4882a593Smuzhiyun #include <linux/component.h>
31*4882a593Smuzhiyun #include <linux/sys_soc.h>
32*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
33*4882a593Smuzhiyun #include <drm/drm_blend.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "omapdss.h"
36*4882a593Smuzhiyun #include "dss.h"
37*4882a593Smuzhiyun #include "dispc.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct dispc_device;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* DISPC */
42*4882a593Smuzhiyun #define DISPC_SZ_REGS			SZ_4K
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun enum omap_burst_size {
45*4882a593Smuzhiyun 	BURST_SIZE_X2 = 0,
46*4882a593Smuzhiyun 	BURST_SIZE_X4 = 1,
47*4882a593Smuzhiyun 	BURST_SIZE_X8 = 2,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define REG_GET(dispc, idx, start, end) \
51*4882a593Smuzhiyun 	FLD_GET(dispc_read_reg(dispc, idx), start, end)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define REG_FLD_MOD(dispc, idx, val, start, end)			\
54*4882a593Smuzhiyun 	dispc_write_reg(dispc, idx, \
55*4882a593Smuzhiyun 			FLD_MOD(dispc_read_reg(dispc, idx), val, start, end))
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* DISPC has feature id */
58*4882a593Smuzhiyun enum dispc_feature_id {
59*4882a593Smuzhiyun 	FEAT_LCDENABLEPOL,
60*4882a593Smuzhiyun 	FEAT_LCDENABLESIGNAL,
61*4882a593Smuzhiyun 	FEAT_PCKFREEENABLE,
62*4882a593Smuzhiyun 	FEAT_FUNCGATED,
63*4882a593Smuzhiyun 	FEAT_MGR_LCD2,
64*4882a593Smuzhiyun 	FEAT_MGR_LCD3,
65*4882a593Smuzhiyun 	FEAT_LINEBUFFERSPLIT,
66*4882a593Smuzhiyun 	FEAT_ROWREPEATENABLE,
67*4882a593Smuzhiyun 	FEAT_RESIZECONF,
68*4882a593Smuzhiyun 	/* Independent core clk divider */
69*4882a593Smuzhiyun 	FEAT_CORE_CLK_DIV,
70*4882a593Smuzhiyun 	FEAT_HANDLE_UV_SEPARATE,
71*4882a593Smuzhiyun 	FEAT_ATTR2,
72*4882a593Smuzhiyun 	FEAT_CPR,
73*4882a593Smuzhiyun 	FEAT_PRELOAD,
74*4882a593Smuzhiyun 	FEAT_FIR_COEF_V,
75*4882a593Smuzhiyun 	FEAT_ALPHA_FIXED_ZORDER,
76*4882a593Smuzhiyun 	FEAT_ALPHA_FREE_ZORDER,
77*4882a593Smuzhiyun 	FEAT_FIFO_MERGE,
78*4882a593Smuzhiyun 	/* An unknown HW bug causing the normal FIFO thresholds not to work */
79*4882a593Smuzhiyun 	FEAT_OMAP3_DSI_FIFO_BUG,
80*4882a593Smuzhiyun 	FEAT_BURST_2D,
81*4882a593Smuzhiyun 	FEAT_MFLAG,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct dispc_features {
85*4882a593Smuzhiyun 	u8 sw_start;
86*4882a593Smuzhiyun 	u8 fp_start;
87*4882a593Smuzhiyun 	u8 bp_start;
88*4882a593Smuzhiyun 	u16 sw_max;
89*4882a593Smuzhiyun 	u16 vp_max;
90*4882a593Smuzhiyun 	u16 hp_max;
91*4882a593Smuzhiyun 	u8 mgr_width_start;
92*4882a593Smuzhiyun 	u8 mgr_height_start;
93*4882a593Smuzhiyun 	u16 mgr_width_max;
94*4882a593Smuzhiyun 	u16 mgr_height_max;
95*4882a593Smuzhiyun 	unsigned long max_lcd_pclk;
96*4882a593Smuzhiyun 	unsigned long max_tv_pclk;
97*4882a593Smuzhiyun 	unsigned int max_downscale;
98*4882a593Smuzhiyun 	unsigned int max_line_width;
99*4882a593Smuzhiyun 	unsigned int min_pcd;
100*4882a593Smuzhiyun 	int (*calc_scaling)(struct dispc_device *dispc,
101*4882a593Smuzhiyun 		unsigned long pclk, unsigned long lclk,
102*4882a593Smuzhiyun 		const struct videomode *vm,
103*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
104*4882a593Smuzhiyun 		u32 fourcc, bool *five_taps,
105*4882a593Smuzhiyun 		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
106*4882a593Smuzhiyun 		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
107*4882a593Smuzhiyun 	unsigned long (*calc_core_clk) (unsigned long pclk,
108*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
109*4882a593Smuzhiyun 		bool mem_to_mem);
110*4882a593Smuzhiyun 	u8 num_fifos;
111*4882a593Smuzhiyun 	const enum dispc_feature_id *features;
112*4882a593Smuzhiyun 	unsigned int num_features;
113*4882a593Smuzhiyun 	const struct dss_reg_field *reg_fields;
114*4882a593Smuzhiyun 	const unsigned int num_reg_fields;
115*4882a593Smuzhiyun 	const enum omap_overlay_caps *overlay_caps;
116*4882a593Smuzhiyun 	const u32 **supported_color_modes;
117*4882a593Smuzhiyun 	const u32 *supported_scaler_color_modes;
118*4882a593Smuzhiyun 	unsigned int num_mgrs;
119*4882a593Smuzhiyun 	unsigned int num_ovls;
120*4882a593Smuzhiyun 	unsigned int buffer_size_unit;
121*4882a593Smuzhiyun 	unsigned int burst_size_unit;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* swap GFX & WB fifos */
124*4882a593Smuzhiyun 	bool gfx_fifo_workaround:1;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
127*4882a593Smuzhiyun 	bool no_framedone_tv:1;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
130*4882a593Smuzhiyun 	bool mstandby_workaround:1;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	bool set_max_preload:1;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* PIXEL_INC is not added to the last pixel of a line */
135*4882a593Smuzhiyun 	bool last_pixel_inc_missing:1;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* POL_FREQ has ALIGN bit */
138*4882a593Smuzhiyun 	bool supports_sync_align:1;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	bool has_writeback:1;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	bool supports_double_pixel:1;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/*
145*4882a593Smuzhiyun 	 * Field order for VENC is different than HDMI. We should handle this in
146*4882a593Smuzhiyun 	 * some intelligent manner, but as the SoCs have either HDMI or VENC,
147*4882a593Smuzhiyun 	 * never both, we can just use this flag for now.
148*4882a593Smuzhiyun 	 */
149*4882a593Smuzhiyun 	bool reverse_ilace_field_order:1;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	bool has_gamma_table:1;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	bool has_gamma_i734_bug:1;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define DISPC_MAX_NR_FIFOS 5
157*4882a593Smuzhiyun #define DISPC_MAX_CHANNEL_GAMMA 4
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun struct dispc_device {
160*4882a593Smuzhiyun 	struct platform_device *pdev;
161*4882a593Smuzhiyun 	void __iomem    *base;
162*4882a593Smuzhiyun 	struct dss_device *dss;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	struct dss_debugfs_entry *debugfs;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	int irq;
167*4882a593Smuzhiyun 	irq_handler_t user_handler;
168*4882a593Smuzhiyun 	void *user_data;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	unsigned long core_clk_rate;
171*4882a593Smuzhiyun 	unsigned long tv_pclk_rate;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	u32 fifo_size[DISPC_MAX_NR_FIFOS];
174*4882a593Smuzhiyun 	/* maps which plane is using a fifo. fifo-id -> plane-id */
175*4882a593Smuzhiyun 	int fifo_assignment[DISPC_MAX_NR_FIFOS];
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	bool		ctx_valid;
178*4882a593Smuzhiyun 	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	const struct dispc_features *feat;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	bool is_enabled;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	struct regmap *syscon_pol;
187*4882a593Smuzhiyun 	u32 syscon_pol_offset;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun enum omap_color_component {
191*4882a593Smuzhiyun 	/* used for all color formats for OMAP3 and earlier
192*4882a593Smuzhiyun 	 * and for RGB and Y color component on OMAP4
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
195*4882a593Smuzhiyun 	/* used for UV component for
196*4882a593Smuzhiyun 	 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
197*4882a593Smuzhiyun 	 * color formats on OMAP4
198*4882a593Smuzhiyun 	 */
199*4882a593Smuzhiyun 	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun enum mgr_reg_fields {
203*4882a593Smuzhiyun 	DISPC_MGR_FLD_ENABLE,
204*4882a593Smuzhiyun 	DISPC_MGR_FLD_STNTFT,
205*4882a593Smuzhiyun 	DISPC_MGR_FLD_GO,
206*4882a593Smuzhiyun 	DISPC_MGR_FLD_TFTDATALINES,
207*4882a593Smuzhiyun 	DISPC_MGR_FLD_STALLMODE,
208*4882a593Smuzhiyun 	DISPC_MGR_FLD_TCKENABLE,
209*4882a593Smuzhiyun 	DISPC_MGR_FLD_TCKSELECTION,
210*4882a593Smuzhiyun 	DISPC_MGR_FLD_CPR,
211*4882a593Smuzhiyun 	DISPC_MGR_FLD_FIFOHANDCHECK,
212*4882a593Smuzhiyun 	/* used to maintain a count of the above fields */
213*4882a593Smuzhiyun 	DISPC_MGR_FLD_NUM,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun /* DISPC register field id */
217*4882a593Smuzhiyun enum dispc_feat_reg_field {
218*4882a593Smuzhiyun 	FEAT_REG_FIRHINC,
219*4882a593Smuzhiyun 	FEAT_REG_FIRVINC,
220*4882a593Smuzhiyun 	FEAT_REG_FIFOHIGHTHRESHOLD,
221*4882a593Smuzhiyun 	FEAT_REG_FIFOLOWTHRESHOLD,
222*4882a593Smuzhiyun 	FEAT_REG_FIFOSIZE,
223*4882a593Smuzhiyun 	FEAT_REG_HORIZONTALACCU,
224*4882a593Smuzhiyun 	FEAT_REG_VERTICALACCU,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun struct dispc_reg_field {
228*4882a593Smuzhiyun 	u16 reg;
229*4882a593Smuzhiyun 	u8 high;
230*4882a593Smuzhiyun 	u8 low;
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun struct dispc_gamma_desc {
234*4882a593Smuzhiyun 	u32 len;
235*4882a593Smuzhiyun 	u32 bits;
236*4882a593Smuzhiyun 	u16 reg;
237*4882a593Smuzhiyun 	bool has_index;
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static const struct {
241*4882a593Smuzhiyun 	const char *name;
242*4882a593Smuzhiyun 	u32 vsync_irq;
243*4882a593Smuzhiyun 	u32 framedone_irq;
244*4882a593Smuzhiyun 	u32 sync_lost_irq;
245*4882a593Smuzhiyun 	struct dispc_gamma_desc gamma;
246*4882a593Smuzhiyun 	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
247*4882a593Smuzhiyun } mgr_desc[] = {
248*4882a593Smuzhiyun 	[OMAP_DSS_CHANNEL_LCD] = {
249*4882a593Smuzhiyun 		.name		= "LCD",
250*4882a593Smuzhiyun 		.vsync_irq	= DISPC_IRQ_VSYNC,
251*4882a593Smuzhiyun 		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
252*4882a593Smuzhiyun 		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
253*4882a593Smuzhiyun 		.gamma		= {
254*4882a593Smuzhiyun 			.len	= 256,
255*4882a593Smuzhiyun 			.bits	= 8,
256*4882a593Smuzhiyun 			.reg	= DISPC_GAMMA_TABLE0,
257*4882a593Smuzhiyun 			.has_index = true,
258*4882a593Smuzhiyun 		},
259*4882a593Smuzhiyun 		.reg_desc	= {
260*4882a593Smuzhiyun 			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
261*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
262*4882a593Smuzhiyun 			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
263*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
264*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
265*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
266*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
267*4882a593Smuzhiyun 			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
268*4882a593Smuzhiyun 			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
269*4882a593Smuzhiyun 		},
270*4882a593Smuzhiyun 	},
271*4882a593Smuzhiyun 	[OMAP_DSS_CHANNEL_DIGIT] = {
272*4882a593Smuzhiyun 		.name		= "DIGIT",
273*4882a593Smuzhiyun 		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
274*4882a593Smuzhiyun 		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
275*4882a593Smuzhiyun 		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
276*4882a593Smuzhiyun 		.gamma		= {
277*4882a593Smuzhiyun 			.len	= 1024,
278*4882a593Smuzhiyun 			.bits	= 10,
279*4882a593Smuzhiyun 			.reg	= DISPC_GAMMA_TABLE2,
280*4882a593Smuzhiyun 			.has_index = false,
281*4882a593Smuzhiyun 		},
282*4882a593Smuzhiyun 		.reg_desc	= {
283*4882a593Smuzhiyun 			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
284*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STNTFT]		= { },
285*4882a593Smuzhiyun 			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
286*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TFTDATALINES]	= { },
287*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STALLMODE]	= { },
288*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
289*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
290*4882a593Smuzhiyun 			[DISPC_MGR_FLD_CPR]		= { },
291*4882a593Smuzhiyun 			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
292*4882a593Smuzhiyun 		},
293*4882a593Smuzhiyun 	},
294*4882a593Smuzhiyun 	[OMAP_DSS_CHANNEL_LCD2] = {
295*4882a593Smuzhiyun 		.name		= "LCD2",
296*4882a593Smuzhiyun 		.vsync_irq	= DISPC_IRQ_VSYNC2,
297*4882a593Smuzhiyun 		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
298*4882a593Smuzhiyun 		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
299*4882a593Smuzhiyun 		.gamma		= {
300*4882a593Smuzhiyun 			.len	= 256,
301*4882a593Smuzhiyun 			.bits	= 8,
302*4882a593Smuzhiyun 			.reg	= DISPC_GAMMA_TABLE1,
303*4882a593Smuzhiyun 			.has_index = true,
304*4882a593Smuzhiyun 		},
305*4882a593Smuzhiyun 		.reg_desc	= {
306*4882a593Smuzhiyun 			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
307*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
308*4882a593Smuzhiyun 			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
309*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
310*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
311*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
312*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
313*4882a593Smuzhiyun 			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
314*4882a593Smuzhiyun 			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
315*4882a593Smuzhiyun 		},
316*4882a593Smuzhiyun 	},
317*4882a593Smuzhiyun 	[OMAP_DSS_CHANNEL_LCD3] = {
318*4882a593Smuzhiyun 		.name		= "LCD3",
319*4882a593Smuzhiyun 		.vsync_irq	= DISPC_IRQ_VSYNC3,
320*4882a593Smuzhiyun 		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
321*4882a593Smuzhiyun 		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
322*4882a593Smuzhiyun 		.gamma		= {
323*4882a593Smuzhiyun 			.len	= 256,
324*4882a593Smuzhiyun 			.bits	= 8,
325*4882a593Smuzhiyun 			.reg	= DISPC_GAMMA_TABLE3,
326*4882a593Smuzhiyun 			.has_index = true,
327*4882a593Smuzhiyun 		},
328*4882a593Smuzhiyun 		.reg_desc	= {
329*4882a593Smuzhiyun 			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
330*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
331*4882a593Smuzhiyun 			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
332*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
333*4882a593Smuzhiyun 			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
334*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
335*4882a593Smuzhiyun 			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
336*4882a593Smuzhiyun 			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
337*4882a593Smuzhiyun 			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
338*4882a593Smuzhiyun 		},
339*4882a593Smuzhiyun 	},
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static unsigned long dispc_fclk_rate(struct dispc_device *dispc);
343*4882a593Smuzhiyun static unsigned long dispc_core_clk_rate(struct dispc_device *dispc);
344*4882a593Smuzhiyun static unsigned long dispc_mgr_lclk_rate(struct dispc_device *dispc,
345*4882a593Smuzhiyun 					 enum omap_channel channel);
346*4882a593Smuzhiyun static unsigned long dispc_mgr_pclk_rate(struct dispc_device *dispc,
347*4882a593Smuzhiyun 					 enum omap_channel channel);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static unsigned long dispc_plane_pclk_rate(struct dispc_device *dispc,
350*4882a593Smuzhiyun 					   enum omap_plane_id plane);
351*4882a593Smuzhiyun static unsigned long dispc_plane_lclk_rate(struct dispc_device *dispc,
352*4882a593Smuzhiyun 					   enum omap_plane_id plane);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static void dispc_clear_irqstatus(struct dispc_device *dispc, u32 mask);
355*4882a593Smuzhiyun 
dispc_write_reg(struct dispc_device * dispc,u16 idx,u32 val)356*4882a593Smuzhiyun static inline void dispc_write_reg(struct dispc_device *dispc, u16 idx, u32 val)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	__raw_writel(val, dispc->base + idx);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
dispc_read_reg(struct dispc_device * dispc,u16 idx)361*4882a593Smuzhiyun static inline u32 dispc_read_reg(struct dispc_device *dispc, u16 idx)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	return __raw_readl(dispc->base + idx);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
mgr_fld_read(struct dispc_device * dispc,enum omap_channel channel,enum mgr_reg_fields regfld)366*4882a593Smuzhiyun static u32 mgr_fld_read(struct dispc_device *dispc, enum omap_channel channel,
367*4882a593Smuzhiyun 			enum mgr_reg_fields regfld)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	const struct dispc_reg_field *rfld = &mgr_desc[channel].reg_desc[regfld];
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return REG_GET(dispc, rfld->reg, rfld->high, rfld->low);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
mgr_fld_write(struct dispc_device * dispc,enum omap_channel channel,enum mgr_reg_fields regfld,int val)374*4882a593Smuzhiyun static void mgr_fld_write(struct dispc_device *dispc, enum omap_channel channel,
375*4882a593Smuzhiyun 			  enum mgr_reg_fields regfld, int val)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	const struct dispc_reg_field *rfld = &mgr_desc[channel].reg_desc[regfld];
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, rfld->reg, val, rfld->high, rfld->low);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
dispc_get_num_ovls(struct dispc_device * dispc)382*4882a593Smuzhiyun static int dispc_get_num_ovls(struct dispc_device *dispc)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	return dispc->feat->num_ovls;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
dispc_get_num_mgrs(struct dispc_device * dispc)387*4882a593Smuzhiyun static int dispc_get_num_mgrs(struct dispc_device *dispc)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	return dispc->feat->num_mgrs;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
dispc_get_reg_field(struct dispc_device * dispc,enum dispc_feat_reg_field id,u8 * start,u8 * end)392*4882a593Smuzhiyun static void dispc_get_reg_field(struct dispc_device *dispc,
393*4882a593Smuzhiyun 				enum dispc_feat_reg_field id,
394*4882a593Smuzhiyun 				u8 *start, u8 *end)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	BUG_ON(id >= dispc->feat->num_reg_fields);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	*start = dispc->feat->reg_fields[id].start;
399*4882a593Smuzhiyun 	*end = dispc->feat->reg_fields[id].end;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
dispc_has_feature(struct dispc_device * dispc,enum dispc_feature_id id)402*4882a593Smuzhiyun static bool dispc_has_feature(struct dispc_device *dispc,
403*4882a593Smuzhiyun 			      enum dispc_feature_id id)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	unsigned int i;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	for (i = 0; i < dispc->feat->num_features; i++) {
408*4882a593Smuzhiyun 		if (dispc->feat->features[i] == id)
409*4882a593Smuzhiyun 			return true;
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return false;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define SR(dispc, reg) \
416*4882a593Smuzhiyun 	dispc->ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(dispc, DISPC_##reg)
417*4882a593Smuzhiyun #define RR(dispc, reg) \
418*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_##reg, dispc->ctx[DISPC_##reg / sizeof(u32)])
419*4882a593Smuzhiyun 
dispc_save_context(struct dispc_device * dispc)420*4882a593Smuzhiyun static void dispc_save_context(struct dispc_device *dispc)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	int i, j;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	DSSDBG("dispc_save_context\n");
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	SR(dispc, IRQENABLE);
427*4882a593Smuzhiyun 	SR(dispc, CONTROL);
428*4882a593Smuzhiyun 	SR(dispc, CONFIG);
429*4882a593Smuzhiyun 	SR(dispc, LINE_NUMBER);
430*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) ||
431*4882a593Smuzhiyun 			dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER))
432*4882a593Smuzhiyun 		SR(dispc, GLOBAL_ALPHA);
433*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) {
434*4882a593Smuzhiyun 		SR(dispc, CONTROL2);
435*4882a593Smuzhiyun 		SR(dispc, CONFIG2);
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) {
438*4882a593Smuzhiyun 		SR(dispc, CONTROL3);
439*4882a593Smuzhiyun 		SR(dispc, CONFIG3);
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_mgrs(dispc); i++) {
443*4882a593Smuzhiyun 		SR(dispc, DEFAULT_COLOR(i));
444*4882a593Smuzhiyun 		SR(dispc, TRANS_COLOR(i));
445*4882a593Smuzhiyun 		SR(dispc, SIZE_MGR(i));
446*4882a593Smuzhiyun 		if (i == OMAP_DSS_CHANNEL_DIGIT)
447*4882a593Smuzhiyun 			continue;
448*4882a593Smuzhiyun 		SR(dispc, TIMING_H(i));
449*4882a593Smuzhiyun 		SR(dispc, TIMING_V(i));
450*4882a593Smuzhiyun 		SR(dispc, POL_FREQ(i));
451*4882a593Smuzhiyun 		SR(dispc, DIVISORo(i));
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		SR(dispc, DATA_CYCLE1(i));
454*4882a593Smuzhiyun 		SR(dispc, DATA_CYCLE2(i));
455*4882a593Smuzhiyun 		SR(dispc, DATA_CYCLE3(i));
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_CPR)) {
458*4882a593Smuzhiyun 			SR(dispc, CPR_COEF_R(i));
459*4882a593Smuzhiyun 			SR(dispc, CPR_COEF_G(i));
460*4882a593Smuzhiyun 			SR(dispc, CPR_COEF_B(i));
461*4882a593Smuzhiyun 		}
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_ovls(dispc); i++) {
465*4882a593Smuzhiyun 		SR(dispc, OVL_BA0(i));
466*4882a593Smuzhiyun 		SR(dispc, OVL_BA1(i));
467*4882a593Smuzhiyun 		SR(dispc, OVL_POSITION(i));
468*4882a593Smuzhiyun 		SR(dispc, OVL_SIZE(i));
469*4882a593Smuzhiyun 		SR(dispc, OVL_ATTRIBUTES(i));
470*4882a593Smuzhiyun 		SR(dispc, OVL_FIFO_THRESHOLD(i));
471*4882a593Smuzhiyun 		SR(dispc, OVL_ROW_INC(i));
472*4882a593Smuzhiyun 		SR(dispc, OVL_PIXEL_INC(i));
473*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_PRELOAD))
474*4882a593Smuzhiyun 			SR(dispc, OVL_PRELOAD(i));
475*4882a593Smuzhiyun 		if (i == OMAP_DSS_GFX) {
476*4882a593Smuzhiyun 			SR(dispc, OVL_WINDOW_SKIP(i));
477*4882a593Smuzhiyun 			SR(dispc, OVL_TABLE_BA(i));
478*4882a593Smuzhiyun 			continue;
479*4882a593Smuzhiyun 		}
480*4882a593Smuzhiyun 		SR(dispc, OVL_FIR(i));
481*4882a593Smuzhiyun 		SR(dispc, OVL_PICTURE_SIZE(i));
482*4882a593Smuzhiyun 		SR(dispc, OVL_ACCU0(i));
483*4882a593Smuzhiyun 		SR(dispc, OVL_ACCU1(i));
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
486*4882a593Smuzhiyun 			SR(dispc, OVL_FIR_COEF_H(i, j));
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
489*4882a593Smuzhiyun 			SR(dispc, OVL_FIR_COEF_HV(i, j));
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 		for (j = 0; j < 5; j++)
492*4882a593Smuzhiyun 			SR(dispc, OVL_CONV_COEF(i, j));
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) {
495*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
496*4882a593Smuzhiyun 				SR(dispc, OVL_FIR_COEF_V(i, j));
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
500*4882a593Smuzhiyun 			SR(dispc, OVL_BA0_UV(i));
501*4882a593Smuzhiyun 			SR(dispc, OVL_BA1_UV(i));
502*4882a593Smuzhiyun 			SR(dispc, OVL_FIR2(i));
503*4882a593Smuzhiyun 			SR(dispc, OVL_ACCU2_0(i));
504*4882a593Smuzhiyun 			SR(dispc, OVL_ACCU2_1(i));
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
507*4882a593Smuzhiyun 				SR(dispc, OVL_FIR_COEF_H2(i, j));
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
510*4882a593Smuzhiyun 				SR(dispc, OVL_FIR_COEF_HV2(i, j));
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
513*4882a593Smuzhiyun 				SR(dispc, OVL_FIR_COEF_V2(i, j));
514*4882a593Smuzhiyun 		}
515*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_ATTR2))
516*4882a593Smuzhiyun 			SR(dispc, OVL_ATTRIBUTES2(i));
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV))
520*4882a593Smuzhiyun 		SR(dispc, DIVISOR);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	dispc->ctx_valid = true;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	DSSDBG("context saved\n");
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
dispc_restore_context(struct dispc_device * dispc)527*4882a593Smuzhiyun static void dispc_restore_context(struct dispc_device *dispc)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	int i, j;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	DSSDBG("dispc_restore_context\n");
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	if (!dispc->ctx_valid)
534*4882a593Smuzhiyun 		return;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/*RR(dispc, IRQENABLE);*/
537*4882a593Smuzhiyun 	/*RR(dispc, CONTROL);*/
538*4882a593Smuzhiyun 	RR(dispc, CONFIG);
539*4882a593Smuzhiyun 	RR(dispc, LINE_NUMBER);
540*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) ||
541*4882a593Smuzhiyun 			dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER))
542*4882a593Smuzhiyun 		RR(dispc, GLOBAL_ALPHA);
543*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD2))
544*4882a593Smuzhiyun 		RR(dispc, CONFIG2);
545*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD3))
546*4882a593Smuzhiyun 		RR(dispc, CONFIG3);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_mgrs(dispc); i++) {
549*4882a593Smuzhiyun 		RR(dispc, DEFAULT_COLOR(i));
550*4882a593Smuzhiyun 		RR(dispc, TRANS_COLOR(i));
551*4882a593Smuzhiyun 		RR(dispc, SIZE_MGR(i));
552*4882a593Smuzhiyun 		if (i == OMAP_DSS_CHANNEL_DIGIT)
553*4882a593Smuzhiyun 			continue;
554*4882a593Smuzhiyun 		RR(dispc, TIMING_H(i));
555*4882a593Smuzhiyun 		RR(dispc, TIMING_V(i));
556*4882a593Smuzhiyun 		RR(dispc, POL_FREQ(i));
557*4882a593Smuzhiyun 		RR(dispc, DIVISORo(i));
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		RR(dispc, DATA_CYCLE1(i));
560*4882a593Smuzhiyun 		RR(dispc, DATA_CYCLE2(i));
561*4882a593Smuzhiyun 		RR(dispc, DATA_CYCLE3(i));
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_CPR)) {
564*4882a593Smuzhiyun 			RR(dispc, CPR_COEF_R(i));
565*4882a593Smuzhiyun 			RR(dispc, CPR_COEF_G(i));
566*4882a593Smuzhiyun 			RR(dispc, CPR_COEF_B(i));
567*4882a593Smuzhiyun 		}
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_ovls(dispc); i++) {
571*4882a593Smuzhiyun 		RR(dispc, OVL_BA0(i));
572*4882a593Smuzhiyun 		RR(dispc, OVL_BA1(i));
573*4882a593Smuzhiyun 		RR(dispc, OVL_POSITION(i));
574*4882a593Smuzhiyun 		RR(dispc, OVL_SIZE(i));
575*4882a593Smuzhiyun 		RR(dispc, OVL_ATTRIBUTES(i));
576*4882a593Smuzhiyun 		RR(dispc, OVL_FIFO_THRESHOLD(i));
577*4882a593Smuzhiyun 		RR(dispc, OVL_ROW_INC(i));
578*4882a593Smuzhiyun 		RR(dispc, OVL_PIXEL_INC(i));
579*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_PRELOAD))
580*4882a593Smuzhiyun 			RR(dispc, OVL_PRELOAD(i));
581*4882a593Smuzhiyun 		if (i == OMAP_DSS_GFX) {
582*4882a593Smuzhiyun 			RR(dispc, OVL_WINDOW_SKIP(i));
583*4882a593Smuzhiyun 			RR(dispc, OVL_TABLE_BA(i));
584*4882a593Smuzhiyun 			continue;
585*4882a593Smuzhiyun 		}
586*4882a593Smuzhiyun 		RR(dispc, OVL_FIR(i));
587*4882a593Smuzhiyun 		RR(dispc, OVL_PICTURE_SIZE(i));
588*4882a593Smuzhiyun 		RR(dispc, OVL_ACCU0(i));
589*4882a593Smuzhiyun 		RR(dispc, OVL_ACCU1(i));
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
592*4882a593Smuzhiyun 			RR(dispc, OVL_FIR_COEF_H(i, j));
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
595*4882a593Smuzhiyun 			RR(dispc, OVL_FIR_COEF_HV(i, j));
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		for (j = 0; j < 5; j++)
598*4882a593Smuzhiyun 			RR(dispc, OVL_CONV_COEF(i, j));
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) {
601*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
602*4882a593Smuzhiyun 				RR(dispc, OVL_FIR_COEF_V(i, j));
603*4882a593Smuzhiyun 		}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
606*4882a593Smuzhiyun 			RR(dispc, OVL_BA0_UV(i));
607*4882a593Smuzhiyun 			RR(dispc, OVL_BA1_UV(i));
608*4882a593Smuzhiyun 			RR(dispc, OVL_FIR2(i));
609*4882a593Smuzhiyun 			RR(dispc, OVL_ACCU2_0(i));
610*4882a593Smuzhiyun 			RR(dispc, OVL_ACCU2_1(i));
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
613*4882a593Smuzhiyun 				RR(dispc, OVL_FIR_COEF_H2(i, j));
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
616*4882a593Smuzhiyun 				RR(dispc, OVL_FIR_COEF_HV2(i, j));
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
619*4882a593Smuzhiyun 				RR(dispc, OVL_FIR_COEF_V2(i, j));
620*4882a593Smuzhiyun 		}
621*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_ATTR2))
622*4882a593Smuzhiyun 			RR(dispc, OVL_ATTRIBUTES2(i));
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV))
626*4882a593Smuzhiyun 		RR(dispc, DIVISOR);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* enable last, because LCD & DIGIT enable are here */
629*4882a593Smuzhiyun 	RR(dispc, CONTROL);
630*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD2))
631*4882a593Smuzhiyun 		RR(dispc, CONTROL2);
632*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD3))
633*4882a593Smuzhiyun 		RR(dispc, CONTROL3);
634*4882a593Smuzhiyun 	/* clear spurious SYNC_LOST_DIGIT interrupts */
635*4882a593Smuzhiyun 	dispc_clear_irqstatus(dispc, DISPC_IRQ_SYNC_LOST_DIGIT);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/*
638*4882a593Smuzhiyun 	 * enable last so IRQs won't trigger before
639*4882a593Smuzhiyun 	 * the context is fully restored
640*4882a593Smuzhiyun 	 */
641*4882a593Smuzhiyun 	RR(dispc, IRQENABLE);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	DSSDBG("context restored\n");
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #undef SR
647*4882a593Smuzhiyun #undef RR
648*4882a593Smuzhiyun 
dispc_runtime_get(struct dispc_device * dispc)649*4882a593Smuzhiyun int dispc_runtime_get(struct dispc_device *dispc)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	int r;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	DSSDBG("dispc_runtime_get\n");
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	r = pm_runtime_get_sync(&dispc->pdev->dev);
656*4882a593Smuzhiyun 	WARN_ON(r < 0);
657*4882a593Smuzhiyun 	return r < 0 ? r : 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
dispc_runtime_put(struct dispc_device * dispc)660*4882a593Smuzhiyun void dispc_runtime_put(struct dispc_device *dispc)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	int r;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	DSSDBG("dispc_runtime_put\n");
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	r = pm_runtime_put_sync(&dispc->pdev->dev);
667*4882a593Smuzhiyun 	WARN_ON(r < 0 && r != -ENOSYS);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
dispc_mgr_get_vsync_irq(struct dispc_device * dispc,enum omap_channel channel)670*4882a593Smuzhiyun static u32 dispc_mgr_get_vsync_irq(struct dispc_device *dispc,
671*4882a593Smuzhiyun 				   enum omap_channel channel)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	return mgr_desc[channel].vsync_irq;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
dispc_mgr_get_framedone_irq(struct dispc_device * dispc,enum omap_channel channel)676*4882a593Smuzhiyun static u32 dispc_mgr_get_framedone_irq(struct dispc_device *dispc,
677*4882a593Smuzhiyun 				       enum omap_channel channel)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc->feat->no_framedone_tv)
680*4882a593Smuzhiyun 		return 0;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	return mgr_desc[channel].framedone_irq;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
dispc_mgr_get_sync_lost_irq(struct dispc_device * dispc,enum omap_channel channel)685*4882a593Smuzhiyun static u32 dispc_mgr_get_sync_lost_irq(struct dispc_device *dispc,
686*4882a593Smuzhiyun 				       enum omap_channel channel)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	return mgr_desc[channel].sync_lost_irq;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
dispc_wb_get_framedone_irq(struct dispc_device * dispc)691*4882a593Smuzhiyun static u32 dispc_wb_get_framedone_irq(struct dispc_device *dispc)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	return DISPC_IRQ_FRAMEDONEWB;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
dispc_mgr_enable(struct dispc_device * dispc,enum omap_channel channel,bool enable)696*4882a593Smuzhiyun static void dispc_mgr_enable(struct dispc_device *dispc,
697*4882a593Smuzhiyun 			     enum omap_channel channel, bool enable)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	mgr_fld_write(dispc, channel, DISPC_MGR_FLD_ENABLE, enable);
700*4882a593Smuzhiyun 	/* flush posted write */
701*4882a593Smuzhiyun 	mgr_fld_read(dispc, channel, DISPC_MGR_FLD_ENABLE);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
dispc_mgr_is_enabled(struct dispc_device * dispc,enum omap_channel channel)704*4882a593Smuzhiyun static bool dispc_mgr_is_enabled(struct dispc_device *dispc,
705*4882a593Smuzhiyun 				 enum omap_channel channel)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	return !!mgr_fld_read(dispc, channel, DISPC_MGR_FLD_ENABLE);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun 
dispc_mgr_go_busy(struct dispc_device * dispc,enum omap_channel channel)710*4882a593Smuzhiyun static bool dispc_mgr_go_busy(struct dispc_device *dispc,
711*4882a593Smuzhiyun 			      enum omap_channel channel)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	return mgr_fld_read(dispc, channel, DISPC_MGR_FLD_GO) == 1;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
dispc_mgr_go(struct dispc_device * dispc,enum omap_channel channel)716*4882a593Smuzhiyun static void dispc_mgr_go(struct dispc_device *dispc, enum omap_channel channel)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	WARN_ON(!dispc_mgr_is_enabled(dispc, channel));
719*4882a593Smuzhiyun 	WARN_ON(dispc_mgr_go_busy(dispc, channel));
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	DSSDBG("GO %s\n", mgr_desc[channel].name);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	mgr_fld_write(dispc, channel, DISPC_MGR_FLD_GO, 1);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
dispc_wb_go_busy(struct dispc_device * dispc)726*4882a593Smuzhiyun static bool dispc_wb_go_busy(struct dispc_device *dispc)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	return REG_GET(dispc, DISPC_CONTROL2, 6, 6) == 1;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
dispc_wb_go(struct dispc_device * dispc)731*4882a593Smuzhiyun static void dispc_wb_go(struct dispc_device *dispc)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	enum omap_plane_id plane = OMAP_DSS_WB;
734*4882a593Smuzhiyun 	bool enable, go;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	enable = REG_GET(dispc, DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (!enable)
739*4882a593Smuzhiyun 		return;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	go = REG_GET(dispc, DISPC_CONTROL2, 6, 6) == 1;
742*4882a593Smuzhiyun 	if (go) {
743*4882a593Smuzhiyun 		DSSERR("GO bit not down for WB\n");
744*4882a593Smuzhiyun 		return;
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_CONTROL2, 1, 6, 6);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
dispc_ovl_write_firh_reg(struct dispc_device * dispc,enum omap_plane_id plane,int reg,u32 value)750*4882a593Smuzhiyun static void dispc_ovl_write_firh_reg(struct dispc_device *dispc,
751*4882a593Smuzhiyun 				     enum omap_plane_id plane, int reg,
752*4882a593Smuzhiyun 				     u32 value)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_H(plane, reg), value);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
dispc_ovl_write_firhv_reg(struct dispc_device * dispc,enum omap_plane_id plane,int reg,u32 value)757*4882a593Smuzhiyun static void dispc_ovl_write_firhv_reg(struct dispc_device *dispc,
758*4882a593Smuzhiyun 				      enum omap_plane_id plane, int reg,
759*4882a593Smuzhiyun 				      u32 value)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_HV(plane, reg), value);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun 
dispc_ovl_write_firv_reg(struct dispc_device * dispc,enum omap_plane_id plane,int reg,u32 value)764*4882a593Smuzhiyun static void dispc_ovl_write_firv_reg(struct dispc_device *dispc,
765*4882a593Smuzhiyun 				     enum omap_plane_id plane, int reg,
766*4882a593Smuzhiyun 				     u32 value)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_V(plane, reg), value);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
dispc_ovl_write_firh2_reg(struct dispc_device * dispc,enum omap_plane_id plane,int reg,u32 value)771*4882a593Smuzhiyun static void dispc_ovl_write_firh2_reg(struct dispc_device *dispc,
772*4882a593Smuzhiyun 				      enum omap_plane_id plane, int reg,
773*4882a593Smuzhiyun 				      u32 value)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_H2(plane, reg), value);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
dispc_ovl_write_firhv2_reg(struct dispc_device * dispc,enum omap_plane_id plane,int reg,u32 value)780*4882a593Smuzhiyun static void dispc_ovl_write_firhv2_reg(struct dispc_device *dispc,
781*4882a593Smuzhiyun 				       enum omap_plane_id plane, int reg,
782*4882a593Smuzhiyun 				       u32 value)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
dispc_ovl_write_firv2_reg(struct dispc_device * dispc,enum omap_plane_id plane,int reg,u32 value)789*4882a593Smuzhiyun static void dispc_ovl_write_firv2_reg(struct dispc_device *dispc,
790*4882a593Smuzhiyun 				      enum omap_plane_id plane, int reg,
791*4882a593Smuzhiyun 				      u32 value)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_V2(plane, reg), value);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
dispc_ovl_set_scale_coef(struct dispc_device * dispc,enum omap_plane_id plane,int fir_hinc,int fir_vinc,int five_taps,enum omap_color_component color_comp)798*4882a593Smuzhiyun static void dispc_ovl_set_scale_coef(struct dispc_device *dispc,
799*4882a593Smuzhiyun 				     enum omap_plane_id plane, int fir_hinc,
800*4882a593Smuzhiyun 				     int fir_vinc, int five_taps,
801*4882a593Smuzhiyun 				     enum omap_color_component color_comp)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	const struct dispc_coef *h_coef, *v_coef;
804*4882a593Smuzhiyun 	int i;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
807*4882a593Smuzhiyun 	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (!h_coef || !v_coef) {
810*4882a593Smuzhiyun 		dev_err(&dispc->pdev->dev, "%s: failed to find scale coefs\n",
811*4882a593Smuzhiyun 			__func__);
812*4882a593Smuzhiyun 		return;
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
816*4882a593Smuzhiyun 		u32 h, hv;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
819*4882a593Smuzhiyun 			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
820*4882a593Smuzhiyun 			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
821*4882a593Smuzhiyun 			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
822*4882a593Smuzhiyun 		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
823*4882a593Smuzhiyun 			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
824*4882a593Smuzhiyun 			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
825*4882a593Smuzhiyun 			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
828*4882a593Smuzhiyun 			dispc_ovl_write_firh_reg(dispc, plane, i, h);
829*4882a593Smuzhiyun 			dispc_ovl_write_firhv_reg(dispc, plane, i, hv);
830*4882a593Smuzhiyun 		} else {
831*4882a593Smuzhiyun 			dispc_ovl_write_firh2_reg(dispc, plane, i, h);
832*4882a593Smuzhiyun 			dispc_ovl_write_firhv2_reg(dispc, plane, i, hv);
833*4882a593Smuzhiyun 		}
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	}
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	if (five_taps) {
838*4882a593Smuzhiyun 		for (i = 0; i < 8; i++) {
839*4882a593Smuzhiyun 			u32 v;
840*4882a593Smuzhiyun 			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
841*4882a593Smuzhiyun 				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
842*4882a593Smuzhiyun 			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
843*4882a593Smuzhiyun 				dispc_ovl_write_firv_reg(dispc, plane, i, v);
844*4882a593Smuzhiyun 			else
845*4882a593Smuzhiyun 				dispc_ovl_write_firv2_reg(dispc, plane, i, v);
846*4882a593Smuzhiyun 		}
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun struct csc_coef_yuv2rgb {
851*4882a593Smuzhiyun 	int ry, rcb, rcr, gy, gcb, gcr, by, bcb, bcr;
852*4882a593Smuzhiyun 	bool full_range;
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun struct csc_coef_rgb2yuv {
856*4882a593Smuzhiyun 	int yr, yg, yb, cbr, cbg, cbb, crr, crg, crb;
857*4882a593Smuzhiyun 	bool full_range;
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun 
dispc_ovl_write_color_conv_coef(struct dispc_device * dispc,enum omap_plane_id plane,const struct csc_coef_yuv2rgb * ct)860*4882a593Smuzhiyun static void dispc_ovl_write_color_conv_coef(struct dispc_device *dispc,
861*4882a593Smuzhiyun 					    enum omap_plane_id plane,
862*4882a593Smuzhiyun 					    const struct csc_coef_yuv2rgb *ct)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
867*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
868*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
869*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
870*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun #undef CVAL
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun 
dispc_wb_write_color_conv_coef(struct dispc_device * dispc,const struct csc_coef_rgb2yuv * ct)877*4882a593Smuzhiyun static void dispc_wb_write_color_conv_coef(struct dispc_device *dispc,
878*4882a593Smuzhiyun 					   const struct csc_coef_rgb2yuv *ct)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun 	const enum omap_plane_id plane = OMAP_DSS_WB;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->yg,  ct->yr));
885*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->crr, ct->yb));
886*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->crb, ct->crg));
887*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->cbg, ct->cbr));
888*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->cbb));
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun #undef CVAL
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
dispc_setup_color_conv_coef(struct dispc_device * dispc)895*4882a593Smuzhiyun static void dispc_setup_color_conv_coef(struct dispc_device *dispc)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	int i;
898*4882a593Smuzhiyun 	int num_ovl = dispc_get_num_ovls(dispc);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* YUV -> RGB, ITU-R BT.601, limited range */
901*4882a593Smuzhiyun 	const struct csc_coef_yuv2rgb coefs_yuv2rgb_bt601_lim = {
902*4882a593Smuzhiyun 		298,    0,  409,	/* ry, rcb, rcr */
903*4882a593Smuzhiyun 		298, -100, -208,	/* gy, gcb, gcr */
904*4882a593Smuzhiyun 		298,  516,    0,	/* by, bcb, bcr */
905*4882a593Smuzhiyun 		false,			/* limited range */
906*4882a593Smuzhiyun 	};
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/* RGB -> YUV, ITU-R BT.601, limited range */
909*4882a593Smuzhiyun 	const struct csc_coef_rgb2yuv coefs_rgb2yuv_bt601_lim = {
910*4882a593Smuzhiyun 		 66, 129,  25,		/* yr,   yg,  yb */
911*4882a593Smuzhiyun 		-38, -74, 112,		/* cbr, cbg, cbb */
912*4882a593Smuzhiyun 		112, -94, -18,		/* crr, crg, crb */
913*4882a593Smuzhiyun 		false,			/* limited range */
914*4882a593Smuzhiyun 	};
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	for (i = 1; i < num_ovl; i++)
917*4882a593Smuzhiyun 		dispc_ovl_write_color_conv_coef(dispc, i, &coefs_yuv2rgb_bt601_lim);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	if (dispc->feat->has_writeback)
920*4882a593Smuzhiyun 		dispc_wb_write_color_conv_coef(dispc, &coefs_rgb2yuv_bt601_lim);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
dispc_ovl_set_ba0(struct dispc_device * dispc,enum omap_plane_id plane,u32 paddr)923*4882a593Smuzhiyun static void dispc_ovl_set_ba0(struct dispc_device *dispc,
924*4882a593Smuzhiyun 			      enum omap_plane_id plane, u32 paddr)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_BA0(plane), paddr);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
dispc_ovl_set_ba1(struct dispc_device * dispc,enum omap_plane_id plane,u32 paddr)929*4882a593Smuzhiyun static void dispc_ovl_set_ba1(struct dispc_device *dispc,
930*4882a593Smuzhiyun 			      enum omap_plane_id plane, u32 paddr)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_BA1(plane), paddr);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
dispc_ovl_set_ba0_uv(struct dispc_device * dispc,enum omap_plane_id plane,u32 paddr)935*4882a593Smuzhiyun static void dispc_ovl_set_ba0_uv(struct dispc_device *dispc,
936*4882a593Smuzhiyun 				 enum omap_plane_id plane, u32 paddr)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_BA0_UV(plane), paddr);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
dispc_ovl_set_ba1_uv(struct dispc_device * dispc,enum omap_plane_id plane,u32 paddr)941*4882a593Smuzhiyun static void dispc_ovl_set_ba1_uv(struct dispc_device *dispc,
942*4882a593Smuzhiyun 				 enum omap_plane_id plane, u32 paddr)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_BA1_UV(plane), paddr);
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
dispc_ovl_set_pos(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_overlay_caps caps,int x,int y)947*4882a593Smuzhiyun static void dispc_ovl_set_pos(struct dispc_device *dispc,
948*4882a593Smuzhiyun 			      enum omap_plane_id plane,
949*4882a593Smuzhiyun 			      enum omap_overlay_caps caps, int x, int y)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	u32 val;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
954*4882a593Smuzhiyun 		return;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_POSITION(plane), val);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
dispc_ovl_set_input_size(struct dispc_device * dispc,enum omap_plane_id plane,int width,int height)961*4882a593Smuzhiyun static void dispc_ovl_set_input_size(struct dispc_device *dispc,
962*4882a593Smuzhiyun 				     enum omap_plane_id plane, int width,
963*4882a593Smuzhiyun 				     int height)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
968*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_OVL_SIZE(plane), val);
969*4882a593Smuzhiyun 	else
970*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_OVL_PICTURE_SIZE(plane), val);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
dispc_ovl_set_output_size(struct dispc_device * dispc,enum omap_plane_id plane,int width,int height)973*4882a593Smuzhiyun static void dispc_ovl_set_output_size(struct dispc_device *dispc,
974*4882a593Smuzhiyun 				      enum omap_plane_id plane, int width,
975*4882a593Smuzhiyun 				      int height)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	u32 val;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB)
984*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_OVL_PICTURE_SIZE(plane), val);
985*4882a593Smuzhiyun 	else
986*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_OVL_SIZE(plane), val);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun 
dispc_ovl_set_zorder(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_overlay_caps caps,u8 zorder)989*4882a593Smuzhiyun static void dispc_ovl_set_zorder(struct dispc_device *dispc,
990*4882a593Smuzhiyun 				 enum omap_plane_id plane,
991*4882a593Smuzhiyun 				 enum omap_overlay_caps caps, u8 zorder)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
994*4882a593Smuzhiyun 		return;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
dispc_ovl_enable_zorder_planes(struct dispc_device * dispc)999*4882a593Smuzhiyun static void dispc_ovl_enable_zorder_planes(struct dispc_device *dispc)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	int i;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER))
1004*4882a593Smuzhiyun 		return;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_ovls(dispc); i++)
1007*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
dispc_ovl_set_pre_mult_alpha(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_overlay_caps caps,bool enable)1010*4882a593Smuzhiyun static void dispc_ovl_set_pre_mult_alpha(struct dispc_device *dispc,
1011*4882a593Smuzhiyun 					 enum omap_plane_id plane,
1012*4882a593Smuzhiyun 					 enum omap_overlay_caps caps,
1013*4882a593Smuzhiyun 					 bool enable)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
1016*4882a593Smuzhiyun 		return;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
dispc_ovl_setup_global_alpha(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_overlay_caps caps,u8 global_alpha)1021*4882a593Smuzhiyun static void dispc_ovl_setup_global_alpha(struct dispc_device *dispc,
1022*4882a593Smuzhiyun 					 enum omap_plane_id plane,
1023*4882a593Smuzhiyun 					 enum omap_overlay_caps caps,
1024*4882a593Smuzhiyun 					 u8 global_alpha)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun 	static const unsigned int shifts[] = { 0, 8, 16, 24, };
1027*4882a593Smuzhiyun 	int shift;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
1030*4882a593Smuzhiyun 		return;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	shift = shifts[plane];
1033*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
dispc_ovl_set_pix_inc(struct dispc_device * dispc,enum omap_plane_id plane,s32 inc)1036*4882a593Smuzhiyun static void dispc_ovl_set_pix_inc(struct dispc_device *dispc,
1037*4882a593Smuzhiyun 				  enum omap_plane_id plane, s32 inc)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_PIXEL_INC(plane), inc);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
dispc_ovl_set_row_inc(struct dispc_device * dispc,enum omap_plane_id plane,s32 inc)1042*4882a593Smuzhiyun static void dispc_ovl_set_row_inc(struct dispc_device *dispc,
1043*4882a593Smuzhiyun 				  enum omap_plane_id plane, s32 inc)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ROW_INC(plane), inc);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
dispc_ovl_set_color_mode(struct dispc_device * dispc,enum omap_plane_id plane,u32 fourcc)1048*4882a593Smuzhiyun static void dispc_ovl_set_color_mode(struct dispc_device *dispc,
1049*4882a593Smuzhiyun 				     enum omap_plane_id plane, u32 fourcc)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun 	u32 m = 0;
1052*4882a593Smuzhiyun 	if (plane != OMAP_DSS_GFX) {
1053*4882a593Smuzhiyun 		switch (fourcc) {
1054*4882a593Smuzhiyun 		case DRM_FORMAT_NV12:
1055*4882a593Smuzhiyun 			m = 0x0; break;
1056*4882a593Smuzhiyun 		case DRM_FORMAT_XRGB4444:
1057*4882a593Smuzhiyun 			m = 0x1; break;
1058*4882a593Smuzhiyun 		case DRM_FORMAT_RGBA4444:
1059*4882a593Smuzhiyun 			m = 0x2; break;
1060*4882a593Smuzhiyun 		case DRM_FORMAT_RGBX4444:
1061*4882a593Smuzhiyun 			m = 0x4; break;
1062*4882a593Smuzhiyun 		case DRM_FORMAT_ARGB4444:
1063*4882a593Smuzhiyun 			m = 0x5; break;
1064*4882a593Smuzhiyun 		case DRM_FORMAT_RGB565:
1065*4882a593Smuzhiyun 			m = 0x6; break;
1066*4882a593Smuzhiyun 		case DRM_FORMAT_ARGB1555:
1067*4882a593Smuzhiyun 			m = 0x7; break;
1068*4882a593Smuzhiyun 		case DRM_FORMAT_XRGB8888:
1069*4882a593Smuzhiyun 			m = 0x8; break;
1070*4882a593Smuzhiyun 		case DRM_FORMAT_RGB888:
1071*4882a593Smuzhiyun 			m = 0x9; break;
1072*4882a593Smuzhiyun 		case DRM_FORMAT_YUYV:
1073*4882a593Smuzhiyun 			m = 0xa; break;
1074*4882a593Smuzhiyun 		case DRM_FORMAT_UYVY:
1075*4882a593Smuzhiyun 			m = 0xb; break;
1076*4882a593Smuzhiyun 		case DRM_FORMAT_ARGB8888:
1077*4882a593Smuzhiyun 			m = 0xc; break;
1078*4882a593Smuzhiyun 		case DRM_FORMAT_RGBA8888:
1079*4882a593Smuzhiyun 			m = 0xd; break;
1080*4882a593Smuzhiyun 		case DRM_FORMAT_RGBX8888:
1081*4882a593Smuzhiyun 			m = 0xe; break;
1082*4882a593Smuzhiyun 		case DRM_FORMAT_XRGB1555:
1083*4882a593Smuzhiyun 			m = 0xf; break;
1084*4882a593Smuzhiyun 		default:
1085*4882a593Smuzhiyun 			BUG(); return;
1086*4882a593Smuzhiyun 		}
1087*4882a593Smuzhiyun 	} else {
1088*4882a593Smuzhiyun 		switch (fourcc) {
1089*4882a593Smuzhiyun 		case DRM_FORMAT_RGBX4444:
1090*4882a593Smuzhiyun 			m = 0x4; break;
1091*4882a593Smuzhiyun 		case DRM_FORMAT_ARGB4444:
1092*4882a593Smuzhiyun 			m = 0x5; break;
1093*4882a593Smuzhiyun 		case DRM_FORMAT_RGB565:
1094*4882a593Smuzhiyun 			m = 0x6; break;
1095*4882a593Smuzhiyun 		case DRM_FORMAT_ARGB1555:
1096*4882a593Smuzhiyun 			m = 0x7; break;
1097*4882a593Smuzhiyun 		case DRM_FORMAT_XRGB8888:
1098*4882a593Smuzhiyun 			m = 0x8; break;
1099*4882a593Smuzhiyun 		case DRM_FORMAT_RGB888:
1100*4882a593Smuzhiyun 			m = 0x9; break;
1101*4882a593Smuzhiyun 		case DRM_FORMAT_XRGB4444:
1102*4882a593Smuzhiyun 			m = 0xa; break;
1103*4882a593Smuzhiyun 		case DRM_FORMAT_RGBA4444:
1104*4882a593Smuzhiyun 			m = 0xb; break;
1105*4882a593Smuzhiyun 		case DRM_FORMAT_ARGB8888:
1106*4882a593Smuzhiyun 			m = 0xc; break;
1107*4882a593Smuzhiyun 		case DRM_FORMAT_RGBA8888:
1108*4882a593Smuzhiyun 			m = 0xd; break;
1109*4882a593Smuzhiyun 		case DRM_FORMAT_RGBX8888:
1110*4882a593Smuzhiyun 			m = 0xe; break;
1111*4882a593Smuzhiyun 		case DRM_FORMAT_XRGB1555:
1112*4882a593Smuzhiyun 			m = 0xf; break;
1113*4882a593Smuzhiyun 		default:
1114*4882a593Smuzhiyun 			BUG(); return;
1115*4882a593Smuzhiyun 		}
1116*4882a593Smuzhiyun 	}
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun 
dispc_ovl_configure_burst_type(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_dss_rotation_type rotation)1121*4882a593Smuzhiyun static void dispc_ovl_configure_burst_type(struct dispc_device *dispc,
1122*4882a593Smuzhiyun 					   enum omap_plane_id plane,
1123*4882a593Smuzhiyun 					   enum omap_dss_rotation_type rotation)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_BURST_2D) == 0)
1126*4882a593Smuzhiyun 		return;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (rotation == OMAP_DSS_ROT_TILER)
1129*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
1130*4882a593Smuzhiyun 	else
1131*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun 
dispc_ovl_set_channel_out(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_channel channel)1134*4882a593Smuzhiyun static void dispc_ovl_set_channel_out(struct dispc_device *dispc,
1135*4882a593Smuzhiyun 				      enum omap_plane_id plane,
1136*4882a593Smuzhiyun 				      enum omap_channel channel)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun 	int shift;
1139*4882a593Smuzhiyun 	u32 val;
1140*4882a593Smuzhiyun 	int chan = 0, chan2 = 0;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	switch (plane) {
1143*4882a593Smuzhiyun 	case OMAP_DSS_GFX:
1144*4882a593Smuzhiyun 		shift = 8;
1145*4882a593Smuzhiyun 		break;
1146*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO1:
1147*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO2:
1148*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO3:
1149*4882a593Smuzhiyun 		shift = 16;
1150*4882a593Smuzhiyun 		break;
1151*4882a593Smuzhiyun 	default:
1152*4882a593Smuzhiyun 		BUG();
1153*4882a593Smuzhiyun 		return;
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
1157*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) {
1158*4882a593Smuzhiyun 		switch (channel) {
1159*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD:
1160*4882a593Smuzhiyun 			chan = 0;
1161*4882a593Smuzhiyun 			chan2 = 0;
1162*4882a593Smuzhiyun 			break;
1163*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_DIGIT:
1164*4882a593Smuzhiyun 			chan = 1;
1165*4882a593Smuzhiyun 			chan2 = 0;
1166*4882a593Smuzhiyun 			break;
1167*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD2:
1168*4882a593Smuzhiyun 			chan = 0;
1169*4882a593Smuzhiyun 			chan2 = 1;
1170*4882a593Smuzhiyun 			break;
1171*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_LCD3:
1172*4882a593Smuzhiyun 			if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) {
1173*4882a593Smuzhiyun 				chan = 0;
1174*4882a593Smuzhiyun 				chan2 = 2;
1175*4882a593Smuzhiyun 			} else {
1176*4882a593Smuzhiyun 				BUG();
1177*4882a593Smuzhiyun 				return;
1178*4882a593Smuzhiyun 			}
1179*4882a593Smuzhiyun 			break;
1180*4882a593Smuzhiyun 		case OMAP_DSS_CHANNEL_WB:
1181*4882a593Smuzhiyun 			chan = 0;
1182*4882a593Smuzhiyun 			chan2 = 3;
1183*4882a593Smuzhiyun 			break;
1184*4882a593Smuzhiyun 		default:
1185*4882a593Smuzhiyun 			BUG();
1186*4882a593Smuzhiyun 			return;
1187*4882a593Smuzhiyun 		}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		val = FLD_MOD(val, chan, shift, shift);
1190*4882a593Smuzhiyun 		val = FLD_MOD(val, chan2, 31, 30);
1191*4882a593Smuzhiyun 	} else {
1192*4882a593Smuzhiyun 		val = FLD_MOD(val, channel, shift, shift);
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), val);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun 
dispc_ovl_get_channel_out(struct dispc_device * dispc,enum omap_plane_id plane)1197*4882a593Smuzhiyun static enum omap_channel dispc_ovl_get_channel_out(struct dispc_device *dispc,
1198*4882a593Smuzhiyun 						   enum omap_plane_id plane)
1199*4882a593Smuzhiyun {
1200*4882a593Smuzhiyun 	int shift;
1201*4882a593Smuzhiyun 	u32 val;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	switch (plane) {
1204*4882a593Smuzhiyun 	case OMAP_DSS_GFX:
1205*4882a593Smuzhiyun 		shift = 8;
1206*4882a593Smuzhiyun 		break;
1207*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO1:
1208*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO2:
1209*4882a593Smuzhiyun 	case OMAP_DSS_VIDEO3:
1210*4882a593Smuzhiyun 		shift = 16;
1211*4882a593Smuzhiyun 		break;
1212*4882a593Smuzhiyun 	default:
1213*4882a593Smuzhiyun 		BUG();
1214*4882a593Smuzhiyun 		return 0;
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	if (FLD_GET(val, shift, shift) == 1)
1220*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_DIGIT;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_MGR_LCD2))
1223*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	switch (FLD_GET(val, 31, 30)) {
1226*4882a593Smuzhiyun 	case 0:
1227*4882a593Smuzhiyun 	default:
1228*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD;
1229*4882a593Smuzhiyun 	case 1:
1230*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD2;
1231*4882a593Smuzhiyun 	case 2:
1232*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_LCD3;
1233*4882a593Smuzhiyun 	case 3:
1234*4882a593Smuzhiyun 		return OMAP_DSS_CHANNEL_WB;
1235*4882a593Smuzhiyun 	}
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
dispc_ovl_set_burst_size(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_burst_size burst_size)1238*4882a593Smuzhiyun static void dispc_ovl_set_burst_size(struct dispc_device *dispc,
1239*4882a593Smuzhiyun 				     enum omap_plane_id plane,
1240*4882a593Smuzhiyun 				     enum omap_burst_size burst_size)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	static const unsigned int shifts[] = { 6, 14, 14, 14, 14, };
1243*4882a593Smuzhiyun 	int shift;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	shift = shifts[plane];
1246*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), burst_size,
1247*4882a593Smuzhiyun 		    shift + 1, shift);
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun 
dispc_configure_burst_sizes(struct dispc_device * dispc)1250*4882a593Smuzhiyun static void dispc_configure_burst_sizes(struct dispc_device *dispc)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun 	int i;
1253*4882a593Smuzhiyun 	const int burst_size = BURST_SIZE_X8;
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	/* Configure burst size always to maximum size */
1256*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_ovls(dispc); ++i)
1257*4882a593Smuzhiyun 		dispc_ovl_set_burst_size(dispc, i, burst_size);
1258*4882a593Smuzhiyun 	if (dispc->feat->has_writeback)
1259*4882a593Smuzhiyun 		dispc_ovl_set_burst_size(dispc, OMAP_DSS_WB, burst_size);
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
dispc_ovl_get_burst_size(struct dispc_device * dispc,enum omap_plane_id plane)1262*4882a593Smuzhiyun static u32 dispc_ovl_get_burst_size(struct dispc_device *dispc,
1263*4882a593Smuzhiyun 				    enum omap_plane_id plane)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun 	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1266*4882a593Smuzhiyun 	return dispc->feat->burst_size_unit * 8;
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
dispc_ovl_color_mode_supported(struct dispc_device * dispc,enum omap_plane_id plane,u32 fourcc)1269*4882a593Smuzhiyun static bool dispc_ovl_color_mode_supported(struct dispc_device *dispc,
1270*4882a593Smuzhiyun 					   enum omap_plane_id plane, u32 fourcc)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	const u32 *modes;
1273*4882a593Smuzhiyun 	unsigned int i;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	modes = dispc->feat->supported_color_modes[plane];
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	for (i = 0; modes[i]; ++i) {
1278*4882a593Smuzhiyun 		if (modes[i] == fourcc)
1279*4882a593Smuzhiyun 			return true;
1280*4882a593Smuzhiyun 	}
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	return false;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
dispc_ovl_get_color_modes(struct dispc_device * dispc,enum omap_plane_id plane)1285*4882a593Smuzhiyun static const u32 *dispc_ovl_get_color_modes(struct dispc_device *dispc,
1286*4882a593Smuzhiyun 					    enum omap_plane_id plane)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	return dispc->feat->supported_color_modes[plane];
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
dispc_mgr_enable_cpr(struct dispc_device * dispc,enum omap_channel channel,bool enable)1291*4882a593Smuzhiyun static void dispc_mgr_enable_cpr(struct dispc_device *dispc,
1292*4882a593Smuzhiyun 				 enum omap_channel channel, bool enable)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun 	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1295*4882a593Smuzhiyun 		return;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	mgr_fld_write(dispc, channel, DISPC_MGR_FLD_CPR, enable);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun 
dispc_mgr_set_cpr_coef(struct dispc_device * dispc,enum omap_channel channel,const struct omap_dss_cpr_coefs * coefs)1300*4882a593Smuzhiyun static void dispc_mgr_set_cpr_coef(struct dispc_device *dispc,
1301*4882a593Smuzhiyun 				   enum omap_channel channel,
1302*4882a593Smuzhiyun 				   const struct omap_dss_cpr_coefs *coefs)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	u32 coef_r, coef_g, coef_b;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	if (!dss_mgr_is_lcd(channel))
1307*4882a593Smuzhiyun 		return;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1310*4882a593Smuzhiyun 		FLD_VAL(coefs->rb, 9, 0);
1311*4882a593Smuzhiyun 	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1312*4882a593Smuzhiyun 		FLD_VAL(coefs->gb, 9, 0);
1313*4882a593Smuzhiyun 	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1314*4882a593Smuzhiyun 		FLD_VAL(coefs->bb, 9, 0);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_CPR_COEF_R(channel), coef_r);
1317*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_CPR_COEF_G(channel), coef_g);
1318*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_CPR_COEF_B(channel), coef_b);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
dispc_ovl_set_vid_color_conv(struct dispc_device * dispc,enum omap_plane_id plane,bool enable)1321*4882a593Smuzhiyun static void dispc_ovl_set_vid_color_conv(struct dispc_device *dispc,
1322*4882a593Smuzhiyun 					 enum omap_plane_id plane, bool enable)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun 	u32 val;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
1329*4882a593Smuzhiyun 	val = FLD_MOD(val, enable, 9, 9);
1330*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), val);
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun 
dispc_ovl_enable_replication(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_overlay_caps caps,bool enable)1333*4882a593Smuzhiyun static void dispc_ovl_enable_replication(struct dispc_device *dispc,
1334*4882a593Smuzhiyun 					 enum omap_plane_id plane,
1335*4882a593Smuzhiyun 					 enum omap_overlay_caps caps,
1336*4882a593Smuzhiyun 					 bool enable)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun 	static const unsigned int shifts[] = { 5, 10, 10, 10 };
1339*4882a593Smuzhiyun 	int shift;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1342*4882a593Smuzhiyun 		return;
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	shift = shifts[plane];
1345*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun 
dispc_mgr_set_size(struct dispc_device * dispc,enum omap_channel channel,u16 width,u16 height)1348*4882a593Smuzhiyun static void dispc_mgr_set_size(struct dispc_device *dispc,
1349*4882a593Smuzhiyun 			       enum omap_channel channel, u16 width, u16 height)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun 	u32 val;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	val = FLD_VAL(height - 1, dispc->feat->mgr_height_start, 16) |
1354*4882a593Smuzhiyun 		FLD_VAL(width - 1, dispc->feat->mgr_width_start, 0);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_SIZE_MGR(channel), val);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun 
dispc_init_fifos(struct dispc_device * dispc)1359*4882a593Smuzhiyun static void dispc_init_fifos(struct dispc_device *dispc)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun 	u32 size;
1362*4882a593Smuzhiyun 	int fifo;
1363*4882a593Smuzhiyun 	u8 start, end;
1364*4882a593Smuzhiyun 	u32 unit;
1365*4882a593Smuzhiyun 	int i;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	unit = dispc->feat->buffer_size_unit;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	dispc_get_reg_field(dispc, FEAT_REG_FIFOSIZE, &start, &end);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	for (fifo = 0; fifo < dispc->feat->num_fifos; ++fifo) {
1372*4882a593Smuzhiyun 		size = REG_GET(dispc, DISPC_OVL_FIFO_SIZE_STATUS(fifo),
1373*4882a593Smuzhiyun 			       start, end);
1374*4882a593Smuzhiyun 		size *= unit;
1375*4882a593Smuzhiyun 		dispc->fifo_size[fifo] = size;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 		/*
1378*4882a593Smuzhiyun 		 * By default fifos are mapped directly to overlays, fifo 0 to
1379*4882a593Smuzhiyun 		 * ovl 0, fifo 1 to ovl 1, etc.
1380*4882a593Smuzhiyun 		 */
1381*4882a593Smuzhiyun 		dispc->fifo_assignment[fifo] = fifo;
1382*4882a593Smuzhiyun 	}
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	/*
1385*4882a593Smuzhiyun 	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1386*4882a593Smuzhiyun 	 * causes problems with certain use cases, like using the tiler in 2D
1387*4882a593Smuzhiyun 	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1388*4882a593Smuzhiyun 	 * giving GFX plane a larger fifo. WB but should work fine with a
1389*4882a593Smuzhiyun 	 * smaller fifo.
1390*4882a593Smuzhiyun 	 */
1391*4882a593Smuzhiyun 	if (dispc->feat->gfx_fifo_workaround) {
1392*4882a593Smuzhiyun 		u32 v;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 		v = dispc_read_reg(dispc, DISPC_GLOBAL_BUFFER);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1397*4882a593Smuzhiyun 		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1398*4882a593Smuzhiyun 		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1399*4882a593Smuzhiyun 		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_GLOBAL_BUFFER, v);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 		dispc->fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1404*4882a593Smuzhiyun 		dispc->fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1405*4882a593Smuzhiyun 	}
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	/*
1408*4882a593Smuzhiyun 	 * Setup default fifo thresholds.
1409*4882a593Smuzhiyun 	 */
1410*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_ovls(dispc); ++i) {
1411*4882a593Smuzhiyun 		u32 low, high;
1412*4882a593Smuzhiyun 		const bool use_fifomerge = false;
1413*4882a593Smuzhiyun 		const bool manual_update = false;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 		dispc_ovl_compute_fifo_thresholds(dispc, i, &low, &high,
1416*4882a593Smuzhiyun 						  use_fifomerge, manual_update);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 		dispc_ovl_set_fifo_threshold(dispc, i, low, high);
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	if (dispc->feat->has_writeback) {
1422*4882a593Smuzhiyun 		u32 low, high;
1423*4882a593Smuzhiyun 		const bool use_fifomerge = false;
1424*4882a593Smuzhiyun 		const bool manual_update = false;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 		dispc_ovl_compute_fifo_thresholds(dispc, OMAP_DSS_WB,
1427*4882a593Smuzhiyun 						  &low, &high, use_fifomerge,
1428*4882a593Smuzhiyun 						  manual_update);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 		dispc_ovl_set_fifo_threshold(dispc, OMAP_DSS_WB, low, high);
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun 
dispc_ovl_get_fifo_size(struct dispc_device * dispc,enum omap_plane_id plane)1434*4882a593Smuzhiyun static u32 dispc_ovl_get_fifo_size(struct dispc_device *dispc,
1435*4882a593Smuzhiyun 				   enum omap_plane_id plane)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 	int fifo;
1438*4882a593Smuzhiyun 	u32 size = 0;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	for (fifo = 0; fifo < dispc->feat->num_fifos; ++fifo) {
1441*4882a593Smuzhiyun 		if (dispc->fifo_assignment[fifo] == plane)
1442*4882a593Smuzhiyun 			size += dispc->fifo_size[fifo];
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	return size;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun 
dispc_ovl_set_fifo_threshold(struct dispc_device * dispc,enum omap_plane_id plane,u32 low,u32 high)1448*4882a593Smuzhiyun void dispc_ovl_set_fifo_threshold(struct dispc_device *dispc,
1449*4882a593Smuzhiyun 				  enum omap_plane_id plane,
1450*4882a593Smuzhiyun 				  u32 low, u32 high)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun 	u8 hi_start, hi_end, lo_start, lo_end;
1453*4882a593Smuzhiyun 	u32 unit;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	unit = dispc->feat->buffer_size_unit;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	WARN_ON(low % unit != 0);
1458*4882a593Smuzhiyun 	WARN_ON(high % unit != 0);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	low /= unit;
1461*4882a593Smuzhiyun 	high /= unit;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	dispc_get_reg_field(dispc, FEAT_REG_FIFOHIGHTHRESHOLD,
1464*4882a593Smuzhiyun 			    &hi_start, &hi_end);
1465*4882a593Smuzhiyun 	dispc_get_reg_field(dispc, FEAT_REG_FIFOLOWTHRESHOLD,
1466*4882a593Smuzhiyun 			    &lo_start, &lo_end);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
1469*4882a593Smuzhiyun 			plane,
1470*4882a593Smuzhiyun 			REG_GET(dispc, DISPC_OVL_FIFO_THRESHOLD(plane),
1471*4882a593Smuzhiyun 				lo_start, lo_end) * unit,
1472*4882a593Smuzhiyun 			REG_GET(dispc, DISPC_OVL_FIFO_THRESHOLD(plane),
1473*4882a593Smuzhiyun 				hi_start, hi_end) * unit,
1474*4882a593Smuzhiyun 			low * unit, high * unit);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_FIFO_THRESHOLD(plane),
1477*4882a593Smuzhiyun 			FLD_VAL(high, hi_start, hi_end) |
1478*4882a593Smuzhiyun 			FLD_VAL(low, lo_start, lo_end));
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	/*
1481*4882a593Smuzhiyun 	 * configure the preload to the pipeline's high threhold, if HT it's too
1482*4882a593Smuzhiyun 	 * large for the preload field, set the threshold to the maximum value
1483*4882a593Smuzhiyun 	 * that can be held by the preload register
1484*4882a593Smuzhiyun 	 */
1485*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_PRELOAD) &&
1486*4882a593Smuzhiyun 	    dispc->feat->set_max_preload && plane != OMAP_DSS_WB)
1487*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_OVL_PRELOAD(plane),
1488*4882a593Smuzhiyun 				min(high, 0xfffu));
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun 
dispc_enable_fifomerge(struct dispc_device * dispc,bool enable)1491*4882a593Smuzhiyun void dispc_enable_fifomerge(struct dispc_device *dispc, bool enable)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_FIFO_MERGE)) {
1494*4882a593Smuzhiyun 		WARN_ON(enable);
1495*4882a593Smuzhiyun 		return;
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1499*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_CONFIG, enable ? 1 : 0, 14, 14);
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun 
dispc_ovl_compute_fifo_thresholds(struct dispc_device * dispc,enum omap_plane_id plane,u32 * fifo_low,u32 * fifo_high,bool use_fifomerge,bool manual_update)1502*4882a593Smuzhiyun void dispc_ovl_compute_fifo_thresholds(struct dispc_device *dispc,
1503*4882a593Smuzhiyun 				       enum omap_plane_id plane,
1504*4882a593Smuzhiyun 				       u32 *fifo_low, u32 *fifo_high,
1505*4882a593Smuzhiyun 				       bool use_fifomerge, bool manual_update)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun 	/*
1508*4882a593Smuzhiyun 	 * All sizes are in bytes. Both the buffer and burst are made of
1509*4882a593Smuzhiyun 	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1510*4882a593Smuzhiyun 	 */
1511*4882a593Smuzhiyun 	unsigned int buf_unit = dispc->feat->buffer_size_unit;
1512*4882a593Smuzhiyun 	unsigned int ovl_fifo_size, total_fifo_size, burst_size;
1513*4882a593Smuzhiyun 	int i;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	burst_size = dispc_ovl_get_burst_size(dispc, plane);
1516*4882a593Smuzhiyun 	ovl_fifo_size = dispc_ovl_get_fifo_size(dispc, plane);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	if (use_fifomerge) {
1519*4882a593Smuzhiyun 		total_fifo_size = 0;
1520*4882a593Smuzhiyun 		for (i = 0; i < dispc_get_num_ovls(dispc); ++i)
1521*4882a593Smuzhiyun 			total_fifo_size += dispc_ovl_get_fifo_size(dispc, i);
1522*4882a593Smuzhiyun 	} else {
1523*4882a593Smuzhiyun 		total_fifo_size = ovl_fifo_size;
1524*4882a593Smuzhiyun 	}
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	/*
1527*4882a593Smuzhiyun 	 * We use the same low threshold for both fifomerge and non-fifomerge
1528*4882a593Smuzhiyun 	 * cases, but for fifomerge we calculate the high threshold using the
1529*4882a593Smuzhiyun 	 * combined fifo size
1530*4882a593Smuzhiyun 	 */
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	if (manual_update && dispc_has_feature(dispc, FEAT_OMAP3_DSI_FIFO_BUG)) {
1533*4882a593Smuzhiyun 		*fifo_low = ovl_fifo_size - burst_size * 2;
1534*4882a593Smuzhiyun 		*fifo_high = total_fifo_size - burst_size;
1535*4882a593Smuzhiyun 	} else if (plane == OMAP_DSS_WB) {
1536*4882a593Smuzhiyun 		/*
1537*4882a593Smuzhiyun 		 * Most optimal configuration for writeback is to push out data
1538*4882a593Smuzhiyun 		 * to the interconnect the moment writeback pushes enough pixels
1539*4882a593Smuzhiyun 		 * in the FIFO to form a burst
1540*4882a593Smuzhiyun 		 */
1541*4882a593Smuzhiyun 		*fifo_low = 0;
1542*4882a593Smuzhiyun 		*fifo_high = burst_size;
1543*4882a593Smuzhiyun 	} else {
1544*4882a593Smuzhiyun 		*fifo_low = ovl_fifo_size - burst_size;
1545*4882a593Smuzhiyun 		*fifo_high = total_fifo_size - buf_unit;
1546*4882a593Smuzhiyun 	}
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun 
dispc_ovl_set_mflag(struct dispc_device * dispc,enum omap_plane_id plane,bool enable)1549*4882a593Smuzhiyun static void dispc_ovl_set_mflag(struct dispc_device *dispc,
1550*4882a593Smuzhiyun 				enum omap_plane_id plane, bool enable)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun 	int bit;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	if (plane == OMAP_DSS_GFX)
1555*4882a593Smuzhiyun 		bit = 14;
1556*4882a593Smuzhiyun 	else
1557*4882a593Smuzhiyun 		bit = 23;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun 
dispc_ovl_set_mflag_threshold(struct dispc_device * dispc,enum omap_plane_id plane,int low,int high)1562*4882a593Smuzhiyun static void dispc_ovl_set_mflag_threshold(struct dispc_device *dispc,
1563*4882a593Smuzhiyun 					  enum omap_plane_id plane,
1564*4882a593Smuzhiyun 					  int low, int high)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_MFLAG_THRESHOLD(plane),
1567*4882a593Smuzhiyun 		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun 
dispc_init_mflag(struct dispc_device * dispc)1570*4882a593Smuzhiyun static void dispc_init_mflag(struct dispc_device *dispc)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	int i;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	/*
1575*4882a593Smuzhiyun 	 * HACK: NV12 color format and MFLAG seem to have problems working
1576*4882a593Smuzhiyun 	 * together: using two displays, and having an NV12 overlay on one of
1577*4882a593Smuzhiyun 	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1578*4882a593Smuzhiyun 	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1579*4882a593Smuzhiyun 	 * remove the errors, but there doesn't seem to be a clear logic on
1580*4882a593Smuzhiyun 	 * which values work and which not.
1581*4882a593Smuzhiyun 	 *
1582*4882a593Smuzhiyun 	 * As a work-around, set force MFLAG to always on.
1583*4882a593Smuzhiyun 	 */
1584*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1585*4882a593Smuzhiyun 		(1 << 0) |	/* MFLAG_CTRL = force always on */
1586*4882a593Smuzhiyun 		(0 << 2));	/* MFLAG_START = disable */
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_ovls(dispc); ++i) {
1589*4882a593Smuzhiyun 		u32 size = dispc_ovl_get_fifo_size(dispc, i);
1590*4882a593Smuzhiyun 		u32 unit = dispc->feat->buffer_size_unit;
1591*4882a593Smuzhiyun 		u32 low, high;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 		dispc_ovl_set_mflag(dispc, i, true);
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 		/*
1596*4882a593Smuzhiyun 		 * Simulation team suggests below thesholds:
1597*4882a593Smuzhiyun 		 * HT = fifosize * 5 / 8;
1598*4882a593Smuzhiyun 		 * LT = fifosize * 4 / 8;
1599*4882a593Smuzhiyun 		 */
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 		low = size * 4 / 8 / unit;
1602*4882a593Smuzhiyun 		high = size * 5 / 8 / unit;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 		dispc_ovl_set_mflag_threshold(dispc, i, low, high);
1605*4882a593Smuzhiyun 	}
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	if (dispc->feat->has_writeback) {
1608*4882a593Smuzhiyun 		u32 size = dispc_ovl_get_fifo_size(dispc, OMAP_DSS_WB);
1609*4882a593Smuzhiyun 		u32 unit = dispc->feat->buffer_size_unit;
1610*4882a593Smuzhiyun 		u32 low, high;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 		dispc_ovl_set_mflag(dispc, OMAP_DSS_WB, true);
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 		/*
1615*4882a593Smuzhiyun 		 * Simulation team suggests below thesholds:
1616*4882a593Smuzhiyun 		 * HT = fifosize * 5 / 8;
1617*4882a593Smuzhiyun 		 * LT = fifosize * 4 / 8;
1618*4882a593Smuzhiyun 		 */
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 		low = size * 4 / 8 / unit;
1621*4882a593Smuzhiyun 		high = size * 5 / 8 / unit;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 		dispc_ovl_set_mflag_threshold(dispc, OMAP_DSS_WB, low, high);
1624*4882a593Smuzhiyun 	}
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun 
dispc_ovl_set_fir(struct dispc_device * dispc,enum omap_plane_id plane,int hinc,int vinc,enum omap_color_component color_comp)1627*4882a593Smuzhiyun static void dispc_ovl_set_fir(struct dispc_device *dispc,
1628*4882a593Smuzhiyun 			      enum omap_plane_id plane,
1629*4882a593Smuzhiyun 			      int hinc, int vinc,
1630*4882a593Smuzhiyun 			      enum omap_color_component color_comp)
1631*4882a593Smuzhiyun {
1632*4882a593Smuzhiyun 	u32 val;
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1635*4882a593Smuzhiyun 		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 		dispc_get_reg_field(dispc, FEAT_REG_FIRHINC,
1638*4882a593Smuzhiyun 				    &hinc_start, &hinc_end);
1639*4882a593Smuzhiyun 		dispc_get_reg_field(dispc, FEAT_REG_FIRVINC,
1640*4882a593Smuzhiyun 				    &vinc_start, &vinc_end);
1641*4882a593Smuzhiyun 		val = FLD_VAL(vinc, vinc_start, vinc_end) |
1642*4882a593Smuzhiyun 				FLD_VAL(hinc, hinc_start, hinc_end);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_OVL_FIR(plane), val);
1645*4882a593Smuzhiyun 	} else {
1646*4882a593Smuzhiyun 		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1647*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_OVL_FIR2(plane), val);
1648*4882a593Smuzhiyun 	}
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun 
dispc_ovl_set_vid_accu0(struct dispc_device * dispc,enum omap_plane_id plane,int haccu,int vaccu)1651*4882a593Smuzhiyun static void dispc_ovl_set_vid_accu0(struct dispc_device *dispc,
1652*4882a593Smuzhiyun 				    enum omap_plane_id plane, int haccu,
1653*4882a593Smuzhiyun 				    int vaccu)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun 	u32 val;
1656*4882a593Smuzhiyun 	u8 hor_start, hor_end, vert_start, vert_end;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	dispc_get_reg_field(dispc, FEAT_REG_HORIZONTALACCU,
1659*4882a593Smuzhiyun 			    &hor_start, &hor_end);
1660*4882a593Smuzhiyun 	dispc_get_reg_field(dispc, FEAT_REG_VERTICALACCU,
1661*4882a593Smuzhiyun 			    &vert_start, &vert_end);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	val = FLD_VAL(vaccu, vert_start, vert_end) |
1664*4882a593Smuzhiyun 			FLD_VAL(haccu, hor_start, hor_end);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ACCU0(plane), val);
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun 
dispc_ovl_set_vid_accu1(struct dispc_device * dispc,enum omap_plane_id plane,int haccu,int vaccu)1669*4882a593Smuzhiyun static void dispc_ovl_set_vid_accu1(struct dispc_device *dispc,
1670*4882a593Smuzhiyun 				    enum omap_plane_id plane, int haccu,
1671*4882a593Smuzhiyun 				    int vaccu)
1672*4882a593Smuzhiyun {
1673*4882a593Smuzhiyun 	u32 val;
1674*4882a593Smuzhiyun 	u8 hor_start, hor_end, vert_start, vert_end;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	dispc_get_reg_field(dispc, FEAT_REG_HORIZONTALACCU,
1677*4882a593Smuzhiyun 			    &hor_start, &hor_end);
1678*4882a593Smuzhiyun 	dispc_get_reg_field(dispc, FEAT_REG_VERTICALACCU,
1679*4882a593Smuzhiyun 			    &vert_start, &vert_end);
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	val = FLD_VAL(vaccu, vert_start, vert_end) |
1682*4882a593Smuzhiyun 			FLD_VAL(haccu, hor_start, hor_end);
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ACCU1(plane), val);
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun 
dispc_ovl_set_vid_accu2_0(struct dispc_device * dispc,enum omap_plane_id plane,int haccu,int vaccu)1687*4882a593Smuzhiyun static void dispc_ovl_set_vid_accu2_0(struct dispc_device *dispc,
1688*4882a593Smuzhiyun 				      enum omap_plane_id plane, int haccu,
1689*4882a593Smuzhiyun 				      int vaccu)
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun 	u32 val;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1694*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ACCU2_0(plane), val);
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun 
dispc_ovl_set_vid_accu2_1(struct dispc_device * dispc,enum omap_plane_id plane,int haccu,int vaccu)1697*4882a593Smuzhiyun static void dispc_ovl_set_vid_accu2_1(struct dispc_device *dispc,
1698*4882a593Smuzhiyun 				      enum omap_plane_id plane, int haccu,
1699*4882a593Smuzhiyun 				      int vaccu)
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun 	u32 val;
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1704*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ACCU2_1(plane), val);
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun 
dispc_ovl_set_scale_param(struct dispc_device * dispc,enum omap_plane_id plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool five_taps,u8 rotation,enum omap_color_component color_comp)1707*4882a593Smuzhiyun static void dispc_ovl_set_scale_param(struct dispc_device *dispc,
1708*4882a593Smuzhiyun 				      enum omap_plane_id plane,
1709*4882a593Smuzhiyun 				      u16 orig_width, u16 orig_height,
1710*4882a593Smuzhiyun 				      u16 out_width, u16 out_height,
1711*4882a593Smuzhiyun 				      bool five_taps, u8 rotation,
1712*4882a593Smuzhiyun 				      enum omap_color_component color_comp)
1713*4882a593Smuzhiyun {
1714*4882a593Smuzhiyun 	int fir_hinc, fir_vinc;
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	fir_hinc = 1024 * orig_width / out_width;
1717*4882a593Smuzhiyun 	fir_vinc = 1024 * orig_height / out_height;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	dispc_ovl_set_scale_coef(dispc, plane, fir_hinc, fir_vinc, five_taps,
1720*4882a593Smuzhiyun 				 color_comp);
1721*4882a593Smuzhiyun 	dispc_ovl_set_fir(dispc, plane, fir_hinc, fir_vinc, color_comp);
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun 
dispc_ovl_set_accu_uv(struct dispc_device * dispc,enum omap_plane_id plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool ilace,u32 fourcc,u8 rotation)1724*4882a593Smuzhiyun static void dispc_ovl_set_accu_uv(struct dispc_device *dispc,
1725*4882a593Smuzhiyun 				  enum omap_plane_id plane,
1726*4882a593Smuzhiyun 				  u16 orig_width, u16 orig_height,
1727*4882a593Smuzhiyun 				  u16 out_width, u16 out_height,
1728*4882a593Smuzhiyun 				  bool ilace, u32 fourcc, u8 rotation)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun 	int h_accu2_0, h_accu2_1;
1731*4882a593Smuzhiyun 	int v_accu2_0, v_accu2_1;
1732*4882a593Smuzhiyun 	int chroma_hinc, chroma_vinc;
1733*4882a593Smuzhiyun 	int idx;
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	struct accu {
1736*4882a593Smuzhiyun 		s8 h0_m, h0_n;
1737*4882a593Smuzhiyun 		s8 h1_m, h1_n;
1738*4882a593Smuzhiyun 		s8 v0_m, v0_n;
1739*4882a593Smuzhiyun 		s8 v1_m, v1_n;
1740*4882a593Smuzhiyun 	};
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	const struct accu *accu_table;
1743*4882a593Smuzhiyun 	const struct accu *accu_val;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	static const struct accu accu_nv12[4] = {
1746*4882a593Smuzhiyun 		{  0, 1,  0, 1 , -1, 2, 0, 1 },
1747*4882a593Smuzhiyun 		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
1748*4882a593Smuzhiyun 		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
1749*4882a593Smuzhiyun 		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
1750*4882a593Smuzhiyun 	};
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	static const struct accu accu_nv12_ilace[4] = {
1753*4882a593Smuzhiyun 		{  0, 1,  0, 1 , -3, 4, -1, 4 },
1754*4882a593Smuzhiyun 		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
1755*4882a593Smuzhiyun 		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
1756*4882a593Smuzhiyun 		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
1757*4882a593Smuzhiyun 	};
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	static const struct accu accu_yuv[4] = {
1760*4882a593Smuzhiyun 		{  0, 1, 0, 1,  0, 1, 0, 1 },
1761*4882a593Smuzhiyun 		{  0, 1, 0, 1,  0, 1, 0, 1 },
1762*4882a593Smuzhiyun 		{ -1, 1, 0, 1,  0, 1, 0, 1 },
1763*4882a593Smuzhiyun 		{  0, 1, 0, 1, -1, 1, 0, 1 },
1764*4882a593Smuzhiyun 	};
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1767*4882a593Smuzhiyun 	switch (rotation & DRM_MODE_ROTATE_MASK) {
1768*4882a593Smuzhiyun 	default:
1769*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_0:
1770*4882a593Smuzhiyun 		idx = 0;
1771*4882a593Smuzhiyun 		break;
1772*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_90:
1773*4882a593Smuzhiyun 		idx = 3;
1774*4882a593Smuzhiyun 		break;
1775*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_180:
1776*4882a593Smuzhiyun 		idx = 2;
1777*4882a593Smuzhiyun 		break;
1778*4882a593Smuzhiyun 	case DRM_MODE_ROTATE_270:
1779*4882a593Smuzhiyun 		idx = 1;
1780*4882a593Smuzhiyun 		break;
1781*4882a593Smuzhiyun 	}
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	switch (fourcc) {
1784*4882a593Smuzhiyun 	case DRM_FORMAT_NV12:
1785*4882a593Smuzhiyun 		if (ilace)
1786*4882a593Smuzhiyun 			accu_table = accu_nv12_ilace;
1787*4882a593Smuzhiyun 		else
1788*4882a593Smuzhiyun 			accu_table = accu_nv12;
1789*4882a593Smuzhiyun 		break;
1790*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
1791*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
1792*4882a593Smuzhiyun 		accu_table = accu_yuv;
1793*4882a593Smuzhiyun 		break;
1794*4882a593Smuzhiyun 	default:
1795*4882a593Smuzhiyun 		BUG();
1796*4882a593Smuzhiyun 		return;
1797*4882a593Smuzhiyun 	}
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	accu_val = &accu_table[idx];
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	chroma_hinc = 1024 * orig_width / out_width;
1802*4882a593Smuzhiyun 	chroma_vinc = 1024 * orig_height / out_height;
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1805*4882a593Smuzhiyun 	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1806*4882a593Smuzhiyun 	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1807*4882a593Smuzhiyun 	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	dispc_ovl_set_vid_accu2_0(dispc, plane, h_accu2_0, v_accu2_0);
1810*4882a593Smuzhiyun 	dispc_ovl_set_vid_accu2_1(dispc, plane, h_accu2_1, v_accu2_1);
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun 
dispc_ovl_set_scaling_common(struct dispc_device * dispc,enum omap_plane_id plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool ilace,bool five_taps,bool fieldmode,u32 fourcc,u8 rotation)1813*4882a593Smuzhiyun static void dispc_ovl_set_scaling_common(struct dispc_device *dispc,
1814*4882a593Smuzhiyun 					 enum omap_plane_id plane,
1815*4882a593Smuzhiyun 					 u16 orig_width, u16 orig_height,
1816*4882a593Smuzhiyun 					 u16 out_width, u16 out_height,
1817*4882a593Smuzhiyun 					 bool ilace, bool five_taps,
1818*4882a593Smuzhiyun 					 bool fieldmode, u32 fourcc,
1819*4882a593Smuzhiyun 					 u8 rotation)
1820*4882a593Smuzhiyun {
1821*4882a593Smuzhiyun 	int accu0 = 0;
1822*4882a593Smuzhiyun 	int accu1 = 0;
1823*4882a593Smuzhiyun 	u32 l;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	dispc_ovl_set_scale_param(dispc, plane, orig_width, orig_height,
1826*4882a593Smuzhiyun 				  out_width, out_height, five_taps,
1827*4882a593Smuzhiyun 				  rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1828*4882a593Smuzhiyun 	l = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	/* RESIZEENABLE and VERTICALTAPS */
1831*4882a593Smuzhiyun 	l &= ~((0x3 << 5) | (0x1 << 21));
1832*4882a593Smuzhiyun 	l |= (orig_width != out_width) ? (1 << 5) : 0;
1833*4882a593Smuzhiyun 	l |= (orig_height != out_height) ? (1 << 6) : 0;
1834*4882a593Smuzhiyun 	l |= five_taps ? (1 << 21) : 0;
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	/* VRESIZECONF and HRESIZECONF */
1837*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_RESIZECONF)) {
1838*4882a593Smuzhiyun 		l &= ~(0x3 << 7);
1839*4882a593Smuzhiyun 		l |= (orig_width <= out_width) ? 0 : (1 << 7);
1840*4882a593Smuzhiyun 		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1841*4882a593Smuzhiyun 	}
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	/* LINEBUFFERSPLIT */
1844*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_LINEBUFFERSPLIT)) {
1845*4882a593Smuzhiyun 		l &= ~(0x1 << 22);
1846*4882a593Smuzhiyun 		l |= five_taps ? (1 << 22) : 0;
1847*4882a593Smuzhiyun 	}
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), l);
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	/*
1852*4882a593Smuzhiyun 	 * field 0 = even field = bottom field
1853*4882a593Smuzhiyun 	 * field 1 = odd field = top field
1854*4882a593Smuzhiyun 	 */
1855*4882a593Smuzhiyun 	if (ilace && !fieldmode) {
1856*4882a593Smuzhiyun 		accu1 = 0;
1857*4882a593Smuzhiyun 		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
1858*4882a593Smuzhiyun 		if (accu0 >= 1024/2) {
1859*4882a593Smuzhiyun 			accu1 = 1024/2;
1860*4882a593Smuzhiyun 			accu0 -= accu1;
1861*4882a593Smuzhiyun 		}
1862*4882a593Smuzhiyun 	}
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	dispc_ovl_set_vid_accu0(dispc, plane, 0, accu0);
1865*4882a593Smuzhiyun 	dispc_ovl_set_vid_accu1(dispc, plane, 0, accu1);
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun 
dispc_ovl_set_scaling_uv(struct dispc_device * dispc,enum omap_plane_id plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool ilace,bool five_taps,bool fieldmode,u32 fourcc,u8 rotation)1868*4882a593Smuzhiyun static void dispc_ovl_set_scaling_uv(struct dispc_device *dispc,
1869*4882a593Smuzhiyun 				     enum omap_plane_id plane,
1870*4882a593Smuzhiyun 				     u16 orig_width, u16 orig_height,
1871*4882a593Smuzhiyun 				     u16 out_width, u16 out_height,
1872*4882a593Smuzhiyun 				     bool ilace, bool five_taps,
1873*4882a593Smuzhiyun 				     bool fieldmode, u32 fourcc,
1874*4882a593Smuzhiyun 				     u8 rotation)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun 	int scale_x = out_width != orig_width;
1877*4882a593Smuzhiyun 	int scale_y = out_height != orig_height;
1878*4882a593Smuzhiyun 	bool chroma_upscale = plane != OMAP_DSS_WB;
1879*4882a593Smuzhiyun 	const struct drm_format_info *info;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	info = drm_format_info(fourcc);
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE))
1884*4882a593Smuzhiyun 		return;
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	if (!info->is_yuv) {
1887*4882a593Smuzhiyun 		/* reset chroma resampling for RGB formats  */
1888*4882a593Smuzhiyun 		if (plane != OMAP_DSS_WB)
1889*4882a593Smuzhiyun 			REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane),
1890*4882a593Smuzhiyun 				    0, 8, 8);
1891*4882a593Smuzhiyun 		return;
1892*4882a593Smuzhiyun 	}
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	dispc_ovl_set_accu_uv(dispc, plane, orig_width, orig_height, out_width,
1895*4882a593Smuzhiyun 			      out_height, ilace, fourcc, rotation);
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	switch (fourcc) {
1898*4882a593Smuzhiyun 	case DRM_FORMAT_NV12:
1899*4882a593Smuzhiyun 		if (chroma_upscale) {
1900*4882a593Smuzhiyun 			/* UV is subsampled by 2 horizontally and vertically */
1901*4882a593Smuzhiyun 			orig_height >>= 1;
1902*4882a593Smuzhiyun 			orig_width >>= 1;
1903*4882a593Smuzhiyun 		} else {
1904*4882a593Smuzhiyun 			/* UV is downsampled by 2 horizontally and vertically */
1905*4882a593Smuzhiyun 			orig_height <<= 1;
1906*4882a593Smuzhiyun 			orig_width <<= 1;
1907*4882a593Smuzhiyun 		}
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 		break;
1910*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
1911*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
1912*4882a593Smuzhiyun 		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1913*4882a593Smuzhiyun 		if (!drm_rotation_90_or_270(rotation)) {
1914*4882a593Smuzhiyun 			if (chroma_upscale)
1915*4882a593Smuzhiyun 				/* UV is subsampled by 2 horizontally */
1916*4882a593Smuzhiyun 				orig_width >>= 1;
1917*4882a593Smuzhiyun 			else
1918*4882a593Smuzhiyun 				/* UV is downsampled by 2 horizontally */
1919*4882a593Smuzhiyun 				orig_width <<= 1;
1920*4882a593Smuzhiyun 		}
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 		/* must use FIR for YUV422 if rotated */
1923*4882a593Smuzhiyun 		if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
1924*4882a593Smuzhiyun 			scale_x = scale_y = true;
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 		break;
1927*4882a593Smuzhiyun 	default:
1928*4882a593Smuzhiyun 		BUG();
1929*4882a593Smuzhiyun 		return;
1930*4882a593Smuzhiyun 	}
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	if (out_width != orig_width)
1933*4882a593Smuzhiyun 		scale_x = true;
1934*4882a593Smuzhiyun 	if (out_height != orig_height)
1935*4882a593Smuzhiyun 		scale_y = true;
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun 	dispc_ovl_set_scale_param(dispc, plane, orig_width, orig_height,
1938*4882a593Smuzhiyun 				  out_width, out_height, five_taps,
1939*4882a593Smuzhiyun 				  rotation, DISPC_COLOR_COMPONENT_UV);
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (plane != OMAP_DSS_WB)
1942*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane),
1943*4882a593Smuzhiyun 			(scale_x || scale_y) ? 1 : 0, 8, 8);
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	/* set H scaling */
1946*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1947*4882a593Smuzhiyun 	/* set V scaling */
1948*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun 
dispc_ovl_set_scaling(struct dispc_device * dispc,enum omap_plane_id plane,u16 orig_width,u16 orig_height,u16 out_width,u16 out_height,bool ilace,bool five_taps,bool fieldmode,u32 fourcc,u8 rotation)1951*4882a593Smuzhiyun static void dispc_ovl_set_scaling(struct dispc_device *dispc,
1952*4882a593Smuzhiyun 				  enum omap_plane_id plane,
1953*4882a593Smuzhiyun 				  u16 orig_width, u16 orig_height,
1954*4882a593Smuzhiyun 				  u16 out_width, u16 out_height,
1955*4882a593Smuzhiyun 				  bool ilace, bool five_taps,
1956*4882a593Smuzhiyun 				  bool fieldmode, u32 fourcc,
1957*4882a593Smuzhiyun 				  u8 rotation)
1958*4882a593Smuzhiyun {
1959*4882a593Smuzhiyun 	BUG_ON(plane == OMAP_DSS_GFX);
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	dispc_ovl_set_scaling_common(dispc, plane, orig_width, orig_height,
1962*4882a593Smuzhiyun 				     out_width, out_height, ilace, five_taps,
1963*4882a593Smuzhiyun 				     fieldmode, fourcc, rotation);
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	dispc_ovl_set_scaling_uv(dispc, plane, orig_width, orig_height,
1966*4882a593Smuzhiyun 				 out_width, out_height, ilace, five_taps,
1967*4882a593Smuzhiyun 				 fieldmode, fourcc, rotation);
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun 
dispc_ovl_set_rotation_attrs(struct dispc_device * dispc,enum omap_plane_id plane,u8 rotation,enum omap_dss_rotation_type rotation_type,u32 fourcc)1970*4882a593Smuzhiyun static void dispc_ovl_set_rotation_attrs(struct dispc_device *dispc,
1971*4882a593Smuzhiyun 					 enum omap_plane_id plane, u8 rotation,
1972*4882a593Smuzhiyun 					 enum omap_dss_rotation_type rotation_type,
1973*4882a593Smuzhiyun 					 u32 fourcc)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun 	bool row_repeat = false;
1976*4882a593Smuzhiyun 	int vidrot = 0;
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	/* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1979*4882a593Smuzhiyun 	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_X) {
1982*4882a593Smuzhiyun 			switch (rotation & DRM_MODE_ROTATE_MASK) {
1983*4882a593Smuzhiyun 			case DRM_MODE_ROTATE_0:
1984*4882a593Smuzhiyun 				vidrot = 2;
1985*4882a593Smuzhiyun 				break;
1986*4882a593Smuzhiyun 			case DRM_MODE_ROTATE_90:
1987*4882a593Smuzhiyun 				vidrot = 1;
1988*4882a593Smuzhiyun 				break;
1989*4882a593Smuzhiyun 			case DRM_MODE_ROTATE_180:
1990*4882a593Smuzhiyun 				vidrot = 0;
1991*4882a593Smuzhiyun 				break;
1992*4882a593Smuzhiyun 			case DRM_MODE_ROTATE_270:
1993*4882a593Smuzhiyun 				vidrot = 3;
1994*4882a593Smuzhiyun 				break;
1995*4882a593Smuzhiyun 			}
1996*4882a593Smuzhiyun 		} else {
1997*4882a593Smuzhiyun 			switch (rotation & DRM_MODE_ROTATE_MASK) {
1998*4882a593Smuzhiyun 			case DRM_MODE_ROTATE_0:
1999*4882a593Smuzhiyun 				vidrot = 0;
2000*4882a593Smuzhiyun 				break;
2001*4882a593Smuzhiyun 			case DRM_MODE_ROTATE_90:
2002*4882a593Smuzhiyun 				vidrot = 3;
2003*4882a593Smuzhiyun 				break;
2004*4882a593Smuzhiyun 			case DRM_MODE_ROTATE_180:
2005*4882a593Smuzhiyun 				vidrot = 2;
2006*4882a593Smuzhiyun 				break;
2007*4882a593Smuzhiyun 			case DRM_MODE_ROTATE_270:
2008*4882a593Smuzhiyun 				vidrot = 1;
2009*4882a593Smuzhiyun 				break;
2010*4882a593Smuzhiyun 			}
2011*4882a593Smuzhiyun 		}
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 		if (drm_rotation_90_or_270(rotation))
2014*4882a593Smuzhiyun 			row_repeat = true;
2015*4882a593Smuzhiyun 		else
2016*4882a593Smuzhiyun 			row_repeat = false;
2017*4882a593Smuzhiyun 	}
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	/*
2020*4882a593Smuzhiyun 	 * OMAP4/5 Errata i631:
2021*4882a593Smuzhiyun 	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
2022*4882a593Smuzhiyun 	 * rows beyond the framebuffer, which may cause OCP error.
2023*4882a593Smuzhiyun 	 */
2024*4882a593Smuzhiyun 	if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
2025*4882a593Smuzhiyun 		vidrot = 1;
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
2028*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_ROWREPEATENABLE))
2029*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane),
2030*4882a593Smuzhiyun 			row_repeat ? 1 : 0, 18, 18);
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	if (dispc_ovl_color_mode_supported(dispc, plane, DRM_FORMAT_NV12)) {
2033*4882a593Smuzhiyun 		bool doublestride =
2034*4882a593Smuzhiyun 			fourcc == DRM_FORMAT_NV12 &&
2035*4882a593Smuzhiyun 			rotation_type == OMAP_DSS_ROT_TILER &&
2036*4882a593Smuzhiyun 			!drm_rotation_90_or_270(rotation);
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 		/* DOUBLESTRIDE */
2039*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane),
2040*4882a593Smuzhiyun 			    doublestride, 22, 22);
2041*4882a593Smuzhiyun 	}
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun 
color_mode_to_bpp(u32 fourcc)2044*4882a593Smuzhiyun static int color_mode_to_bpp(u32 fourcc)
2045*4882a593Smuzhiyun {
2046*4882a593Smuzhiyun 	switch (fourcc) {
2047*4882a593Smuzhiyun 	case DRM_FORMAT_NV12:
2048*4882a593Smuzhiyun 		return 8;
2049*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX4444:
2050*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
2051*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
2052*4882a593Smuzhiyun 	case DRM_FORMAT_YUYV:
2053*4882a593Smuzhiyun 	case DRM_FORMAT_UYVY:
2054*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA4444:
2055*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB4444:
2056*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
2057*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
2058*4882a593Smuzhiyun 		return 16;
2059*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
2060*4882a593Smuzhiyun 		return 24;
2061*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
2062*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
2063*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA8888:
2064*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX8888:
2065*4882a593Smuzhiyun 		return 32;
2066*4882a593Smuzhiyun 	default:
2067*4882a593Smuzhiyun 		BUG();
2068*4882a593Smuzhiyun 		return 0;
2069*4882a593Smuzhiyun 	}
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun 
pixinc(int pixels,u8 ps)2072*4882a593Smuzhiyun static s32 pixinc(int pixels, u8 ps)
2073*4882a593Smuzhiyun {
2074*4882a593Smuzhiyun 	if (pixels == 1)
2075*4882a593Smuzhiyun 		return 1;
2076*4882a593Smuzhiyun 	else if (pixels > 1)
2077*4882a593Smuzhiyun 		return 1 + (pixels - 1) * ps;
2078*4882a593Smuzhiyun 	else if (pixels < 0)
2079*4882a593Smuzhiyun 		return 1 - (-pixels + 1) * ps;
2080*4882a593Smuzhiyun 	else
2081*4882a593Smuzhiyun 		BUG();
2082*4882a593Smuzhiyun 		return 0;
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun 
calc_offset(u16 screen_width,u16 width,u32 fourcc,bool fieldmode,unsigned int field_offset,unsigned int * offset0,unsigned int * offset1,s32 * row_inc,s32 * pix_inc,int x_predecim,int y_predecim,enum omap_dss_rotation_type rotation_type,u8 rotation)2085*4882a593Smuzhiyun static void calc_offset(u16 screen_width, u16 width,
2086*4882a593Smuzhiyun 		u32 fourcc, bool fieldmode, unsigned int field_offset,
2087*4882a593Smuzhiyun 		unsigned int *offset0, unsigned int *offset1,
2088*4882a593Smuzhiyun 		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
2089*4882a593Smuzhiyun 		enum omap_dss_rotation_type rotation_type, u8 rotation)
2090*4882a593Smuzhiyun {
2091*4882a593Smuzhiyun 	u8 ps;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	ps = color_mode_to_bpp(fourcc) / 8;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	DSSDBG("scrw %d, width %d\n", screen_width, width);
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	if (rotation_type == OMAP_DSS_ROT_TILER &&
2098*4882a593Smuzhiyun 	    (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
2099*4882a593Smuzhiyun 	    drm_rotation_90_or_270(rotation)) {
2100*4882a593Smuzhiyun 		/*
2101*4882a593Smuzhiyun 		 * HACK: ROW_INC needs to be calculated with TILER units.
2102*4882a593Smuzhiyun 		 * We get such 'screen_width' that multiplying it with the
2103*4882a593Smuzhiyun 		 * YUV422 pixel size gives the correct TILER container width.
2104*4882a593Smuzhiyun 		 * However, 'width' is in pixels and multiplying it with YUV422
2105*4882a593Smuzhiyun 		 * pixel size gives incorrect result. We thus multiply it here
2106*4882a593Smuzhiyun 		 * with 2 to match the 32 bit TILER unit size.
2107*4882a593Smuzhiyun 		 */
2108*4882a593Smuzhiyun 		width *= 2;
2109*4882a593Smuzhiyun 	}
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	/*
2112*4882a593Smuzhiyun 	 * field 0 = even field = bottom field
2113*4882a593Smuzhiyun 	 * field 1 = odd field = top field
2114*4882a593Smuzhiyun 	 */
2115*4882a593Smuzhiyun 	*offset0 = field_offset * screen_width * ps;
2116*4882a593Smuzhiyun 	*offset1 = 0;
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2119*4882a593Smuzhiyun 			(fieldmode ? screen_width : 0), ps);
2120*4882a593Smuzhiyun 	if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
2121*4882a593Smuzhiyun 		*pix_inc = pixinc(x_predecim, 2 * ps);
2122*4882a593Smuzhiyun 	else
2123*4882a593Smuzhiyun 		*pix_inc = pixinc(x_predecim, ps);
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun /*
2127*4882a593Smuzhiyun  * This function is used to avoid synclosts in OMAP3, because of some
2128*4882a593Smuzhiyun  * undocumented horizontal position and timing related limitations.
2129*4882a593Smuzhiyun  */
check_horiz_timing_omap3(unsigned long pclk,unsigned long lclk,const struct videomode * vm,u16 pos_x,u16 width,u16 height,u16 out_width,u16 out_height,bool five_taps)2130*4882a593Smuzhiyun static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2131*4882a593Smuzhiyun 		const struct videomode *vm, u16 pos_x,
2132*4882a593Smuzhiyun 		u16 width, u16 height, u16 out_width, u16 out_height,
2133*4882a593Smuzhiyun 		bool five_taps)
2134*4882a593Smuzhiyun {
2135*4882a593Smuzhiyun 	const int ds = DIV_ROUND_UP(height, out_height);
2136*4882a593Smuzhiyun 	unsigned long nonactive;
2137*4882a593Smuzhiyun 	static const u8 limits[3] = { 8, 10, 20 };
2138*4882a593Smuzhiyun 	u64 val, blank;
2139*4882a593Smuzhiyun 	int i;
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
2142*4882a593Smuzhiyun 		    vm->hback_porch - out_width;
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	i = 0;
2145*4882a593Smuzhiyun 	if (out_height < height)
2146*4882a593Smuzhiyun 		i++;
2147*4882a593Smuzhiyun 	if (out_width < width)
2148*4882a593Smuzhiyun 		i++;
2149*4882a593Smuzhiyun 	blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
2150*4882a593Smuzhiyun 			lclk, pclk);
2151*4882a593Smuzhiyun 	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2152*4882a593Smuzhiyun 	if (blank <= limits[i])
2153*4882a593Smuzhiyun 		return -EINVAL;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	/* FIXME add checks for 3-tap filter once the limitations are known */
2156*4882a593Smuzhiyun 	if (!five_taps)
2157*4882a593Smuzhiyun 		return 0;
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	/*
2160*4882a593Smuzhiyun 	 * Pixel data should be prepared before visible display point starts.
2161*4882a593Smuzhiyun 	 * So, atleast DS-2 lines must have already been fetched by DISPC
2162*4882a593Smuzhiyun 	 * during nonactive - pos_x period.
2163*4882a593Smuzhiyun 	 */
2164*4882a593Smuzhiyun 	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2165*4882a593Smuzhiyun 	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2166*4882a593Smuzhiyun 		val, max(0, ds - 2) * width);
2167*4882a593Smuzhiyun 	if (val < max(0, ds - 2) * width)
2168*4882a593Smuzhiyun 		return -EINVAL;
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	/*
2171*4882a593Smuzhiyun 	 * All lines need to be refilled during the nonactive period of which
2172*4882a593Smuzhiyun 	 * only one line can be loaded during the active period. So, atleast
2173*4882a593Smuzhiyun 	 * DS - 1 lines should be loaded during nonactive period.
2174*4882a593Smuzhiyun 	 */
2175*4882a593Smuzhiyun 	val =  div_u64((u64)nonactive * lclk, pclk);
2176*4882a593Smuzhiyun 	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2177*4882a593Smuzhiyun 		val, max(0, ds - 1) * width);
2178*4882a593Smuzhiyun 	if (val < max(0, ds - 1) * width)
2179*4882a593Smuzhiyun 		return -EINVAL;
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	return 0;
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun 
calc_core_clk_five_taps(unsigned long pclk,const struct videomode * vm,u16 width,u16 height,u16 out_width,u16 out_height,u32 fourcc)2184*4882a593Smuzhiyun static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2185*4882a593Smuzhiyun 		const struct videomode *vm, u16 width,
2186*4882a593Smuzhiyun 		u16 height, u16 out_width, u16 out_height,
2187*4882a593Smuzhiyun 		u32 fourcc)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun 	u32 core_clk = 0;
2190*4882a593Smuzhiyun 	u64 tmp;
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	if (height <= out_height && width <= out_width)
2193*4882a593Smuzhiyun 		return (unsigned long) pclk;
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	if (height > out_height) {
2196*4882a593Smuzhiyun 		unsigned int ppl = vm->hactive;
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 		tmp = (u64)pclk * height * out_width;
2199*4882a593Smuzhiyun 		do_div(tmp, 2 * out_height * ppl);
2200*4882a593Smuzhiyun 		core_clk = tmp;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 		if (height > 2 * out_height) {
2203*4882a593Smuzhiyun 			if (ppl == out_width)
2204*4882a593Smuzhiyun 				return 0;
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
2207*4882a593Smuzhiyun 			do_div(tmp, 2 * out_height * (ppl - out_width));
2208*4882a593Smuzhiyun 			core_clk = max_t(u32, core_clk, tmp);
2209*4882a593Smuzhiyun 		}
2210*4882a593Smuzhiyun 	}
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	if (width > out_width) {
2213*4882a593Smuzhiyun 		tmp = (u64)pclk * width;
2214*4882a593Smuzhiyun 		do_div(tmp, out_width);
2215*4882a593Smuzhiyun 		core_clk = max_t(u32, core_clk, tmp);
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 		if (fourcc == DRM_FORMAT_XRGB8888)
2218*4882a593Smuzhiyun 			core_clk <<= 1;
2219*4882a593Smuzhiyun 	}
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun 	return core_clk;
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun 
calc_core_clk_24xx(unsigned long pclk,u16 width,u16 height,u16 out_width,u16 out_height,bool mem_to_mem)2224*4882a593Smuzhiyun static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2225*4882a593Smuzhiyun 		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2226*4882a593Smuzhiyun {
2227*4882a593Smuzhiyun 	if (height > out_height && width > out_width)
2228*4882a593Smuzhiyun 		return pclk * 4;
2229*4882a593Smuzhiyun 	else
2230*4882a593Smuzhiyun 		return pclk * 2;
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun 
calc_core_clk_34xx(unsigned long pclk,u16 width,u16 height,u16 out_width,u16 out_height,bool mem_to_mem)2233*4882a593Smuzhiyun static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2234*4882a593Smuzhiyun 		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2235*4882a593Smuzhiyun {
2236*4882a593Smuzhiyun 	unsigned int hf, vf;
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	/*
2239*4882a593Smuzhiyun 	 * FIXME how to determine the 'A' factor
2240*4882a593Smuzhiyun 	 * for the no downscaling case ?
2241*4882a593Smuzhiyun 	 */
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	if (width > 3 * out_width)
2244*4882a593Smuzhiyun 		hf = 4;
2245*4882a593Smuzhiyun 	else if (width > 2 * out_width)
2246*4882a593Smuzhiyun 		hf = 3;
2247*4882a593Smuzhiyun 	else if (width > out_width)
2248*4882a593Smuzhiyun 		hf = 2;
2249*4882a593Smuzhiyun 	else
2250*4882a593Smuzhiyun 		hf = 1;
2251*4882a593Smuzhiyun 	if (height > out_height)
2252*4882a593Smuzhiyun 		vf = 2;
2253*4882a593Smuzhiyun 	else
2254*4882a593Smuzhiyun 		vf = 1;
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	return pclk * vf * hf;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun 
calc_core_clk_44xx(unsigned long pclk,u16 width,u16 height,u16 out_width,u16 out_height,bool mem_to_mem)2259*4882a593Smuzhiyun static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2260*4882a593Smuzhiyun 		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2261*4882a593Smuzhiyun {
2262*4882a593Smuzhiyun 	/*
2263*4882a593Smuzhiyun 	 * If the overlay/writeback is in mem to mem mode, there are no
2264*4882a593Smuzhiyun 	 * downscaling limitations with respect to pixel clock, return 1 as
2265*4882a593Smuzhiyun 	 * required core clock to represent that we have sufficient enough
2266*4882a593Smuzhiyun 	 * core clock to do maximum downscaling
2267*4882a593Smuzhiyun 	 */
2268*4882a593Smuzhiyun 	if (mem_to_mem)
2269*4882a593Smuzhiyun 		return 1;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	if (width > out_width)
2272*4882a593Smuzhiyun 		return DIV_ROUND_UP(pclk, out_width) * width;
2273*4882a593Smuzhiyun 	else
2274*4882a593Smuzhiyun 		return pclk;
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun 
dispc_ovl_calc_scaling_24xx(struct dispc_device * dispc,unsigned long pclk,unsigned long lclk,const struct videomode * vm,u16 width,u16 height,u16 out_width,u16 out_height,u32 fourcc,bool * five_taps,int * x_predecim,int * y_predecim,int * decim_x,int * decim_y,u16 pos_x,unsigned long * core_clk,bool mem_to_mem)2277*4882a593Smuzhiyun static int dispc_ovl_calc_scaling_24xx(struct dispc_device *dispc,
2278*4882a593Smuzhiyun 				       unsigned long pclk, unsigned long lclk,
2279*4882a593Smuzhiyun 				       const struct videomode *vm,
2280*4882a593Smuzhiyun 				       u16 width, u16 height,
2281*4882a593Smuzhiyun 				       u16 out_width, u16 out_height,
2282*4882a593Smuzhiyun 				       u32 fourcc, bool *five_taps,
2283*4882a593Smuzhiyun 				       int *x_predecim, int *y_predecim,
2284*4882a593Smuzhiyun 				       int *decim_x, int *decim_y,
2285*4882a593Smuzhiyun 				       u16 pos_x, unsigned long *core_clk,
2286*4882a593Smuzhiyun 				       bool mem_to_mem)
2287*4882a593Smuzhiyun {
2288*4882a593Smuzhiyun 	int error;
2289*4882a593Smuzhiyun 	u16 in_width, in_height;
2290*4882a593Smuzhiyun 	int min_factor = min(*decim_x, *decim_y);
2291*4882a593Smuzhiyun 	const int maxsinglelinewidth = dispc->feat->max_line_width;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	*five_taps = false;
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 	do {
2296*4882a593Smuzhiyun 		in_height = height / *decim_y;
2297*4882a593Smuzhiyun 		in_width = width / *decim_x;
2298*4882a593Smuzhiyun 		*core_clk = dispc->feat->calc_core_clk(pclk, in_width,
2299*4882a593Smuzhiyun 				in_height, out_width, out_height, mem_to_mem);
2300*4882a593Smuzhiyun 		error = (in_width > maxsinglelinewidth || !*core_clk ||
2301*4882a593Smuzhiyun 			*core_clk > dispc_core_clk_rate(dispc));
2302*4882a593Smuzhiyun 		if (error) {
2303*4882a593Smuzhiyun 			if (*decim_x == *decim_y) {
2304*4882a593Smuzhiyun 				*decim_x = min_factor;
2305*4882a593Smuzhiyun 				++*decim_y;
2306*4882a593Smuzhiyun 			} else {
2307*4882a593Smuzhiyun 				swap(*decim_x, *decim_y);
2308*4882a593Smuzhiyun 				if (*decim_x < *decim_y)
2309*4882a593Smuzhiyun 					++*decim_x;
2310*4882a593Smuzhiyun 			}
2311*4882a593Smuzhiyun 		}
2312*4882a593Smuzhiyun 	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 	if (error) {
2315*4882a593Smuzhiyun 		DSSERR("failed to find scaling settings\n");
2316*4882a593Smuzhiyun 		return -EINVAL;
2317*4882a593Smuzhiyun 	}
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 	if (in_width > maxsinglelinewidth) {
2320*4882a593Smuzhiyun 		DSSERR("Cannot scale max input width exceeded\n");
2321*4882a593Smuzhiyun 		return -EINVAL;
2322*4882a593Smuzhiyun 	}
2323*4882a593Smuzhiyun 	return 0;
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun 
dispc_ovl_calc_scaling_34xx(struct dispc_device * dispc,unsigned long pclk,unsigned long lclk,const struct videomode * vm,u16 width,u16 height,u16 out_width,u16 out_height,u32 fourcc,bool * five_taps,int * x_predecim,int * y_predecim,int * decim_x,int * decim_y,u16 pos_x,unsigned long * core_clk,bool mem_to_mem)2326*4882a593Smuzhiyun static int dispc_ovl_calc_scaling_34xx(struct dispc_device *dispc,
2327*4882a593Smuzhiyun 				       unsigned long pclk, unsigned long lclk,
2328*4882a593Smuzhiyun 				       const struct videomode *vm,
2329*4882a593Smuzhiyun 				       u16 width, u16 height,
2330*4882a593Smuzhiyun 				       u16 out_width, u16 out_height,
2331*4882a593Smuzhiyun 				       u32 fourcc, bool *five_taps,
2332*4882a593Smuzhiyun 				       int *x_predecim, int *y_predecim,
2333*4882a593Smuzhiyun 				       int *decim_x, int *decim_y,
2334*4882a593Smuzhiyun 				       u16 pos_x, unsigned long *core_clk,
2335*4882a593Smuzhiyun 				       bool mem_to_mem)
2336*4882a593Smuzhiyun {
2337*4882a593Smuzhiyun 	int error;
2338*4882a593Smuzhiyun 	u16 in_width, in_height;
2339*4882a593Smuzhiyun 	const int maxsinglelinewidth = dispc->feat->max_line_width;
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun 	do {
2342*4882a593Smuzhiyun 		in_height = height / *decim_y;
2343*4882a593Smuzhiyun 		in_width = width / *decim_x;
2344*4882a593Smuzhiyun 		*five_taps = in_height > out_height;
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 		if (in_width > maxsinglelinewidth)
2347*4882a593Smuzhiyun 			if (in_height > out_height &&
2348*4882a593Smuzhiyun 						in_height < out_height * 2)
2349*4882a593Smuzhiyun 				*five_taps = false;
2350*4882a593Smuzhiyun again:
2351*4882a593Smuzhiyun 		if (*five_taps)
2352*4882a593Smuzhiyun 			*core_clk = calc_core_clk_five_taps(pclk, vm,
2353*4882a593Smuzhiyun 						in_width, in_height, out_width,
2354*4882a593Smuzhiyun 						out_height, fourcc);
2355*4882a593Smuzhiyun 		else
2356*4882a593Smuzhiyun 			*core_clk = dispc->feat->calc_core_clk(pclk, in_width,
2357*4882a593Smuzhiyun 					in_height, out_width, out_height,
2358*4882a593Smuzhiyun 					mem_to_mem);
2359*4882a593Smuzhiyun 
2360*4882a593Smuzhiyun 		error = check_horiz_timing_omap3(pclk, lclk, vm,
2361*4882a593Smuzhiyun 				pos_x, in_width, in_height, out_width,
2362*4882a593Smuzhiyun 				out_height, *five_taps);
2363*4882a593Smuzhiyun 		if (error && *five_taps) {
2364*4882a593Smuzhiyun 			*five_taps = false;
2365*4882a593Smuzhiyun 			goto again;
2366*4882a593Smuzhiyun 		}
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 		error = (error || in_width > maxsinglelinewidth * 2 ||
2369*4882a593Smuzhiyun 			(in_width > maxsinglelinewidth && *five_taps) ||
2370*4882a593Smuzhiyun 			!*core_clk || *core_clk > dispc_core_clk_rate(dispc));
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 		if (!error) {
2373*4882a593Smuzhiyun 			/* verify that we're inside the limits of scaler */
2374*4882a593Smuzhiyun 			if (in_width / 4 > out_width)
2375*4882a593Smuzhiyun 					error = 1;
2376*4882a593Smuzhiyun 
2377*4882a593Smuzhiyun 			if (*five_taps) {
2378*4882a593Smuzhiyun 				if (in_height / 4 > out_height)
2379*4882a593Smuzhiyun 					error = 1;
2380*4882a593Smuzhiyun 			} else {
2381*4882a593Smuzhiyun 				if (in_height / 2 > out_height)
2382*4882a593Smuzhiyun 					error = 1;
2383*4882a593Smuzhiyun 			}
2384*4882a593Smuzhiyun 		}
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 		if (error)
2387*4882a593Smuzhiyun 			++*decim_y;
2388*4882a593Smuzhiyun 	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	if (error) {
2391*4882a593Smuzhiyun 		DSSERR("failed to find scaling settings\n");
2392*4882a593Smuzhiyun 		return -EINVAL;
2393*4882a593Smuzhiyun 	}
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
2396*4882a593Smuzhiyun 				in_height, out_width, out_height, *five_taps)) {
2397*4882a593Smuzhiyun 			DSSERR("horizontal timing too tight\n");
2398*4882a593Smuzhiyun 			return -EINVAL;
2399*4882a593Smuzhiyun 	}
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	if (in_width > (maxsinglelinewidth * 2)) {
2402*4882a593Smuzhiyun 		DSSERR("Cannot setup scaling\n");
2403*4882a593Smuzhiyun 		DSSERR("width exceeds maximum width possible\n");
2404*4882a593Smuzhiyun 		return -EINVAL;
2405*4882a593Smuzhiyun 	}
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	if (in_width > maxsinglelinewidth && *five_taps) {
2408*4882a593Smuzhiyun 		DSSERR("cannot setup scaling with five taps\n");
2409*4882a593Smuzhiyun 		return -EINVAL;
2410*4882a593Smuzhiyun 	}
2411*4882a593Smuzhiyun 	return 0;
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun 
dispc_ovl_calc_scaling_44xx(struct dispc_device * dispc,unsigned long pclk,unsigned long lclk,const struct videomode * vm,u16 width,u16 height,u16 out_width,u16 out_height,u32 fourcc,bool * five_taps,int * x_predecim,int * y_predecim,int * decim_x,int * decim_y,u16 pos_x,unsigned long * core_clk,bool mem_to_mem)2414*4882a593Smuzhiyun static int dispc_ovl_calc_scaling_44xx(struct dispc_device *dispc,
2415*4882a593Smuzhiyun 				       unsigned long pclk, unsigned long lclk,
2416*4882a593Smuzhiyun 				       const struct videomode *vm,
2417*4882a593Smuzhiyun 				       u16 width, u16 height,
2418*4882a593Smuzhiyun 				       u16 out_width, u16 out_height,
2419*4882a593Smuzhiyun 				       u32 fourcc, bool *five_taps,
2420*4882a593Smuzhiyun 				       int *x_predecim, int *y_predecim,
2421*4882a593Smuzhiyun 				       int *decim_x, int *decim_y,
2422*4882a593Smuzhiyun 				       u16 pos_x, unsigned long *core_clk,
2423*4882a593Smuzhiyun 				       bool mem_to_mem)
2424*4882a593Smuzhiyun {
2425*4882a593Smuzhiyun 	u16 in_width, in_width_max;
2426*4882a593Smuzhiyun 	int decim_x_min = *decim_x;
2427*4882a593Smuzhiyun 	u16 in_height = height / *decim_y;
2428*4882a593Smuzhiyun 	const int maxsinglelinewidth = dispc->feat->max_line_width;
2429*4882a593Smuzhiyun 	const int maxdownscale = dispc->feat->max_downscale;
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	if (mem_to_mem) {
2432*4882a593Smuzhiyun 		in_width_max = out_width * maxdownscale;
2433*4882a593Smuzhiyun 	} else {
2434*4882a593Smuzhiyun 		in_width_max = dispc_core_clk_rate(dispc)
2435*4882a593Smuzhiyun 			     / DIV_ROUND_UP(pclk, out_width);
2436*4882a593Smuzhiyun 	}
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	*decim_x = DIV_ROUND_UP(width, in_width_max);
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2441*4882a593Smuzhiyun 	if (*decim_x > *x_predecim)
2442*4882a593Smuzhiyun 		return -EINVAL;
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 	do {
2445*4882a593Smuzhiyun 		in_width = width / *decim_x;
2446*4882a593Smuzhiyun 	} while (*decim_x <= *x_predecim &&
2447*4882a593Smuzhiyun 			in_width > maxsinglelinewidth && ++*decim_x);
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	if (in_width > maxsinglelinewidth) {
2450*4882a593Smuzhiyun 		DSSERR("Cannot scale width exceeds max line width\n");
2451*4882a593Smuzhiyun 		return -EINVAL;
2452*4882a593Smuzhiyun 	}
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
2455*4882a593Smuzhiyun 		/*
2456*4882a593Smuzhiyun 		 * Let's disable all scaling that requires horizontal
2457*4882a593Smuzhiyun 		 * decimation with higher factor than 4, until we have
2458*4882a593Smuzhiyun 		 * better estimates of what we can and can not
2459*4882a593Smuzhiyun 		 * do. However, NV12 color format appears to work Ok
2460*4882a593Smuzhiyun 		 * with all decimation factors.
2461*4882a593Smuzhiyun 		 *
2462*4882a593Smuzhiyun 		 * When decimating horizontally by more that 4 the dss
2463*4882a593Smuzhiyun 		 * is not able to fetch the data in burst mode. When
2464*4882a593Smuzhiyun 		 * this happens it is hard to tell if there enough
2465*4882a593Smuzhiyun 		 * bandwidth. Despite what theory says this appears to
2466*4882a593Smuzhiyun 		 * be true also for 16-bit color formats.
2467*4882a593Smuzhiyun 		 */
2468*4882a593Smuzhiyun 		DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)\n", *decim_x);
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 		return -EINVAL;
2471*4882a593Smuzhiyun 	}
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	*core_clk = dispc->feat->calc_core_clk(pclk, in_width, in_height,
2474*4882a593Smuzhiyun 				out_width, out_height, mem_to_mem);
2475*4882a593Smuzhiyun 	return 0;
2476*4882a593Smuzhiyun }
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun #define DIV_FRAC(dividend, divisor) \
2479*4882a593Smuzhiyun 	((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2480*4882a593Smuzhiyun 
dispc_ovl_calc_scaling(struct dispc_device * dispc,enum omap_plane_id plane,unsigned long pclk,unsigned long lclk,enum omap_overlay_caps caps,const struct videomode * vm,u16 width,u16 height,u16 out_width,u16 out_height,u32 fourcc,bool * five_taps,int * x_predecim,int * y_predecim,u16 pos_x,enum omap_dss_rotation_type rotation_type,bool mem_to_mem)2481*4882a593Smuzhiyun static int dispc_ovl_calc_scaling(struct dispc_device *dispc,
2482*4882a593Smuzhiyun 				  enum omap_plane_id plane,
2483*4882a593Smuzhiyun 				  unsigned long pclk, unsigned long lclk,
2484*4882a593Smuzhiyun 				  enum omap_overlay_caps caps,
2485*4882a593Smuzhiyun 				  const struct videomode *vm,
2486*4882a593Smuzhiyun 				  u16 width, u16 height,
2487*4882a593Smuzhiyun 				  u16 out_width, u16 out_height,
2488*4882a593Smuzhiyun 				  u32 fourcc, bool *five_taps,
2489*4882a593Smuzhiyun 				  int *x_predecim, int *y_predecim, u16 pos_x,
2490*4882a593Smuzhiyun 				  enum omap_dss_rotation_type rotation_type,
2491*4882a593Smuzhiyun 				  bool mem_to_mem)
2492*4882a593Smuzhiyun {
2493*4882a593Smuzhiyun 	int maxhdownscale = dispc->feat->max_downscale;
2494*4882a593Smuzhiyun 	int maxvdownscale = dispc->feat->max_downscale;
2495*4882a593Smuzhiyun 	const int max_decim_limit = 16;
2496*4882a593Smuzhiyun 	unsigned long core_clk = 0;
2497*4882a593Smuzhiyun 	int decim_x, decim_y, ret;
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	if (width == out_width && height == out_height)
2500*4882a593Smuzhiyun 		return 0;
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	if (dispc->feat->supported_scaler_color_modes) {
2503*4882a593Smuzhiyun 		const u32 *modes = dispc->feat->supported_scaler_color_modes;
2504*4882a593Smuzhiyun 		unsigned int i;
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 		for (i = 0; modes[i]; ++i) {
2507*4882a593Smuzhiyun 			if (modes[i] == fourcc)
2508*4882a593Smuzhiyun 				break;
2509*4882a593Smuzhiyun 		}
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun 		if (modes[i] == 0)
2512*4882a593Smuzhiyun 			return -EINVAL;
2513*4882a593Smuzhiyun 	}
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB) {
2516*4882a593Smuzhiyun 		switch (fourcc) {
2517*4882a593Smuzhiyun 		case DRM_FORMAT_NV12:
2518*4882a593Smuzhiyun 			maxhdownscale = maxvdownscale = 2;
2519*4882a593Smuzhiyun 			break;
2520*4882a593Smuzhiyun 		case DRM_FORMAT_YUYV:
2521*4882a593Smuzhiyun 		case DRM_FORMAT_UYVY:
2522*4882a593Smuzhiyun 			maxhdownscale = 2;
2523*4882a593Smuzhiyun 			maxvdownscale = 4;
2524*4882a593Smuzhiyun 			break;
2525*4882a593Smuzhiyun 		default:
2526*4882a593Smuzhiyun 			break;
2527*4882a593Smuzhiyun 		}
2528*4882a593Smuzhiyun 	}
2529*4882a593Smuzhiyun 	if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
2530*4882a593Smuzhiyun 		DSSERR("cannot calculate scaling settings: pclk is zero\n");
2531*4882a593Smuzhiyun 		return -EINVAL;
2532*4882a593Smuzhiyun 	}
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2535*4882a593Smuzhiyun 		return -EINVAL;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	if (mem_to_mem) {
2538*4882a593Smuzhiyun 		*x_predecim = *y_predecim = 1;
2539*4882a593Smuzhiyun 	} else {
2540*4882a593Smuzhiyun 		*x_predecim = max_decim_limit;
2541*4882a593Smuzhiyun 		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2542*4882a593Smuzhiyun 				dispc_has_feature(dispc, FEAT_BURST_2D)) ?
2543*4882a593Smuzhiyun 				2 : max_decim_limit;
2544*4882a593Smuzhiyun 	}
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxhdownscale);
2547*4882a593Smuzhiyun 	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxvdownscale);
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	if (decim_x > *x_predecim || out_width > width * 8)
2550*4882a593Smuzhiyun 		return -EINVAL;
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	if (decim_y > *y_predecim || out_height > height * 8)
2553*4882a593Smuzhiyun 		return -EINVAL;
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 	ret = dispc->feat->calc_scaling(dispc, pclk, lclk, vm, width, height,
2556*4882a593Smuzhiyun 					out_width, out_height, fourcc,
2557*4882a593Smuzhiyun 					five_taps, x_predecim, y_predecim,
2558*4882a593Smuzhiyun 					&decim_x, &decim_y, pos_x, &core_clk,
2559*4882a593Smuzhiyun 					mem_to_mem);
2560*4882a593Smuzhiyun 	if (ret)
2561*4882a593Smuzhiyun 		return ret;
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 	DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2564*4882a593Smuzhiyun 		width, height,
2565*4882a593Smuzhiyun 		out_width, out_height,
2566*4882a593Smuzhiyun 		out_width / width, DIV_FRAC(out_width, width),
2567*4882a593Smuzhiyun 		out_height / height, DIV_FRAC(out_height, height),
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun 		decim_x, decim_y,
2570*4882a593Smuzhiyun 		width / decim_x, height / decim_y,
2571*4882a593Smuzhiyun 		out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2572*4882a593Smuzhiyun 		out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 		*five_taps ? 5 : 3,
2575*4882a593Smuzhiyun 		core_clk, dispc_core_clk_rate(dispc));
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun 	if (!core_clk || core_clk > dispc_core_clk_rate(dispc)) {
2578*4882a593Smuzhiyun 		DSSERR("failed to set up scaling, "
2579*4882a593Smuzhiyun 			"required core clk rate = %lu Hz, "
2580*4882a593Smuzhiyun 			"current core clk rate = %lu Hz\n",
2581*4882a593Smuzhiyun 			core_clk, dispc_core_clk_rate(dispc));
2582*4882a593Smuzhiyun 		return -EINVAL;
2583*4882a593Smuzhiyun 	}
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	*x_predecim = decim_x;
2586*4882a593Smuzhiyun 	*y_predecim = decim_y;
2587*4882a593Smuzhiyun 	return 0;
2588*4882a593Smuzhiyun }
2589*4882a593Smuzhiyun 
dispc_ovl_setup_common(struct dispc_device * dispc,enum omap_plane_id plane,enum omap_overlay_caps caps,u32 paddr,u32 p_uv_addr,u16 screen_width,int pos_x,int pos_y,u16 width,u16 height,u16 out_width,u16 out_height,u32 fourcc,u8 rotation,u8 zorder,u8 pre_mult_alpha,u8 global_alpha,enum omap_dss_rotation_type rotation_type,bool replication,const struct videomode * vm,bool mem_to_mem)2590*4882a593Smuzhiyun static int dispc_ovl_setup_common(struct dispc_device *dispc,
2591*4882a593Smuzhiyun 				  enum omap_plane_id plane,
2592*4882a593Smuzhiyun 				  enum omap_overlay_caps caps,
2593*4882a593Smuzhiyun 				  u32 paddr, u32 p_uv_addr,
2594*4882a593Smuzhiyun 				  u16 screen_width, int pos_x, int pos_y,
2595*4882a593Smuzhiyun 				  u16 width, u16 height,
2596*4882a593Smuzhiyun 				  u16 out_width, u16 out_height,
2597*4882a593Smuzhiyun 				  u32 fourcc, u8 rotation, u8 zorder,
2598*4882a593Smuzhiyun 				  u8 pre_mult_alpha, u8 global_alpha,
2599*4882a593Smuzhiyun 				  enum omap_dss_rotation_type rotation_type,
2600*4882a593Smuzhiyun 				  bool replication, const struct videomode *vm,
2601*4882a593Smuzhiyun 				  bool mem_to_mem)
2602*4882a593Smuzhiyun {
2603*4882a593Smuzhiyun 	bool five_taps = true;
2604*4882a593Smuzhiyun 	bool fieldmode = false;
2605*4882a593Smuzhiyun 	int r, cconv = 0;
2606*4882a593Smuzhiyun 	unsigned int offset0, offset1;
2607*4882a593Smuzhiyun 	s32 row_inc;
2608*4882a593Smuzhiyun 	s32 pix_inc;
2609*4882a593Smuzhiyun 	u16 frame_width;
2610*4882a593Smuzhiyun 	unsigned int field_offset = 0;
2611*4882a593Smuzhiyun 	u16 in_height = height;
2612*4882a593Smuzhiyun 	u16 in_width = width;
2613*4882a593Smuzhiyun 	int x_predecim = 1, y_predecim = 1;
2614*4882a593Smuzhiyun 	bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
2615*4882a593Smuzhiyun 	unsigned long pclk = dispc_plane_pclk_rate(dispc, plane);
2616*4882a593Smuzhiyun 	unsigned long lclk = dispc_plane_lclk_rate(dispc, plane);
2617*4882a593Smuzhiyun 	const struct drm_format_info *info;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	info = drm_format_info(fourcc);
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	/* when setting up WB, dispc_plane_pclk_rate() returns 0 */
2622*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB)
2623*4882a593Smuzhiyun 		pclk = vm->pixelclock;
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
2626*4882a593Smuzhiyun 		return -EINVAL;
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	if (info->is_yuv && (in_width & 1)) {
2629*4882a593Smuzhiyun 		DSSERR("input width %d is not even for YUV format\n", in_width);
2630*4882a593Smuzhiyun 		return -EINVAL;
2631*4882a593Smuzhiyun 	}
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 	out_width = out_width == 0 ? width : out_width;
2634*4882a593Smuzhiyun 	out_height = out_height == 0 ? height : out_height;
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun 	if (plane != OMAP_DSS_WB) {
2637*4882a593Smuzhiyun 		if (ilace && height == out_height)
2638*4882a593Smuzhiyun 			fieldmode = true;
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 		if (ilace) {
2641*4882a593Smuzhiyun 			if (fieldmode)
2642*4882a593Smuzhiyun 				in_height /= 2;
2643*4882a593Smuzhiyun 			pos_y /= 2;
2644*4882a593Smuzhiyun 			out_height /= 2;
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 			DSSDBG("adjusting for ilace: height %d, pos_y %d, out_height %d\n",
2647*4882a593Smuzhiyun 				in_height, pos_y, out_height);
2648*4882a593Smuzhiyun 		}
2649*4882a593Smuzhiyun 	}
2650*4882a593Smuzhiyun 
2651*4882a593Smuzhiyun 	if (!dispc_ovl_color_mode_supported(dispc, plane, fourcc))
2652*4882a593Smuzhiyun 		return -EINVAL;
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	r = dispc_ovl_calc_scaling(dispc, plane, pclk, lclk, caps, vm, in_width,
2655*4882a593Smuzhiyun 				   in_height, out_width, out_height, fourcc,
2656*4882a593Smuzhiyun 				   &five_taps, &x_predecim, &y_predecim, pos_x,
2657*4882a593Smuzhiyun 				   rotation_type, mem_to_mem);
2658*4882a593Smuzhiyun 	if (r)
2659*4882a593Smuzhiyun 		return r;
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	in_width = in_width / x_predecim;
2662*4882a593Smuzhiyun 	in_height = in_height / y_predecim;
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	if (x_predecim > 1 || y_predecim > 1)
2665*4882a593Smuzhiyun 		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2666*4882a593Smuzhiyun 			x_predecim, y_predecim, in_width, in_height);
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	if (info->is_yuv && (in_width & 1)) {
2669*4882a593Smuzhiyun 		DSSDBG("predecimated input width is not even for YUV format\n");
2670*4882a593Smuzhiyun 		DSSDBG("adjusting input width %d -> %d\n",
2671*4882a593Smuzhiyun 			in_width, in_width & ~1);
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 		in_width &= ~1;
2674*4882a593Smuzhiyun 	}
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	if (info->is_yuv)
2677*4882a593Smuzhiyun 		cconv = 1;
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 	if (ilace && !fieldmode) {
2680*4882a593Smuzhiyun 		/*
2681*4882a593Smuzhiyun 		 * when downscaling the bottom field may have to start several
2682*4882a593Smuzhiyun 		 * source lines below the top field. Unfortunately ACCUI
2683*4882a593Smuzhiyun 		 * registers will only hold the fractional part of the offset
2684*4882a593Smuzhiyun 		 * so the integer part must be added to the base address of the
2685*4882a593Smuzhiyun 		 * bottom field.
2686*4882a593Smuzhiyun 		 */
2687*4882a593Smuzhiyun 		if (!in_height || in_height == out_height)
2688*4882a593Smuzhiyun 			field_offset = 0;
2689*4882a593Smuzhiyun 		else
2690*4882a593Smuzhiyun 			field_offset = in_height / out_height / 2;
2691*4882a593Smuzhiyun 	}
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	/* Fields are independent but interleaved in memory. */
2694*4882a593Smuzhiyun 	if (fieldmode)
2695*4882a593Smuzhiyun 		field_offset = 1;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 	offset0 = 0;
2698*4882a593Smuzhiyun 	offset1 = 0;
2699*4882a593Smuzhiyun 	row_inc = 0;
2700*4882a593Smuzhiyun 	pix_inc = 0;
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB)
2703*4882a593Smuzhiyun 		frame_width = out_width;
2704*4882a593Smuzhiyun 	else
2705*4882a593Smuzhiyun 		frame_width = in_width;
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	calc_offset(screen_width, frame_width,
2708*4882a593Smuzhiyun 			fourcc, fieldmode, field_offset,
2709*4882a593Smuzhiyun 			&offset0, &offset1, &row_inc, &pix_inc,
2710*4882a593Smuzhiyun 			x_predecim, y_predecim,
2711*4882a593Smuzhiyun 			rotation_type, rotation);
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2714*4882a593Smuzhiyun 			offset0, offset1, row_inc, pix_inc);
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	dispc_ovl_set_color_mode(dispc, plane, fourcc);
2717*4882a593Smuzhiyun 
2718*4882a593Smuzhiyun 	dispc_ovl_configure_burst_type(dispc, plane, rotation_type);
2719*4882a593Smuzhiyun 
2720*4882a593Smuzhiyun 	if (dispc->feat->reverse_ilace_field_order)
2721*4882a593Smuzhiyun 		swap(offset0, offset1);
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	dispc_ovl_set_ba0(dispc, plane, paddr + offset0);
2724*4882a593Smuzhiyun 	dispc_ovl_set_ba1(dispc, plane, paddr + offset1);
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	if (fourcc == DRM_FORMAT_NV12) {
2727*4882a593Smuzhiyun 		dispc_ovl_set_ba0_uv(dispc, plane, p_uv_addr + offset0);
2728*4882a593Smuzhiyun 		dispc_ovl_set_ba1_uv(dispc, plane, p_uv_addr + offset1);
2729*4882a593Smuzhiyun 	}
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun 	if (dispc->feat->last_pixel_inc_missing)
2732*4882a593Smuzhiyun 		row_inc += pix_inc - 1;
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 	dispc_ovl_set_row_inc(dispc, plane, row_inc);
2735*4882a593Smuzhiyun 	dispc_ovl_set_pix_inc(dispc, plane, pix_inc);
2736*4882a593Smuzhiyun 
2737*4882a593Smuzhiyun 	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2738*4882a593Smuzhiyun 			in_height, out_width, out_height);
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 	dispc_ovl_set_pos(dispc, plane, caps, pos_x, pos_y);
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	dispc_ovl_set_input_size(dispc, plane, in_width, in_height);
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2745*4882a593Smuzhiyun 		dispc_ovl_set_scaling(dispc, plane, in_width, in_height,
2746*4882a593Smuzhiyun 				      out_width, out_height, ilace, five_taps,
2747*4882a593Smuzhiyun 				      fieldmode, fourcc, rotation);
2748*4882a593Smuzhiyun 		dispc_ovl_set_output_size(dispc, plane, out_width, out_height);
2749*4882a593Smuzhiyun 		dispc_ovl_set_vid_color_conv(dispc, plane, cconv);
2750*4882a593Smuzhiyun 	}
2751*4882a593Smuzhiyun 
2752*4882a593Smuzhiyun 	dispc_ovl_set_rotation_attrs(dispc, plane, rotation, rotation_type,
2753*4882a593Smuzhiyun 				     fourcc);
2754*4882a593Smuzhiyun 
2755*4882a593Smuzhiyun 	dispc_ovl_set_zorder(dispc, plane, caps, zorder);
2756*4882a593Smuzhiyun 	dispc_ovl_set_pre_mult_alpha(dispc, plane, caps, pre_mult_alpha);
2757*4882a593Smuzhiyun 	dispc_ovl_setup_global_alpha(dispc, plane, caps, global_alpha);
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun 	dispc_ovl_enable_replication(dispc, plane, caps, replication);
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun 	return 0;
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun 
dispc_ovl_setup(struct dispc_device * dispc,enum omap_plane_id plane,const struct omap_overlay_info * oi,const struct videomode * vm,bool mem_to_mem,enum omap_channel channel)2764*4882a593Smuzhiyun static int dispc_ovl_setup(struct dispc_device *dispc,
2765*4882a593Smuzhiyun 			   enum omap_plane_id plane,
2766*4882a593Smuzhiyun 			   const struct omap_overlay_info *oi,
2767*4882a593Smuzhiyun 			   const struct videomode *vm, bool mem_to_mem,
2768*4882a593Smuzhiyun 			   enum omap_channel channel)
2769*4882a593Smuzhiyun {
2770*4882a593Smuzhiyun 	int r;
2771*4882a593Smuzhiyun 	enum omap_overlay_caps caps = dispc->feat->overlay_caps[plane];
2772*4882a593Smuzhiyun 	const bool replication = true;
2773*4882a593Smuzhiyun 
2774*4882a593Smuzhiyun 	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2775*4882a593Smuzhiyun 		" %dx%d, cmode %x, rot %d, chan %d repl %d\n",
2776*4882a593Smuzhiyun 		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2777*4882a593Smuzhiyun 		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2778*4882a593Smuzhiyun 		oi->fourcc, oi->rotation, channel, replication);
2779*4882a593Smuzhiyun 
2780*4882a593Smuzhiyun 	dispc_ovl_set_channel_out(dispc, plane, channel);
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	r = dispc_ovl_setup_common(dispc, plane, caps, oi->paddr, oi->p_uv_addr,
2783*4882a593Smuzhiyun 		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2784*4882a593Smuzhiyun 		oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
2785*4882a593Smuzhiyun 		oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2786*4882a593Smuzhiyun 		oi->rotation_type, replication, vm, mem_to_mem);
2787*4882a593Smuzhiyun 
2788*4882a593Smuzhiyun 	return r;
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun 
dispc_wb_setup(struct dispc_device * dispc,const struct omap_dss_writeback_info * wi,bool mem_to_mem,const struct videomode * vm,enum dss_writeback_channel channel_in)2791*4882a593Smuzhiyun static int dispc_wb_setup(struct dispc_device *dispc,
2792*4882a593Smuzhiyun 		   const struct omap_dss_writeback_info *wi,
2793*4882a593Smuzhiyun 		   bool mem_to_mem, const struct videomode *vm,
2794*4882a593Smuzhiyun 		   enum dss_writeback_channel channel_in)
2795*4882a593Smuzhiyun {
2796*4882a593Smuzhiyun 	int r;
2797*4882a593Smuzhiyun 	u32 l;
2798*4882a593Smuzhiyun 	enum omap_plane_id plane = OMAP_DSS_WB;
2799*4882a593Smuzhiyun 	const int pos_x = 0, pos_y = 0;
2800*4882a593Smuzhiyun 	const u8 zorder = 0, global_alpha = 0;
2801*4882a593Smuzhiyun 	const bool replication = true;
2802*4882a593Smuzhiyun 	bool truncation;
2803*4882a593Smuzhiyun 	int in_width = vm->hactive;
2804*4882a593Smuzhiyun 	int in_height = vm->vactive;
2805*4882a593Smuzhiyun 	enum omap_overlay_caps caps =
2806*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	if (vm->flags & DISPLAY_FLAGS_INTERLACED)
2809*4882a593Smuzhiyun 		in_height /= 2;
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2812*4882a593Smuzhiyun 		"rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
2813*4882a593Smuzhiyun 		in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun 	r = dispc_ovl_setup_common(dispc, plane, caps, wi->paddr, wi->p_uv_addr,
2816*4882a593Smuzhiyun 		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2817*4882a593Smuzhiyun 		wi->height, wi->fourcc, wi->rotation, zorder,
2818*4882a593Smuzhiyun 		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2819*4882a593Smuzhiyun 		replication, vm, mem_to_mem);
2820*4882a593Smuzhiyun 	if (r)
2821*4882a593Smuzhiyun 		return r;
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	switch (wi->fourcc) {
2824*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
2825*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
2826*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
2827*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA4444:
2828*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX4444:
2829*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
2830*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
2831*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB4444:
2832*4882a593Smuzhiyun 		truncation = true;
2833*4882a593Smuzhiyun 		break;
2834*4882a593Smuzhiyun 	default:
2835*4882a593Smuzhiyun 		truncation = false;
2836*4882a593Smuzhiyun 		break;
2837*4882a593Smuzhiyun 	}
2838*4882a593Smuzhiyun 
2839*4882a593Smuzhiyun 	/* setup extra DISPC_WB_ATTRIBUTES */
2840*4882a593Smuzhiyun 	l = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
2841*4882a593Smuzhiyun 	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
2842*4882a593Smuzhiyun 	l = FLD_MOD(l, channel_in, 18, 16);	/* CHANNELIN */
2843*4882a593Smuzhiyun 	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
2844*4882a593Smuzhiyun 	if (mem_to_mem)
2845*4882a593Smuzhiyun 		l = FLD_MOD(l, 1, 26, 24);	/* CAPTUREMODE */
2846*4882a593Smuzhiyun 	else
2847*4882a593Smuzhiyun 		l = FLD_MOD(l, 0, 26, 24);	/* CAPTUREMODE */
2848*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), l);
2849*4882a593Smuzhiyun 
2850*4882a593Smuzhiyun 	if (mem_to_mem) {
2851*4882a593Smuzhiyun 		/* WBDELAYCOUNT */
2852*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
2853*4882a593Smuzhiyun 	} else {
2854*4882a593Smuzhiyun 		u32 wbdelay;
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun 		if (channel_in == DSS_WB_TV_MGR)
2857*4882a593Smuzhiyun 			wbdelay = vm->vsync_len + vm->vback_porch;
2858*4882a593Smuzhiyun 		else
2859*4882a593Smuzhiyun 			wbdelay = vm->vfront_porch + vm->vsync_len +
2860*4882a593Smuzhiyun 				vm->vback_porch;
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun 		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
2863*4882a593Smuzhiyun 			wbdelay /= 2;
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 		wbdelay = min(wbdelay, 255u);
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 		/* WBDELAYCOUNT */
2868*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
2869*4882a593Smuzhiyun 	}
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	return 0;
2872*4882a593Smuzhiyun }
2873*4882a593Smuzhiyun 
dispc_has_writeback(struct dispc_device * dispc)2874*4882a593Smuzhiyun static bool dispc_has_writeback(struct dispc_device *dispc)
2875*4882a593Smuzhiyun {
2876*4882a593Smuzhiyun 	return dispc->feat->has_writeback;
2877*4882a593Smuzhiyun }
2878*4882a593Smuzhiyun 
dispc_ovl_enable(struct dispc_device * dispc,enum omap_plane_id plane,bool enable)2879*4882a593Smuzhiyun static int dispc_ovl_enable(struct dispc_device *dispc,
2880*4882a593Smuzhiyun 			    enum omap_plane_id plane, bool enable)
2881*4882a593Smuzhiyun {
2882*4882a593Smuzhiyun 	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	return 0;
2887*4882a593Smuzhiyun }
2888*4882a593Smuzhiyun 
dispc_lcd_enable_signal_polarity(struct dispc_device * dispc,bool act_high)2889*4882a593Smuzhiyun static void dispc_lcd_enable_signal_polarity(struct dispc_device *dispc,
2890*4882a593Smuzhiyun 					     bool act_high)
2891*4882a593Smuzhiyun {
2892*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_LCDENABLEPOL))
2893*4882a593Smuzhiyun 		return;
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun 
dispc_lcd_enable_signal(struct dispc_device * dispc,bool enable)2898*4882a593Smuzhiyun void dispc_lcd_enable_signal(struct dispc_device *dispc, bool enable)
2899*4882a593Smuzhiyun {
2900*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_LCDENABLESIGNAL))
2901*4882a593Smuzhiyun 		return;
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_CONTROL, enable ? 1 : 0, 28, 28);
2904*4882a593Smuzhiyun }
2905*4882a593Smuzhiyun 
dispc_pck_free_enable(struct dispc_device * dispc,bool enable)2906*4882a593Smuzhiyun void dispc_pck_free_enable(struct dispc_device *dispc, bool enable)
2907*4882a593Smuzhiyun {
2908*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_PCKFREEENABLE))
2909*4882a593Smuzhiyun 		return;
2910*4882a593Smuzhiyun 
2911*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_CONTROL, enable ? 1 : 0, 27, 27);
2912*4882a593Smuzhiyun }
2913*4882a593Smuzhiyun 
dispc_mgr_enable_fifohandcheck(struct dispc_device * dispc,enum omap_channel channel,bool enable)2914*4882a593Smuzhiyun static void dispc_mgr_enable_fifohandcheck(struct dispc_device *dispc,
2915*4882a593Smuzhiyun 					   enum omap_channel channel,
2916*4882a593Smuzhiyun 					   bool enable)
2917*4882a593Smuzhiyun {
2918*4882a593Smuzhiyun 	mgr_fld_write(dispc, channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
2919*4882a593Smuzhiyun }
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 
dispc_mgr_set_lcd_type_tft(struct dispc_device * dispc,enum omap_channel channel)2922*4882a593Smuzhiyun static void dispc_mgr_set_lcd_type_tft(struct dispc_device *dispc,
2923*4882a593Smuzhiyun 				       enum omap_channel channel)
2924*4882a593Smuzhiyun {
2925*4882a593Smuzhiyun 	mgr_fld_write(dispc, channel, DISPC_MGR_FLD_STNTFT, 1);
2926*4882a593Smuzhiyun }
2927*4882a593Smuzhiyun 
dispc_set_loadmode(struct dispc_device * dispc,enum omap_dss_load_mode mode)2928*4882a593Smuzhiyun static void dispc_set_loadmode(struct dispc_device *dispc,
2929*4882a593Smuzhiyun 			       enum omap_dss_load_mode mode)
2930*4882a593Smuzhiyun {
2931*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_CONFIG, mode, 2, 1);
2932*4882a593Smuzhiyun }
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 
dispc_mgr_set_default_color(struct dispc_device * dispc,enum omap_channel channel,u32 color)2935*4882a593Smuzhiyun static void dispc_mgr_set_default_color(struct dispc_device *dispc,
2936*4882a593Smuzhiyun 					enum omap_channel channel, u32 color)
2937*4882a593Smuzhiyun {
2938*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_DEFAULT_COLOR(channel), color);
2939*4882a593Smuzhiyun }
2940*4882a593Smuzhiyun 
dispc_mgr_set_trans_key(struct dispc_device * dispc,enum omap_channel ch,enum omap_dss_trans_key_type type,u32 trans_key)2941*4882a593Smuzhiyun static void dispc_mgr_set_trans_key(struct dispc_device *dispc,
2942*4882a593Smuzhiyun 				    enum omap_channel ch,
2943*4882a593Smuzhiyun 				    enum omap_dss_trans_key_type type,
2944*4882a593Smuzhiyun 				    u32 trans_key)
2945*4882a593Smuzhiyun {
2946*4882a593Smuzhiyun 	mgr_fld_write(dispc, ch, DISPC_MGR_FLD_TCKSELECTION, type);
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_TRANS_COLOR(ch), trans_key);
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun 
dispc_mgr_enable_trans_key(struct dispc_device * dispc,enum omap_channel ch,bool enable)2951*4882a593Smuzhiyun static void dispc_mgr_enable_trans_key(struct dispc_device *dispc,
2952*4882a593Smuzhiyun 				       enum omap_channel ch, bool enable)
2953*4882a593Smuzhiyun {
2954*4882a593Smuzhiyun 	mgr_fld_write(dispc, ch, DISPC_MGR_FLD_TCKENABLE, enable);
2955*4882a593Smuzhiyun }
2956*4882a593Smuzhiyun 
dispc_mgr_enable_alpha_fixed_zorder(struct dispc_device * dispc,enum omap_channel ch,bool enable)2957*4882a593Smuzhiyun static void dispc_mgr_enable_alpha_fixed_zorder(struct dispc_device *dispc,
2958*4882a593Smuzhiyun 						enum omap_channel ch,
2959*4882a593Smuzhiyun 						bool enable)
2960*4882a593Smuzhiyun {
2961*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER))
2962*4882a593Smuzhiyun 		return;
2963*4882a593Smuzhiyun 
2964*4882a593Smuzhiyun 	if (ch == OMAP_DSS_CHANNEL_LCD)
2965*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_CONFIG, enable, 18, 18);
2966*4882a593Smuzhiyun 	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2967*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_CONFIG, enable, 19, 19);
2968*4882a593Smuzhiyun }
2969*4882a593Smuzhiyun 
dispc_mgr_setup(struct dispc_device * dispc,enum omap_channel channel,const struct omap_overlay_manager_info * info)2970*4882a593Smuzhiyun static void dispc_mgr_setup(struct dispc_device *dispc,
2971*4882a593Smuzhiyun 			    enum omap_channel channel,
2972*4882a593Smuzhiyun 			    const struct omap_overlay_manager_info *info)
2973*4882a593Smuzhiyun {
2974*4882a593Smuzhiyun 	dispc_mgr_set_default_color(dispc, channel, info->default_color);
2975*4882a593Smuzhiyun 	dispc_mgr_set_trans_key(dispc, channel, info->trans_key_type,
2976*4882a593Smuzhiyun 				info->trans_key);
2977*4882a593Smuzhiyun 	dispc_mgr_enable_trans_key(dispc, channel, info->trans_enabled);
2978*4882a593Smuzhiyun 	dispc_mgr_enable_alpha_fixed_zorder(dispc, channel,
2979*4882a593Smuzhiyun 			info->partial_alpha_enabled);
2980*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_CPR)) {
2981*4882a593Smuzhiyun 		dispc_mgr_enable_cpr(dispc, channel, info->cpr_enable);
2982*4882a593Smuzhiyun 		dispc_mgr_set_cpr_coef(dispc, channel, &info->cpr_coefs);
2983*4882a593Smuzhiyun 	}
2984*4882a593Smuzhiyun }
2985*4882a593Smuzhiyun 
dispc_mgr_set_tft_data_lines(struct dispc_device * dispc,enum omap_channel channel,u8 data_lines)2986*4882a593Smuzhiyun static void dispc_mgr_set_tft_data_lines(struct dispc_device *dispc,
2987*4882a593Smuzhiyun 					 enum omap_channel channel,
2988*4882a593Smuzhiyun 					 u8 data_lines)
2989*4882a593Smuzhiyun {
2990*4882a593Smuzhiyun 	int code;
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun 	switch (data_lines) {
2993*4882a593Smuzhiyun 	case 12:
2994*4882a593Smuzhiyun 		code = 0;
2995*4882a593Smuzhiyun 		break;
2996*4882a593Smuzhiyun 	case 16:
2997*4882a593Smuzhiyun 		code = 1;
2998*4882a593Smuzhiyun 		break;
2999*4882a593Smuzhiyun 	case 18:
3000*4882a593Smuzhiyun 		code = 2;
3001*4882a593Smuzhiyun 		break;
3002*4882a593Smuzhiyun 	case 24:
3003*4882a593Smuzhiyun 		code = 3;
3004*4882a593Smuzhiyun 		break;
3005*4882a593Smuzhiyun 	default:
3006*4882a593Smuzhiyun 		BUG();
3007*4882a593Smuzhiyun 		return;
3008*4882a593Smuzhiyun 	}
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun 	mgr_fld_write(dispc, channel, DISPC_MGR_FLD_TFTDATALINES, code);
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun 
dispc_mgr_set_io_pad_mode(struct dispc_device * dispc,enum dss_io_pad_mode mode)3013*4882a593Smuzhiyun static void dispc_mgr_set_io_pad_mode(struct dispc_device *dispc,
3014*4882a593Smuzhiyun 				      enum dss_io_pad_mode mode)
3015*4882a593Smuzhiyun {
3016*4882a593Smuzhiyun 	u32 l;
3017*4882a593Smuzhiyun 	int gpout0, gpout1;
3018*4882a593Smuzhiyun 
3019*4882a593Smuzhiyun 	switch (mode) {
3020*4882a593Smuzhiyun 	case DSS_IO_PAD_MODE_RESET:
3021*4882a593Smuzhiyun 		gpout0 = 0;
3022*4882a593Smuzhiyun 		gpout1 = 0;
3023*4882a593Smuzhiyun 		break;
3024*4882a593Smuzhiyun 	case DSS_IO_PAD_MODE_RFBI:
3025*4882a593Smuzhiyun 		gpout0 = 1;
3026*4882a593Smuzhiyun 		gpout1 = 0;
3027*4882a593Smuzhiyun 		break;
3028*4882a593Smuzhiyun 	case DSS_IO_PAD_MODE_BYPASS:
3029*4882a593Smuzhiyun 		gpout0 = 1;
3030*4882a593Smuzhiyun 		gpout1 = 1;
3031*4882a593Smuzhiyun 		break;
3032*4882a593Smuzhiyun 	default:
3033*4882a593Smuzhiyun 		BUG();
3034*4882a593Smuzhiyun 		return;
3035*4882a593Smuzhiyun 	}
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	l = dispc_read_reg(dispc, DISPC_CONTROL);
3038*4882a593Smuzhiyun 	l = FLD_MOD(l, gpout0, 15, 15);
3039*4882a593Smuzhiyun 	l = FLD_MOD(l, gpout1, 16, 16);
3040*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_CONTROL, l);
3041*4882a593Smuzhiyun }
3042*4882a593Smuzhiyun 
dispc_mgr_enable_stallmode(struct dispc_device * dispc,enum omap_channel channel,bool enable)3043*4882a593Smuzhiyun static void dispc_mgr_enable_stallmode(struct dispc_device *dispc,
3044*4882a593Smuzhiyun 				       enum omap_channel channel, bool enable)
3045*4882a593Smuzhiyun {
3046*4882a593Smuzhiyun 	mgr_fld_write(dispc, channel, DISPC_MGR_FLD_STALLMODE, enable);
3047*4882a593Smuzhiyun }
3048*4882a593Smuzhiyun 
dispc_mgr_set_lcd_config(struct dispc_device * dispc,enum omap_channel channel,const struct dss_lcd_mgr_config * config)3049*4882a593Smuzhiyun static void dispc_mgr_set_lcd_config(struct dispc_device *dispc,
3050*4882a593Smuzhiyun 				     enum omap_channel channel,
3051*4882a593Smuzhiyun 				     const struct dss_lcd_mgr_config *config)
3052*4882a593Smuzhiyun {
3053*4882a593Smuzhiyun 	dispc_mgr_set_io_pad_mode(dispc, config->io_pad_mode);
3054*4882a593Smuzhiyun 
3055*4882a593Smuzhiyun 	dispc_mgr_enable_stallmode(dispc, channel, config->stallmode);
3056*4882a593Smuzhiyun 	dispc_mgr_enable_fifohandcheck(dispc, channel, config->fifohandcheck);
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	dispc_mgr_set_clock_div(dispc, channel, &config->clock_info);
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	dispc_mgr_set_tft_data_lines(dispc, channel, config->video_port_width);
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	dispc_lcd_enable_signal_polarity(dispc, config->lcden_sig_polarity);
3063*4882a593Smuzhiyun 
3064*4882a593Smuzhiyun 	dispc_mgr_set_lcd_type_tft(dispc, channel);
3065*4882a593Smuzhiyun }
3066*4882a593Smuzhiyun 
_dispc_mgr_size_ok(struct dispc_device * dispc,u16 width,u16 height)3067*4882a593Smuzhiyun static bool _dispc_mgr_size_ok(struct dispc_device *dispc,
3068*4882a593Smuzhiyun 			       u16 width, u16 height)
3069*4882a593Smuzhiyun {
3070*4882a593Smuzhiyun 	return width <= dispc->feat->mgr_width_max &&
3071*4882a593Smuzhiyun 		height <= dispc->feat->mgr_height_max;
3072*4882a593Smuzhiyun }
3073*4882a593Smuzhiyun 
_dispc_lcd_timings_ok(struct dispc_device * dispc,int hsync_len,int hfp,int hbp,int vsw,int vfp,int vbp)3074*4882a593Smuzhiyun static bool _dispc_lcd_timings_ok(struct dispc_device *dispc,
3075*4882a593Smuzhiyun 				  int hsync_len, int hfp, int hbp,
3076*4882a593Smuzhiyun 				  int vsw, int vfp, int vbp)
3077*4882a593Smuzhiyun {
3078*4882a593Smuzhiyun 	if (hsync_len < 1 || hsync_len > dispc->feat->sw_max ||
3079*4882a593Smuzhiyun 	    hfp < 1 || hfp > dispc->feat->hp_max ||
3080*4882a593Smuzhiyun 	    hbp < 1 || hbp > dispc->feat->hp_max ||
3081*4882a593Smuzhiyun 	    vsw < 1 || vsw > dispc->feat->sw_max ||
3082*4882a593Smuzhiyun 	    vfp < 0 || vfp > dispc->feat->vp_max ||
3083*4882a593Smuzhiyun 	    vbp < 0 || vbp > dispc->feat->vp_max)
3084*4882a593Smuzhiyun 		return false;
3085*4882a593Smuzhiyun 	return true;
3086*4882a593Smuzhiyun }
3087*4882a593Smuzhiyun 
_dispc_mgr_pclk_ok(struct dispc_device * dispc,enum omap_channel channel,unsigned long pclk)3088*4882a593Smuzhiyun static bool _dispc_mgr_pclk_ok(struct dispc_device *dispc,
3089*4882a593Smuzhiyun 			       enum omap_channel channel,
3090*4882a593Smuzhiyun 			       unsigned long pclk)
3091*4882a593Smuzhiyun {
3092*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel))
3093*4882a593Smuzhiyun 		return pclk <= dispc->feat->max_lcd_pclk;
3094*4882a593Smuzhiyun 	else
3095*4882a593Smuzhiyun 		return pclk <= dispc->feat->max_tv_pclk;
3096*4882a593Smuzhiyun }
3097*4882a593Smuzhiyun 
dispc_mgr_check_timings(struct dispc_device * dispc,enum omap_channel channel,const struct videomode * vm)3098*4882a593Smuzhiyun static int dispc_mgr_check_timings(struct dispc_device *dispc,
3099*4882a593Smuzhiyun 				   enum omap_channel channel,
3100*4882a593Smuzhiyun 				   const struct videomode *vm)
3101*4882a593Smuzhiyun {
3102*4882a593Smuzhiyun 	if (!_dispc_mgr_size_ok(dispc, vm->hactive, vm->vactive))
3103*4882a593Smuzhiyun 		return MODE_BAD;
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun 	if (!_dispc_mgr_pclk_ok(dispc, channel, vm->pixelclock))
3106*4882a593Smuzhiyun 		return MODE_BAD;
3107*4882a593Smuzhiyun 
3108*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel)) {
3109*4882a593Smuzhiyun 		/* TODO: OMAP4+ supports interlace for LCD outputs */
3110*4882a593Smuzhiyun 		if (vm->flags & DISPLAY_FLAGS_INTERLACED)
3111*4882a593Smuzhiyun 			return MODE_BAD;
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 		if (!_dispc_lcd_timings_ok(dispc, vm->hsync_len,
3114*4882a593Smuzhiyun 				vm->hfront_porch, vm->hback_porch,
3115*4882a593Smuzhiyun 				vm->vsync_len, vm->vfront_porch,
3116*4882a593Smuzhiyun 				vm->vback_porch))
3117*4882a593Smuzhiyun 			return MODE_BAD;
3118*4882a593Smuzhiyun 	}
3119*4882a593Smuzhiyun 
3120*4882a593Smuzhiyun 	return MODE_OK;
3121*4882a593Smuzhiyun }
3122*4882a593Smuzhiyun 
_dispc_mgr_set_lcd_timings(struct dispc_device * dispc,enum omap_channel channel,const struct videomode * vm)3123*4882a593Smuzhiyun static void _dispc_mgr_set_lcd_timings(struct dispc_device *dispc,
3124*4882a593Smuzhiyun 				       enum omap_channel channel,
3125*4882a593Smuzhiyun 				       const struct videomode *vm)
3126*4882a593Smuzhiyun {
3127*4882a593Smuzhiyun 	u32 timing_h, timing_v, l;
3128*4882a593Smuzhiyun 	bool onoff, rf, ipc, vs, hs, de;
3129*4882a593Smuzhiyun 
3130*4882a593Smuzhiyun 	timing_h = FLD_VAL(vm->hsync_len - 1, dispc->feat->sw_start, 0) |
3131*4882a593Smuzhiyun 		   FLD_VAL(vm->hfront_porch - 1, dispc->feat->fp_start, 8) |
3132*4882a593Smuzhiyun 		   FLD_VAL(vm->hback_porch - 1, dispc->feat->bp_start, 20);
3133*4882a593Smuzhiyun 	timing_v = FLD_VAL(vm->vsync_len - 1, dispc->feat->sw_start, 0) |
3134*4882a593Smuzhiyun 		   FLD_VAL(vm->vfront_porch, dispc->feat->fp_start, 8) |
3135*4882a593Smuzhiyun 		   FLD_VAL(vm->vback_porch, dispc->feat->bp_start, 20);
3136*4882a593Smuzhiyun 
3137*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_TIMING_H(channel), timing_h);
3138*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_TIMING_V(channel), timing_v);
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun 	vs = !!(vm->flags & DISPLAY_FLAGS_VSYNC_LOW);
3141*4882a593Smuzhiyun 	hs = !!(vm->flags & DISPLAY_FLAGS_HSYNC_LOW);
3142*4882a593Smuzhiyun 	de = !!(vm->flags & DISPLAY_FLAGS_DE_LOW);
3143*4882a593Smuzhiyun 	ipc = !!(vm->flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE);
3144*4882a593Smuzhiyun 	onoff = true; /* always use the 'rf' setting */
3145*4882a593Smuzhiyun 	rf = !!(vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE);
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	l = FLD_VAL(onoff, 17, 17) |
3148*4882a593Smuzhiyun 		FLD_VAL(rf, 16, 16) |
3149*4882a593Smuzhiyun 		FLD_VAL(de, 15, 15) |
3150*4882a593Smuzhiyun 		FLD_VAL(ipc, 14, 14) |
3151*4882a593Smuzhiyun 		FLD_VAL(hs, 13, 13) |
3152*4882a593Smuzhiyun 		FLD_VAL(vs, 12, 12);
3153*4882a593Smuzhiyun 
3154*4882a593Smuzhiyun 	/* always set ALIGN bit when available */
3155*4882a593Smuzhiyun 	if (dispc->feat->supports_sync_align)
3156*4882a593Smuzhiyun 		l |= (1 << 18);
3157*4882a593Smuzhiyun 
3158*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_POL_FREQ(channel), l);
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun 	if (dispc->syscon_pol) {
3161*4882a593Smuzhiyun 		const int shifts[] = {
3162*4882a593Smuzhiyun 			[OMAP_DSS_CHANNEL_LCD] = 0,
3163*4882a593Smuzhiyun 			[OMAP_DSS_CHANNEL_LCD2] = 1,
3164*4882a593Smuzhiyun 			[OMAP_DSS_CHANNEL_LCD3] = 2,
3165*4882a593Smuzhiyun 		};
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun 		u32 mask, val;
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun 		mask = (1 << 0) | (1 << 3) | (1 << 6);
3170*4882a593Smuzhiyun 		val = (rf << 0) | (ipc << 3) | (onoff << 6);
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 		mask <<= 16 + shifts[channel];
3173*4882a593Smuzhiyun 		val <<= 16 + shifts[channel];
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun 		regmap_update_bits(dispc->syscon_pol, dispc->syscon_pol_offset,
3176*4882a593Smuzhiyun 				   mask, val);
3177*4882a593Smuzhiyun 	}
3178*4882a593Smuzhiyun }
3179*4882a593Smuzhiyun 
vm_flag_to_int(enum display_flags flags,enum display_flags high,enum display_flags low)3180*4882a593Smuzhiyun static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
3181*4882a593Smuzhiyun 	enum display_flags low)
3182*4882a593Smuzhiyun {
3183*4882a593Smuzhiyun 	if (flags & high)
3184*4882a593Smuzhiyun 		return 1;
3185*4882a593Smuzhiyun 	if (flags & low)
3186*4882a593Smuzhiyun 		return -1;
3187*4882a593Smuzhiyun 	return 0;
3188*4882a593Smuzhiyun }
3189*4882a593Smuzhiyun 
3190*4882a593Smuzhiyun /* change name to mode? */
dispc_mgr_set_timings(struct dispc_device * dispc,enum omap_channel channel,const struct videomode * vm)3191*4882a593Smuzhiyun static void dispc_mgr_set_timings(struct dispc_device *dispc,
3192*4882a593Smuzhiyun 				  enum omap_channel channel,
3193*4882a593Smuzhiyun 				  const struct videomode *vm)
3194*4882a593Smuzhiyun {
3195*4882a593Smuzhiyun 	unsigned int xtot, ytot;
3196*4882a593Smuzhiyun 	unsigned long ht, vt;
3197*4882a593Smuzhiyun 	struct videomode t = *vm;
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 	DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 	if (dispc_mgr_check_timings(dispc, channel, &t)) {
3202*4882a593Smuzhiyun 		BUG();
3203*4882a593Smuzhiyun 		return;
3204*4882a593Smuzhiyun 	}
3205*4882a593Smuzhiyun 
3206*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel)) {
3207*4882a593Smuzhiyun 		_dispc_mgr_set_lcd_timings(dispc, channel, &t);
3208*4882a593Smuzhiyun 
3209*4882a593Smuzhiyun 		xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
3210*4882a593Smuzhiyun 		ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 		ht = vm->pixelclock / xtot;
3213*4882a593Smuzhiyun 		vt = vm->pixelclock / xtot / ytot;
3214*4882a593Smuzhiyun 
3215*4882a593Smuzhiyun 		DSSDBG("pck %lu\n", vm->pixelclock);
3216*4882a593Smuzhiyun 		DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3217*4882a593Smuzhiyun 			t.hsync_len, t.hfront_porch, t.hback_porch,
3218*4882a593Smuzhiyun 			t.vsync_len, t.vfront_porch, t.vback_porch);
3219*4882a593Smuzhiyun 		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3220*4882a593Smuzhiyun 			vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
3221*4882a593Smuzhiyun 			vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
3222*4882a593Smuzhiyun 			vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
3223*4882a593Smuzhiyun 			vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
3224*4882a593Smuzhiyun 			vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
3225*4882a593Smuzhiyun 
3226*4882a593Smuzhiyun 		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3227*4882a593Smuzhiyun 	} else {
3228*4882a593Smuzhiyun 		if (t.flags & DISPLAY_FLAGS_INTERLACED)
3229*4882a593Smuzhiyun 			t.vactive /= 2;
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun 		if (dispc->feat->supports_double_pixel)
3232*4882a593Smuzhiyun 			REG_FLD_MOD(dispc, DISPC_CONTROL,
3233*4882a593Smuzhiyun 				    !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
3234*4882a593Smuzhiyun 				    19, 17);
3235*4882a593Smuzhiyun 	}
3236*4882a593Smuzhiyun 
3237*4882a593Smuzhiyun 	dispc_mgr_set_size(dispc, channel, t.hactive, t.vactive);
3238*4882a593Smuzhiyun }
3239*4882a593Smuzhiyun 
dispc_mgr_set_lcd_divisor(struct dispc_device * dispc,enum omap_channel channel,u16 lck_div,u16 pck_div)3240*4882a593Smuzhiyun static void dispc_mgr_set_lcd_divisor(struct dispc_device *dispc,
3241*4882a593Smuzhiyun 				      enum omap_channel channel, u16 lck_div,
3242*4882a593Smuzhiyun 				      u16 pck_div)
3243*4882a593Smuzhiyun {
3244*4882a593Smuzhiyun 	BUG_ON(lck_div < 1);
3245*4882a593Smuzhiyun 	BUG_ON(pck_div < 1);
3246*4882a593Smuzhiyun 
3247*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_DIVISORo(channel),
3248*4882a593Smuzhiyun 			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3249*4882a593Smuzhiyun 
3250*4882a593Smuzhiyun 	if (!dispc_has_feature(dispc, FEAT_CORE_CLK_DIV) &&
3251*4882a593Smuzhiyun 			channel == OMAP_DSS_CHANNEL_LCD)
3252*4882a593Smuzhiyun 		dispc->core_clk_rate = dispc_fclk_rate(dispc) / lck_div;
3253*4882a593Smuzhiyun }
3254*4882a593Smuzhiyun 
dispc_mgr_get_lcd_divisor(struct dispc_device * dispc,enum omap_channel channel,int * lck_div,int * pck_div)3255*4882a593Smuzhiyun static void dispc_mgr_get_lcd_divisor(struct dispc_device *dispc,
3256*4882a593Smuzhiyun 				      enum omap_channel channel, int *lck_div,
3257*4882a593Smuzhiyun 				      int *pck_div)
3258*4882a593Smuzhiyun {
3259*4882a593Smuzhiyun 	u32 l;
3260*4882a593Smuzhiyun 	l = dispc_read_reg(dispc, DISPC_DIVISORo(channel));
3261*4882a593Smuzhiyun 	*lck_div = FLD_GET(l, 23, 16);
3262*4882a593Smuzhiyun 	*pck_div = FLD_GET(l, 7, 0);
3263*4882a593Smuzhiyun }
3264*4882a593Smuzhiyun 
dispc_fclk_rate(struct dispc_device * dispc)3265*4882a593Smuzhiyun static unsigned long dispc_fclk_rate(struct dispc_device *dispc)
3266*4882a593Smuzhiyun {
3267*4882a593Smuzhiyun 	unsigned long r;
3268*4882a593Smuzhiyun 	enum dss_clk_source src;
3269*4882a593Smuzhiyun 
3270*4882a593Smuzhiyun 	src = dss_get_dispc_clk_source(dispc->dss);
3271*4882a593Smuzhiyun 
3272*4882a593Smuzhiyun 	if (src == DSS_CLK_SRC_FCK) {
3273*4882a593Smuzhiyun 		r = dss_get_dispc_clk_rate(dispc->dss);
3274*4882a593Smuzhiyun 	} else {
3275*4882a593Smuzhiyun 		struct dss_pll *pll;
3276*4882a593Smuzhiyun 		unsigned int clkout_idx;
3277*4882a593Smuzhiyun 
3278*4882a593Smuzhiyun 		pll = dss_pll_find_by_src(dispc->dss, src);
3279*4882a593Smuzhiyun 		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3280*4882a593Smuzhiyun 
3281*4882a593Smuzhiyun 		r = pll->cinfo.clkout[clkout_idx];
3282*4882a593Smuzhiyun 	}
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun 	return r;
3285*4882a593Smuzhiyun }
3286*4882a593Smuzhiyun 
dispc_mgr_lclk_rate(struct dispc_device * dispc,enum omap_channel channel)3287*4882a593Smuzhiyun static unsigned long dispc_mgr_lclk_rate(struct dispc_device *dispc,
3288*4882a593Smuzhiyun 					 enum omap_channel channel)
3289*4882a593Smuzhiyun {
3290*4882a593Smuzhiyun 	int lcd;
3291*4882a593Smuzhiyun 	unsigned long r;
3292*4882a593Smuzhiyun 	enum dss_clk_source src;
3293*4882a593Smuzhiyun 
3294*4882a593Smuzhiyun 	/* for TV, LCLK rate is the FCLK rate */
3295*4882a593Smuzhiyun 	if (!dss_mgr_is_lcd(channel))
3296*4882a593Smuzhiyun 		return dispc_fclk_rate(dispc);
3297*4882a593Smuzhiyun 
3298*4882a593Smuzhiyun 	src = dss_get_lcd_clk_source(dispc->dss, channel);
3299*4882a593Smuzhiyun 
3300*4882a593Smuzhiyun 	if (src == DSS_CLK_SRC_FCK) {
3301*4882a593Smuzhiyun 		r = dss_get_dispc_clk_rate(dispc->dss);
3302*4882a593Smuzhiyun 	} else {
3303*4882a593Smuzhiyun 		struct dss_pll *pll;
3304*4882a593Smuzhiyun 		unsigned int clkout_idx;
3305*4882a593Smuzhiyun 
3306*4882a593Smuzhiyun 		pll = dss_pll_find_by_src(dispc->dss, src);
3307*4882a593Smuzhiyun 		clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun 		r = pll->cinfo.clkout[clkout_idx];
3310*4882a593Smuzhiyun 	}
3311*4882a593Smuzhiyun 
3312*4882a593Smuzhiyun 	lcd = REG_GET(dispc, DISPC_DIVISORo(channel), 23, 16);
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun 	return r / lcd;
3315*4882a593Smuzhiyun }
3316*4882a593Smuzhiyun 
dispc_mgr_pclk_rate(struct dispc_device * dispc,enum omap_channel channel)3317*4882a593Smuzhiyun static unsigned long dispc_mgr_pclk_rate(struct dispc_device *dispc,
3318*4882a593Smuzhiyun 					 enum omap_channel channel)
3319*4882a593Smuzhiyun {
3320*4882a593Smuzhiyun 	unsigned long r;
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun 	if (dss_mgr_is_lcd(channel)) {
3323*4882a593Smuzhiyun 		int pcd;
3324*4882a593Smuzhiyun 		u32 l;
3325*4882a593Smuzhiyun 
3326*4882a593Smuzhiyun 		l = dispc_read_reg(dispc, DISPC_DIVISORo(channel));
3327*4882a593Smuzhiyun 
3328*4882a593Smuzhiyun 		pcd = FLD_GET(l, 7, 0);
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun 		r = dispc_mgr_lclk_rate(dispc, channel);
3331*4882a593Smuzhiyun 
3332*4882a593Smuzhiyun 		return r / pcd;
3333*4882a593Smuzhiyun 	} else {
3334*4882a593Smuzhiyun 		return dispc->tv_pclk_rate;
3335*4882a593Smuzhiyun 	}
3336*4882a593Smuzhiyun }
3337*4882a593Smuzhiyun 
dispc_set_tv_pclk(struct dispc_device * dispc,unsigned long pclk)3338*4882a593Smuzhiyun void dispc_set_tv_pclk(struct dispc_device *dispc, unsigned long pclk)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun 	dispc->tv_pclk_rate = pclk;
3341*4882a593Smuzhiyun }
3342*4882a593Smuzhiyun 
dispc_core_clk_rate(struct dispc_device * dispc)3343*4882a593Smuzhiyun static unsigned long dispc_core_clk_rate(struct dispc_device *dispc)
3344*4882a593Smuzhiyun {
3345*4882a593Smuzhiyun 	return dispc->core_clk_rate;
3346*4882a593Smuzhiyun }
3347*4882a593Smuzhiyun 
dispc_plane_pclk_rate(struct dispc_device * dispc,enum omap_plane_id plane)3348*4882a593Smuzhiyun static unsigned long dispc_plane_pclk_rate(struct dispc_device *dispc,
3349*4882a593Smuzhiyun 					   enum omap_plane_id plane)
3350*4882a593Smuzhiyun {
3351*4882a593Smuzhiyun 	enum omap_channel channel;
3352*4882a593Smuzhiyun 
3353*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB)
3354*4882a593Smuzhiyun 		return 0;
3355*4882a593Smuzhiyun 
3356*4882a593Smuzhiyun 	channel = dispc_ovl_get_channel_out(dispc, plane);
3357*4882a593Smuzhiyun 
3358*4882a593Smuzhiyun 	return dispc_mgr_pclk_rate(dispc, channel);
3359*4882a593Smuzhiyun }
3360*4882a593Smuzhiyun 
dispc_plane_lclk_rate(struct dispc_device * dispc,enum omap_plane_id plane)3361*4882a593Smuzhiyun static unsigned long dispc_plane_lclk_rate(struct dispc_device *dispc,
3362*4882a593Smuzhiyun 					   enum omap_plane_id plane)
3363*4882a593Smuzhiyun {
3364*4882a593Smuzhiyun 	enum omap_channel channel;
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	if (plane == OMAP_DSS_WB)
3367*4882a593Smuzhiyun 		return 0;
3368*4882a593Smuzhiyun 
3369*4882a593Smuzhiyun 	channel	= dispc_ovl_get_channel_out(dispc, plane);
3370*4882a593Smuzhiyun 
3371*4882a593Smuzhiyun 	return dispc_mgr_lclk_rate(dispc, channel);
3372*4882a593Smuzhiyun }
3373*4882a593Smuzhiyun 
dispc_dump_clocks_channel(struct dispc_device * dispc,struct seq_file * s,enum omap_channel channel)3374*4882a593Smuzhiyun static void dispc_dump_clocks_channel(struct dispc_device *dispc,
3375*4882a593Smuzhiyun 				      struct seq_file *s,
3376*4882a593Smuzhiyun 				      enum omap_channel channel)
3377*4882a593Smuzhiyun {
3378*4882a593Smuzhiyun 	int lcd, pcd;
3379*4882a593Smuzhiyun 	enum dss_clk_source lcd_clk_src;
3380*4882a593Smuzhiyun 
3381*4882a593Smuzhiyun 	seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3382*4882a593Smuzhiyun 
3383*4882a593Smuzhiyun 	lcd_clk_src = dss_get_lcd_clk_source(dispc->dss, channel);
3384*4882a593Smuzhiyun 
3385*4882a593Smuzhiyun 	seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
3386*4882a593Smuzhiyun 		dss_get_clk_source_name(lcd_clk_src));
3387*4882a593Smuzhiyun 
3388*4882a593Smuzhiyun 	dispc_mgr_get_lcd_divisor(dispc, channel, &lcd, &pcd);
3389*4882a593Smuzhiyun 
3390*4882a593Smuzhiyun 	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3391*4882a593Smuzhiyun 		dispc_mgr_lclk_rate(dispc, channel), lcd);
3392*4882a593Smuzhiyun 	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3393*4882a593Smuzhiyun 		dispc_mgr_pclk_rate(dispc, channel), pcd);
3394*4882a593Smuzhiyun }
3395*4882a593Smuzhiyun 
dispc_dump_clocks(struct dispc_device * dispc,struct seq_file * s)3396*4882a593Smuzhiyun void dispc_dump_clocks(struct dispc_device *dispc, struct seq_file *s)
3397*4882a593Smuzhiyun {
3398*4882a593Smuzhiyun 	enum dss_clk_source dispc_clk_src;
3399*4882a593Smuzhiyun 	int lcd;
3400*4882a593Smuzhiyun 	u32 l;
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 	if (dispc_runtime_get(dispc))
3403*4882a593Smuzhiyun 		return;
3404*4882a593Smuzhiyun 
3405*4882a593Smuzhiyun 	seq_printf(s, "- DISPC -\n");
3406*4882a593Smuzhiyun 
3407*4882a593Smuzhiyun 	dispc_clk_src = dss_get_dispc_clk_source(dispc->dss);
3408*4882a593Smuzhiyun 	seq_printf(s, "dispc fclk source = %s\n",
3409*4882a593Smuzhiyun 			dss_get_clk_source_name(dispc_clk_src));
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate(dispc));
3412*4882a593Smuzhiyun 
3413*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) {
3414*4882a593Smuzhiyun 		seq_printf(s, "- DISPC-CORE-CLK -\n");
3415*4882a593Smuzhiyun 		l = dispc_read_reg(dispc, DISPC_DIVISOR);
3416*4882a593Smuzhiyun 		lcd = FLD_GET(l, 23, 16);
3417*4882a593Smuzhiyun 
3418*4882a593Smuzhiyun 		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3419*4882a593Smuzhiyun 				(dispc_fclk_rate(dispc)/lcd), lcd);
3420*4882a593Smuzhiyun 	}
3421*4882a593Smuzhiyun 
3422*4882a593Smuzhiyun 	dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD);
3423*4882a593Smuzhiyun 
3424*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD2))
3425*4882a593Smuzhiyun 		dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD2);
3426*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD3))
3427*4882a593Smuzhiyun 		dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD3);
3428*4882a593Smuzhiyun 
3429*4882a593Smuzhiyun 	dispc_runtime_put(dispc);
3430*4882a593Smuzhiyun }
3431*4882a593Smuzhiyun 
dispc_dump_regs(struct seq_file * s,void * p)3432*4882a593Smuzhiyun static int dispc_dump_regs(struct seq_file *s, void *p)
3433*4882a593Smuzhiyun {
3434*4882a593Smuzhiyun 	struct dispc_device *dispc = s->private;
3435*4882a593Smuzhiyun 	int i, j;
3436*4882a593Smuzhiyun 	const char *mgr_names[] = {
3437*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
3438*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
3439*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3440*4882a593Smuzhiyun 		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3441*4882a593Smuzhiyun 	};
3442*4882a593Smuzhiyun 	const char *ovl_names[] = {
3443*4882a593Smuzhiyun 		[OMAP_DSS_GFX]		= "GFX",
3444*4882a593Smuzhiyun 		[OMAP_DSS_VIDEO1]	= "VID1",
3445*4882a593Smuzhiyun 		[OMAP_DSS_VIDEO2]	= "VID2",
3446*4882a593Smuzhiyun 		[OMAP_DSS_VIDEO3]	= "VID3",
3447*4882a593Smuzhiyun 		[OMAP_DSS_WB]		= "WB",
3448*4882a593Smuzhiyun 	};
3449*4882a593Smuzhiyun 	const char **p_names;
3450*4882a593Smuzhiyun 
3451*4882a593Smuzhiyun #define DUMPREG(dispc, r) \
3452*4882a593Smuzhiyun 	seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(dispc, r))
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 	if (dispc_runtime_get(dispc))
3455*4882a593Smuzhiyun 		return 0;
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 	/* DISPC common registers */
3458*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_REVISION);
3459*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_SYSCONFIG);
3460*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_SYSSTATUS);
3461*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_IRQSTATUS);
3462*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_IRQENABLE);
3463*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_CONTROL);
3464*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_CONFIG);
3465*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_CAPABLE);
3466*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_LINE_STATUS);
3467*4882a593Smuzhiyun 	DUMPREG(dispc, DISPC_LINE_NUMBER);
3468*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) ||
3469*4882a593Smuzhiyun 			dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER))
3470*4882a593Smuzhiyun 		DUMPREG(dispc, DISPC_GLOBAL_ALPHA);
3471*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) {
3472*4882a593Smuzhiyun 		DUMPREG(dispc, DISPC_CONTROL2);
3473*4882a593Smuzhiyun 		DUMPREG(dispc, DISPC_CONFIG2);
3474*4882a593Smuzhiyun 	}
3475*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) {
3476*4882a593Smuzhiyun 		DUMPREG(dispc, DISPC_CONTROL3);
3477*4882a593Smuzhiyun 		DUMPREG(dispc, DISPC_CONFIG3);
3478*4882a593Smuzhiyun 	}
3479*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MFLAG))
3480*4882a593Smuzhiyun 		DUMPREG(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3481*4882a593Smuzhiyun 
3482*4882a593Smuzhiyun #undef DUMPREG
3483*4882a593Smuzhiyun 
3484*4882a593Smuzhiyun #define DISPC_REG(i, name) name(i)
3485*4882a593Smuzhiyun #define DUMPREG(dispc, i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
3486*4882a593Smuzhiyun 	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3487*4882a593Smuzhiyun 	dispc_read_reg(dispc, DISPC_REG(i, r)))
3488*4882a593Smuzhiyun 
3489*4882a593Smuzhiyun 	p_names = mgr_names;
3490*4882a593Smuzhiyun 
3491*4882a593Smuzhiyun 	/* DISPC channel specific registers */
3492*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_mgrs(dispc); i++) {
3493*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_DEFAULT_COLOR);
3494*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_TRANS_COLOR);
3495*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_SIZE_MGR);
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun 		if (i == OMAP_DSS_CHANNEL_DIGIT)
3498*4882a593Smuzhiyun 			continue;
3499*4882a593Smuzhiyun 
3500*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_TIMING_H);
3501*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_TIMING_V);
3502*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_POL_FREQ);
3503*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_DIVISORo);
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_DATA_CYCLE1);
3506*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_DATA_CYCLE2);
3507*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_DATA_CYCLE3);
3508*4882a593Smuzhiyun 
3509*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_CPR)) {
3510*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_CPR_COEF_R);
3511*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_CPR_COEF_G);
3512*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_CPR_COEF_B);
3513*4882a593Smuzhiyun 		}
3514*4882a593Smuzhiyun 	}
3515*4882a593Smuzhiyun 
3516*4882a593Smuzhiyun 	p_names = ovl_names;
3517*4882a593Smuzhiyun 
3518*4882a593Smuzhiyun 	for (i = 0; i < dispc_get_num_ovls(dispc); i++) {
3519*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_BA0);
3520*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_BA1);
3521*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_POSITION);
3522*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_SIZE);
3523*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES);
3524*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_FIFO_THRESHOLD);
3525*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_FIFO_SIZE_STATUS);
3526*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_ROW_INC);
3527*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_PIXEL_INC);
3528*4882a593Smuzhiyun 
3529*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_PRELOAD))
3530*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_PRELOAD);
3531*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_MFLAG))
3532*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_MFLAG_THRESHOLD);
3533*4882a593Smuzhiyun 
3534*4882a593Smuzhiyun 		if (i == OMAP_DSS_GFX) {
3535*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_WINDOW_SKIP);
3536*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_TABLE_BA);
3537*4882a593Smuzhiyun 			continue;
3538*4882a593Smuzhiyun 		}
3539*4882a593Smuzhiyun 
3540*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_FIR);
3541*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_PICTURE_SIZE);
3542*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_ACCU0);
3543*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_ACCU1);
3544*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
3545*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_BA0_UV);
3546*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_BA1_UV);
3547*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_FIR2);
3548*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_ACCU2_0);
3549*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_ACCU2_1);
3550*4882a593Smuzhiyun 		}
3551*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_ATTR2))
3552*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES2);
3553*4882a593Smuzhiyun 	}
3554*4882a593Smuzhiyun 
3555*4882a593Smuzhiyun 	if (dispc->feat->has_writeback) {
3556*4882a593Smuzhiyun 		i = OMAP_DSS_WB;
3557*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_BA0);
3558*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_BA1);
3559*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_SIZE);
3560*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES);
3561*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_FIFO_THRESHOLD);
3562*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_FIFO_SIZE_STATUS);
3563*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_ROW_INC);
3564*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_PIXEL_INC);
3565*4882a593Smuzhiyun 
3566*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_MFLAG))
3567*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_MFLAG_THRESHOLD);
3568*4882a593Smuzhiyun 
3569*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_FIR);
3570*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_PICTURE_SIZE);
3571*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_ACCU0);
3572*4882a593Smuzhiyun 		DUMPREG(dispc, i, DISPC_OVL_ACCU1);
3573*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
3574*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_BA0_UV);
3575*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_BA1_UV);
3576*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_FIR2);
3577*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_ACCU2_0);
3578*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_ACCU2_1);
3579*4882a593Smuzhiyun 		}
3580*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_ATTR2))
3581*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES2);
3582*4882a593Smuzhiyun 	}
3583*4882a593Smuzhiyun 
3584*4882a593Smuzhiyun #undef DISPC_REG
3585*4882a593Smuzhiyun #undef DUMPREG
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun #define DISPC_REG(plane, name, i) name(plane, i)
3588*4882a593Smuzhiyun #define DUMPREG(dispc, plane, name, i) \
3589*4882a593Smuzhiyun 	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
3590*4882a593Smuzhiyun 	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3591*4882a593Smuzhiyun 	dispc_read_reg(dispc, DISPC_REG(plane, name, i)))
3592*4882a593Smuzhiyun 
3593*4882a593Smuzhiyun 	/* Video pipeline coefficient registers */
3594*4882a593Smuzhiyun 
3595*4882a593Smuzhiyun 	/* start from OMAP_DSS_VIDEO1 */
3596*4882a593Smuzhiyun 	for (i = 1; i < dispc_get_num_ovls(dispc); i++) {
3597*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
3598*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_H, j);
3599*4882a593Smuzhiyun 
3600*4882a593Smuzhiyun 		for (j = 0; j < 8; j++)
3601*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_HV, j);
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 		for (j = 0; j < 5; j++)
3604*4882a593Smuzhiyun 			DUMPREG(dispc, i, DISPC_OVL_CONV_COEF, j);
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) {
3607*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
3608*4882a593Smuzhiyun 				DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_V, j);
3609*4882a593Smuzhiyun 		}
3610*4882a593Smuzhiyun 
3611*4882a593Smuzhiyun 		if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
3612*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
3613*4882a593Smuzhiyun 				DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_H2, j);
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
3616*4882a593Smuzhiyun 				DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_HV2, j);
3617*4882a593Smuzhiyun 
3618*4882a593Smuzhiyun 			for (j = 0; j < 8; j++)
3619*4882a593Smuzhiyun 				DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_V2, j);
3620*4882a593Smuzhiyun 		}
3621*4882a593Smuzhiyun 	}
3622*4882a593Smuzhiyun 
3623*4882a593Smuzhiyun 	dispc_runtime_put(dispc);
3624*4882a593Smuzhiyun 
3625*4882a593Smuzhiyun #undef DISPC_REG
3626*4882a593Smuzhiyun #undef DUMPREG
3627*4882a593Smuzhiyun 
3628*4882a593Smuzhiyun 	return 0;
3629*4882a593Smuzhiyun }
3630*4882a593Smuzhiyun 
3631*4882a593Smuzhiyun /* calculate clock rates using dividers in cinfo */
dispc_calc_clock_rates(struct dispc_device * dispc,unsigned long dispc_fclk_rate,struct dispc_clock_info * cinfo)3632*4882a593Smuzhiyun int dispc_calc_clock_rates(struct dispc_device *dispc,
3633*4882a593Smuzhiyun 			   unsigned long dispc_fclk_rate,
3634*4882a593Smuzhiyun 			   struct dispc_clock_info *cinfo)
3635*4882a593Smuzhiyun {
3636*4882a593Smuzhiyun 	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3637*4882a593Smuzhiyun 		return -EINVAL;
3638*4882a593Smuzhiyun 	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
3639*4882a593Smuzhiyun 		return -EINVAL;
3640*4882a593Smuzhiyun 
3641*4882a593Smuzhiyun 	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3642*4882a593Smuzhiyun 	cinfo->pck = cinfo->lck / cinfo->pck_div;
3643*4882a593Smuzhiyun 
3644*4882a593Smuzhiyun 	return 0;
3645*4882a593Smuzhiyun }
3646*4882a593Smuzhiyun 
dispc_div_calc(struct dispc_device * dispc,unsigned long dispc_freq,unsigned long pck_min,unsigned long pck_max,dispc_div_calc_func func,void * data)3647*4882a593Smuzhiyun bool dispc_div_calc(struct dispc_device *dispc, unsigned long dispc_freq,
3648*4882a593Smuzhiyun 		    unsigned long pck_min, unsigned long pck_max,
3649*4882a593Smuzhiyun 		    dispc_div_calc_func func, void *data)
3650*4882a593Smuzhiyun {
3651*4882a593Smuzhiyun 	int lckd, lckd_start, lckd_stop;
3652*4882a593Smuzhiyun 	int pckd, pckd_start, pckd_stop;
3653*4882a593Smuzhiyun 	unsigned long pck, lck;
3654*4882a593Smuzhiyun 	unsigned long lck_max;
3655*4882a593Smuzhiyun 	unsigned long pckd_hw_min, pckd_hw_max;
3656*4882a593Smuzhiyun 	unsigned int min_fck_per_pck;
3657*4882a593Smuzhiyun 	unsigned long fck;
3658*4882a593Smuzhiyun 
3659*4882a593Smuzhiyun #ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3660*4882a593Smuzhiyun 	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3661*4882a593Smuzhiyun #else
3662*4882a593Smuzhiyun 	min_fck_per_pck = 0;
3663*4882a593Smuzhiyun #endif
3664*4882a593Smuzhiyun 
3665*4882a593Smuzhiyun 	pckd_hw_min = dispc->feat->min_pcd;
3666*4882a593Smuzhiyun 	pckd_hw_max = 255;
3667*4882a593Smuzhiyun 
3668*4882a593Smuzhiyun 	lck_max = dss_get_max_fck_rate(dispc->dss);
3669*4882a593Smuzhiyun 
3670*4882a593Smuzhiyun 	pck_min = pck_min ? pck_min : 1;
3671*4882a593Smuzhiyun 	pck_max = pck_max ? pck_max : ULONG_MAX;
3672*4882a593Smuzhiyun 
3673*4882a593Smuzhiyun 	lckd_start = max(DIV_ROUND_UP(dispc_freq, lck_max), 1ul);
3674*4882a593Smuzhiyun 	lckd_stop = min(dispc_freq / pck_min, 255ul);
3675*4882a593Smuzhiyun 
3676*4882a593Smuzhiyun 	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3677*4882a593Smuzhiyun 		lck = dispc_freq / lckd;
3678*4882a593Smuzhiyun 
3679*4882a593Smuzhiyun 		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3680*4882a593Smuzhiyun 		pckd_stop = min(lck / pck_min, pckd_hw_max);
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun 		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3683*4882a593Smuzhiyun 			pck = lck / pckd;
3684*4882a593Smuzhiyun 
3685*4882a593Smuzhiyun 			/*
3686*4882a593Smuzhiyun 			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3687*4882a593Smuzhiyun 			 * clock, which means we're configuring DISPC fclk here
3688*4882a593Smuzhiyun 			 * also. Thus we need to use the calculated lck. For
3689*4882a593Smuzhiyun 			 * OMAP4+ the DISPC fclk is a separate clock.
3690*4882a593Smuzhiyun 			 */
3691*4882a593Smuzhiyun 			if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV))
3692*4882a593Smuzhiyun 				fck = dispc_core_clk_rate(dispc);
3693*4882a593Smuzhiyun 			else
3694*4882a593Smuzhiyun 				fck = lck;
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun 			if (fck < pck * min_fck_per_pck)
3697*4882a593Smuzhiyun 				continue;
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 			if (func(lckd, pckd, lck, pck, data))
3700*4882a593Smuzhiyun 				return true;
3701*4882a593Smuzhiyun 		}
3702*4882a593Smuzhiyun 	}
3703*4882a593Smuzhiyun 
3704*4882a593Smuzhiyun 	return false;
3705*4882a593Smuzhiyun }
3706*4882a593Smuzhiyun 
dispc_mgr_set_clock_div(struct dispc_device * dispc,enum omap_channel channel,const struct dispc_clock_info * cinfo)3707*4882a593Smuzhiyun void dispc_mgr_set_clock_div(struct dispc_device *dispc,
3708*4882a593Smuzhiyun 			     enum omap_channel channel,
3709*4882a593Smuzhiyun 			     const struct dispc_clock_info *cinfo)
3710*4882a593Smuzhiyun {
3711*4882a593Smuzhiyun 	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3712*4882a593Smuzhiyun 	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3713*4882a593Smuzhiyun 
3714*4882a593Smuzhiyun 	dispc_mgr_set_lcd_divisor(dispc, channel, cinfo->lck_div,
3715*4882a593Smuzhiyun 				  cinfo->pck_div);
3716*4882a593Smuzhiyun }
3717*4882a593Smuzhiyun 
dispc_mgr_get_clock_div(struct dispc_device * dispc,enum omap_channel channel,struct dispc_clock_info * cinfo)3718*4882a593Smuzhiyun int dispc_mgr_get_clock_div(struct dispc_device *dispc,
3719*4882a593Smuzhiyun 			    enum omap_channel channel,
3720*4882a593Smuzhiyun 			    struct dispc_clock_info *cinfo)
3721*4882a593Smuzhiyun {
3722*4882a593Smuzhiyun 	unsigned long fck;
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun 	fck = dispc_fclk_rate(dispc);
3725*4882a593Smuzhiyun 
3726*4882a593Smuzhiyun 	cinfo->lck_div = REG_GET(dispc, DISPC_DIVISORo(channel), 23, 16);
3727*4882a593Smuzhiyun 	cinfo->pck_div = REG_GET(dispc, DISPC_DIVISORo(channel), 7, 0);
3728*4882a593Smuzhiyun 
3729*4882a593Smuzhiyun 	cinfo->lck = fck / cinfo->lck_div;
3730*4882a593Smuzhiyun 	cinfo->pck = cinfo->lck / cinfo->pck_div;
3731*4882a593Smuzhiyun 
3732*4882a593Smuzhiyun 	return 0;
3733*4882a593Smuzhiyun }
3734*4882a593Smuzhiyun 
dispc_read_irqstatus(struct dispc_device * dispc)3735*4882a593Smuzhiyun static u32 dispc_read_irqstatus(struct dispc_device *dispc)
3736*4882a593Smuzhiyun {
3737*4882a593Smuzhiyun 	return dispc_read_reg(dispc, DISPC_IRQSTATUS);
3738*4882a593Smuzhiyun }
3739*4882a593Smuzhiyun 
dispc_clear_irqstatus(struct dispc_device * dispc,u32 mask)3740*4882a593Smuzhiyun static void dispc_clear_irqstatus(struct dispc_device *dispc, u32 mask)
3741*4882a593Smuzhiyun {
3742*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_IRQSTATUS, mask);
3743*4882a593Smuzhiyun }
3744*4882a593Smuzhiyun 
dispc_write_irqenable(struct dispc_device * dispc,u32 mask)3745*4882a593Smuzhiyun static void dispc_write_irqenable(struct dispc_device *dispc, u32 mask)
3746*4882a593Smuzhiyun {
3747*4882a593Smuzhiyun 	u32 old_mask = dispc_read_reg(dispc, DISPC_IRQENABLE);
3748*4882a593Smuzhiyun 
3749*4882a593Smuzhiyun 	/* clear the irqstatus for newly enabled irqs */
3750*4882a593Smuzhiyun 	dispc_clear_irqstatus(dispc, (mask ^ old_mask) & mask);
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	dispc_write_reg(dispc, DISPC_IRQENABLE, mask);
3753*4882a593Smuzhiyun 
3754*4882a593Smuzhiyun 	/* flush posted write */
3755*4882a593Smuzhiyun 	dispc_read_reg(dispc, DISPC_IRQENABLE);
3756*4882a593Smuzhiyun }
3757*4882a593Smuzhiyun 
dispc_enable_sidle(struct dispc_device * dispc)3758*4882a593Smuzhiyun void dispc_enable_sidle(struct dispc_device *dispc)
3759*4882a593Smuzhiyun {
3760*4882a593Smuzhiyun 	/* SIDLEMODE: smart idle */
3761*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_SYSCONFIG, 2, 4, 3);
3762*4882a593Smuzhiyun }
3763*4882a593Smuzhiyun 
dispc_disable_sidle(struct dispc_device * dispc)3764*4882a593Smuzhiyun void dispc_disable_sidle(struct dispc_device *dispc)
3765*4882a593Smuzhiyun {
3766*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
3767*4882a593Smuzhiyun }
3768*4882a593Smuzhiyun 
dispc_mgr_gamma_size(struct dispc_device * dispc,enum omap_channel channel)3769*4882a593Smuzhiyun static u32 dispc_mgr_gamma_size(struct dispc_device *dispc,
3770*4882a593Smuzhiyun 				enum omap_channel channel)
3771*4882a593Smuzhiyun {
3772*4882a593Smuzhiyun 	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3773*4882a593Smuzhiyun 
3774*4882a593Smuzhiyun 	if (!dispc->feat->has_gamma_table)
3775*4882a593Smuzhiyun 		return 0;
3776*4882a593Smuzhiyun 
3777*4882a593Smuzhiyun 	return gdesc->len;
3778*4882a593Smuzhiyun }
3779*4882a593Smuzhiyun 
dispc_mgr_write_gamma_table(struct dispc_device * dispc,enum omap_channel channel)3780*4882a593Smuzhiyun static void dispc_mgr_write_gamma_table(struct dispc_device *dispc,
3781*4882a593Smuzhiyun 					enum omap_channel channel)
3782*4882a593Smuzhiyun {
3783*4882a593Smuzhiyun 	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3784*4882a593Smuzhiyun 	u32 *table = dispc->gamma_table[channel];
3785*4882a593Smuzhiyun 	unsigned int i;
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun 	DSSDBG("%s: channel %d\n", __func__, channel);
3788*4882a593Smuzhiyun 
3789*4882a593Smuzhiyun 	for (i = 0; i < gdesc->len; ++i) {
3790*4882a593Smuzhiyun 		u32 v = table[i];
3791*4882a593Smuzhiyun 
3792*4882a593Smuzhiyun 		if (gdesc->has_index)
3793*4882a593Smuzhiyun 			v |= i << 24;
3794*4882a593Smuzhiyun 		else if (i == 0)
3795*4882a593Smuzhiyun 			v |= 1 << 31;
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun 		dispc_write_reg(dispc, gdesc->reg, v);
3798*4882a593Smuzhiyun 	}
3799*4882a593Smuzhiyun }
3800*4882a593Smuzhiyun 
dispc_restore_gamma_tables(struct dispc_device * dispc)3801*4882a593Smuzhiyun static void dispc_restore_gamma_tables(struct dispc_device *dispc)
3802*4882a593Smuzhiyun {
3803*4882a593Smuzhiyun 	DSSDBG("%s()\n", __func__);
3804*4882a593Smuzhiyun 
3805*4882a593Smuzhiyun 	if (!dispc->feat->has_gamma_table)
3806*4882a593Smuzhiyun 		return;
3807*4882a593Smuzhiyun 
3808*4882a593Smuzhiyun 	dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD);
3809*4882a593Smuzhiyun 
3810*4882a593Smuzhiyun 	dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_DIGIT);
3811*4882a593Smuzhiyun 
3812*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD2))
3813*4882a593Smuzhiyun 		dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD2);
3814*4882a593Smuzhiyun 
3815*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MGR_LCD3))
3816*4882a593Smuzhiyun 		dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD3);
3817*4882a593Smuzhiyun }
3818*4882a593Smuzhiyun 
3819*4882a593Smuzhiyun static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
3820*4882a593Smuzhiyun 	{ .red = 0, .green = 0, .blue = 0, },
3821*4882a593Smuzhiyun 	{ .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
3822*4882a593Smuzhiyun };
3823*4882a593Smuzhiyun 
dispc_mgr_set_gamma(struct dispc_device * dispc,enum omap_channel channel,const struct drm_color_lut * lut,unsigned int length)3824*4882a593Smuzhiyun static void dispc_mgr_set_gamma(struct dispc_device *dispc,
3825*4882a593Smuzhiyun 				enum omap_channel channel,
3826*4882a593Smuzhiyun 				const struct drm_color_lut *lut,
3827*4882a593Smuzhiyun 				unsigned int length)
3828*4882a593Smuzhiyun {
3829*4882a593Smuzhiyun 	const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3830*4882a593Smuzhiyun 	u32 *table = dispc->gamma_table[channel];
3831*4882a593Smuzhiyun 	uint i;
3832*4882a593Smuzhiyun 
3833*4882a593Smuzhiyun 	DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
3834*4882a593Smuzhiyun 	       channel, length, gdesc->len);
3835*4882a593Smuzhiyun 
3836*4882a593Smuzhiyun 	if (!dispc->feat->has_gamma_table)
3837*4882a593Smuzhiyun 		return;
3838*4882a593Smuzhiyun 
3839*4882a593Smuzhiyun 	if (lut == NULL || length < 2) {
3840*4882a593Smuzhiyun 		lut = dispc_mgr_gamma_default_lut;
3841*4882a593Smuzhiyun 		length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
3842*4882a593Smuzhiyun 	}
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun 	for (i = 0; i < length - 1; ++i) {
3845*4882a593Smuzhiyun 		uint first = i * (gdesc->len - 1) / (length - 1);
3846*4882a593Smuzhiyun 		uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
3847*4882a593Smuzhiyun 		uint w = last - first;
3848*4882a593Smuzhiyun 		u16 r, g, b;
3849*4882a593Smuzhiyun 		uint j;
3850*4882a593Smuzhiyun 
3851*4882a593Smuzhiyun 		if (w == 0)
3852*4882a593Smuzhiyun 			continue;
3853*4882a593Smuzhiyun 
3854*4882a593Smuzhiyun 		for (j = 0; j <= w; j++) {
3855*4882a593Smuzhiyun 			r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
3856*4882a593Smuzhiyun 			g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
3857*4882a593Smuzhiyun 			b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 			r >>= 16 - gdesc->bits;
3860*4882a593Smuzhiyun 			g >>= 16 - gdesc->bits;
3861*4882a593Smuzhiyun 			b >>= 16 - gdesc->bits;
3862*4882a593Smuzhiyun 
3863*4882a593Smuzhiyun 			table[first + j] = (r << (gdesc->bits * 2)) |
3864*4882a593Smuzhiyun 				(g << gdesc->bits) | b;
3865*4882a593Smuzhiyun 		}
3866*4882a593Smuzhiyun 	}
3867*4882a593Smuzhiyun 
3868*4882a593Smuzhiyun 	if (dispc->is_enabled)
3869*4882a593Smuzhiyun 		dispc_mgr_write_gamma_table(dispc, channel);
3870*4882a593Smuzhiyun }
3871*4882a593Smuzhiyun 
dispc_init_gamma_tables(struct dispc_device * dispc)3872*4882a593Smuzhiyun static int dispc_init_gamma_tables(struct dispc_device *dispc)
3873*4882a593Smuzhiyun {
3874*4882a593Smuzhiyun 	int channel;
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun 	if (!dispc->feat->has_gamma_table)
3877*4882a593Smuzhiyun 		return 0;
3878*4882a593Smuzhiyun 
3879*4882a593Smuzhiyun 	for (channel = 0; channel < ARRAY_SIZE(dispc->gamma_table); channel++) {
3880*4882a593Smuzhiyun 		const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3881*4882a593Smuzhiyun 		u32 *gt;
3882*4882a593Smuzhiyun 
3883*4882a593Smuzhiyun 		if (channel == OMAP_DSS_CHANNEL_LCD2 &&
3884*4882a593Smuzhiyun 		    !dispc_has_feature(dispc, FEAT_MGR_LCD2))
3885*4882a593Smuzhiyun 			continue;
3886*4882a593Smuzhiyun 
3887*4882a593Smuzhiyun 		if (channel == OMAP_DSS_CHANNEL_LCD3 &&
3888*4882a593Smuzhiyun 		    !dispc_has_feature(dispc, FEAT_MGR_LCD3))
3889*4882a593Smuzhiyun 			continue;
3890*4882a593Smuzhiyun 
3891*4882a593Smuzhiyun 		gt = devm_kmalloc_array(&dispc->pdev->dev, gdesc->len,
3892*4882a593Smuzhiyun 					sizeof(u32), GFP_KERNEL);
3893*4882a593Smuzhiyun 		if (!gt)
3894*4882a593Smuzhiyun 			return -ENOMEM;
3895*4882a593Smuzhiyun 
3896*4882a593Smuzhiyun 		dispc->gamma_table[channel] = gt;
3897*4882a593Smuzhiyun 
3898*4882a593Smuzhiyun 		dispc_mgr_set_gamma(dispc, channel, NULL, 0);
3899*4882a593Smuzhiyun 	}
3900*4882a593Smuzhiyun 	return 0;
3901*4882a593Smuzhiyun }
3902*4882a593Smuzhiyun 
_omap_dispc_initial_config(struct dispc_device * dispc)3903*4882a593Smuzhiyun static void _omap_dispc_initial_config(struct dispc_device *dispc)
3904*4882a593Smuzhiyun {
3905*4882a593Smuzhiyun 	u32 l;
3906*4882a593Smuzhiyun 
3907*4882a593Smuzhiyun 	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3908*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) {
3909*4882a593Smuzhiyun 		l = dispc_read_reg(dispc, DISPC_DIVISOR);
3910*4882a593Smuzhiyun 		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3911*4882a593Smuzhiyun 		l = FLD_MOD(l, 1, 0, 0);
3912*4882a593Smuzhiyun 		l = FLD_MOD(l, 1, 23, 16);
3913*4882a593Smuzhiyun 		dispc_write_reg(dispc, DISPC_DIVISOR, l);
3914*4882a593Smuzhiyun 
3915*4882a593Smuzhiyun 		dispc->core_clk_rate = dispc_fclk_rate(dispc);
3916*4882a593Smuzhiyun 	}
3917*4882a593Smuzhiyun 
3918*4882a593Smuzhiyun 	/* Use gamma table mode, instead of palette mode */
3919*4882a593Smuzhiyun 	if (dispc->feat->has_gamma_table)
3920*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_CONFIG, 1, 3, 3);
3921*4882a593Smuzhiyun 
3922*4882a593Smuzhiyun 	/* For older DSS versions (FEAT_FUNCGATED) this enables
3923*4882a593Smuzhiyun 	 * func-clock auto-gating. For newer versions
3924*4882a593Smuzhiyun 	 * (dispc->feat->has_gamma_table) this enables tv-out gamma tables.
3925*4882a593Smuzhiyun 	 */
3926*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_FUNCGATED) ||
3927*4882a593Smuzhiyun 	    dispc->feat->has_gamma_table)
3928*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_CONFIG, 1, 9, 9);
3929*4882a593Smuzhiyun 
3930*4882a593Smuzhiyun 	dispc_setup_color_conv_coef(dispc);
3931*4882a593Smuzhiyun 
3932*4882a593Smuzhiyun 	dispc_set_loadmode(dispc, OMAP_DSS_LOAD_FRAME_ONLY);
3933*4882a593Smuzhiyun 
3934*4882a593Smuzhiyun 	dispc_init_fifos(dispc);
3935*4882a593Smuzhiyun 
3936*4882a593Smuzhiyun 	dispc_configure_burst_sizes(dispc);
3937*4882a593Smuzhiyun 
3938*4882a593Smuzhiyun 	dispc_ovl_enable_zorder_planes(dispc);
3939*4882a593Smuzhiyun 
3940*4882a593Smuzhiyun 	if (dispc->feat->mstandby_workaround)
3941*4882a593Smuzhiyun 		REG_FLD_MOD(dispc, DISPC_MSTANDBY_CTRL, 1, 0, 0);
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun 	if (dispc_has_feature(dispc, FEAT_MFLAG))
3944*4882a593Smuzhiyun 		dispc_init_mflag(dispc);
3945*4882a593Smuzhiyun }
3946*4882a593Smuzhiyun 
3947*4882a593Smuzhiyun static const enum dispc_feature_id omap2_dispc_features_list[] = {
3948*4882a593Smuzhiyun 	FEAT_LCDENABLEPOL,
3949*4882a593Smuzhiyun 	FEAT_LCDENABLESIGNAL,
3950*4882a593Smuzhiyun 	FEAT_PCKFREEENABLE,
3951*4882a593Smuzhiyun 	FEAT_FUNCGATED,
3952*4882a593Smuzhiyun 	FEAT_ROWREPEATENABLE,
3953*4882a593Smuzhiyun 	FEAT_RESIZECONF,
3954*4882a593Smuzhiyun };
3955*4882a593Smuzhiyun 
3956*4882a593Smuzhiyun static const enum dispc_feature_id omap3_dispc_features_list[] = {
3957*4882a593Smuzhiyun 	FEAT_LCDENABLEPOL,
3958*4882a593Smuzhiyun 	FEAT_LCDENABLESIGNAL,
3959*4882a593Smuzhiyun 	FEAT_PCKFREEENABLE,
3960*4882a593Smuzhiyun 	FEAT_FUNCGATED,
3961*4882a593Smuzhiyun 	FEAT_LINEBUFFERSPLIT,
3962*4882a593Smuzhiyun 	FEAT_ROWREPEATENABLE,
3963*4882a593Smuzhiyun 	FEAT_RESIZECONF,
3964*4882a593Smuzhiyun 	FEAT_CPR,
3965*4882a593Smuzhiyun 	FEAT_PRELOAD,
3966*4882a593Smuzhiyun 	FEAT_FIR_COEF_V,
3967*4882a593Smuzhiyun 	FEAT_ALPHA_FIXED_ZORDER,
3968*4882a593Smuzhiyun 	FEAT_FIFO_MERGE,
3969*4882a593Smuzhiyun 	FEAT_OMAP3_DSI_FIFO_BUG,
3970*4882a593Smuzhiyun };
3971*4882a593Smuzhiyun 
3972*4882a593Smuzhiyun static const enum dispc_feature_id am43xx_dispc_features_list[] = {
3973*4882a593Smuzhiyun 	FEAT_LCDENABLEPOL,
3974*4882a593Smuzhiyun 	FEAT_LCDENABLESIGNAL,
3975*4882a593Smuzhiyun 	FEAT_PCKFREEENABLE,
3976*4882a593Smuzhiyun 	FEAT_FUNCGATED,
3977*4882a593Smuzhiyun 	FEAT_LINEBUFFERSPLIT,
3978*4882a593Smuzhiyun 	FEAT_ROWREPEATENABLE,
3979*4882a593Smuzhiyun 	FEAT_RESIZECONF,
3980*4882a593Smuzhiyun 	FEAT_CPR,
3981*4882a593Smuzhiyun 	FEAT_PRELOAD,
3982*4882a593Smuzhiyun 	FEAT_FIR_COEF_V,
3983*4882a593Smuzhiyun 	FEAT_ALPHA_FIXED_ZORDER,
3984*4882a593Smuzhiyun 	FEAT_FIFO_MERGE,
3985*4882a593Smuzhiyun };
3986*4882a593Smuzhiyun 
3987*4882a593Smuzhiyun static const enum dispc_feature_id omap4_dispc_features_list[] = {
3988*4882a593Smuzhiyun 	FEAT_MGR_LCD2,
3989*4882a593Smuzhiyun 	FEAT_CORE_CLK_DIV,
3990*4882a593Smuzhiyun 	FEAT_HANDLE_UV_SEPARATE,
3991*4882a593Smuzhiyun 	FEAT_ATTR2,
3992*4882a593Smuzhiyun 	FEAT_CPR,
3993*4882a593Smuzhiyun 	FEAT_PRELOAD,
3994*4882a593Smuzhiyun 	FEAT_FIR_COEF_V,
3995*4882a593Smuzhiyun 	FEAT_ALPHA_FREE_ZORDER,
3996*4882a593Smuzhiyun 	FEAT_FIFO_MERGE,
3997*4882a593Smuzhiyun 	FEAT_BURST_2D,
3998*4882a593Smuzhiyun };
3999*4882a593Smuzhiyun 
4000*4882a593Smuzhiyun static const enum dispc_feature_id omap5_dispc_features_list[] = {
4001*4882a593Smuzhiyun 	FEAT_MGR_LCD2,
4002*4882a593Smuzhiyun 	FEAT_MGR_LCD3,
4003*4882a593Smuzhiyun 	FEAT_CORE_CLK_DIV,
4004*4882a593Smuzhiyun 	FEAT_HANDLE_UV_SEPARATE,
4005*4882a593Smuzhiyun 	FEAT_ATTR2,
4006*4882a593Smuzhiyun 	FEAT_CPR,
4007*4882a593Smuzhiyun 	FEAT_PRELOAD,
4008*4882a593Smuzhiyun 	FEAT_FIR_COEF_V,
4009*4882a593Smuzhiyun 	FEAT_ALPHA_FREE_ZORDER,
4010*4882a593Smuzhiyun 	FEAT_FIFO_MERGE,
4011*4882a593Smuzhiyun 	FEAT_BURST_2D,
4012*4882a593Smuzhiyun 	FEAT_MFLAG,
4013*4882a593Smuzhiyun };
4014*4882a593Smuzhiyun 
4015*4882a593Smuzhiyun static const struct dss_reg_field omap2_dispc_reg_fields[] = {
4016*4882a593Smuzhiyun 	[FEAT_REG_FIRHINC]			= { 11, 0 },
4017*4882a593Smuzhiyun 	[FEAT_REG_FIRVINC]			= { 27, 16 },
4018*4882a593Smuzhiyun 	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 8, 0 },
4019*4882a593Smuzhiyun 	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 24, 16 },
4020*4882a593Smuzhiyun 	[FEAT_REG_FIFOSIZE]			= { 8, 0 },
4021*4882a593Smuzhiyun 	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
4022*4882a593Smuzhiyun 	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
4023*4882a593Smuzhiyun };
4024*4882a593Smuzhiyun 
4025*4882a593Smuzhiyun static const struct dss_reg_field omap3_dispc_reg_fields[] = {
4026*4882a593Smuzhiyun 	[FEAT_REG_FIRHINC]			= { 12, 0 },
4027*4882a593Smuzhiyun 	[FEAT_REG_FIRVINC]			= { 28, 16 },
4028*4882a593Smuzhiyun 	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 11, 0 },
4029*4882a593Smuzhiyun 	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 27, 16 },
4030*4882a593Smuzhiyun 	[FEAT_REG_FIFOSIZE]			= { 10, 0 },
4031*4882a593Smuzhiyun 	[FEAT_REG_HORIZONTALACCU]		= { 9, 0 },
4032*4882a593Smuzhiyun 	[FEAT_REG_VERTICALACCU]			= { 25, 16 },
4033*4882a593Smuzhiyun };
4034*4882a593Smuzhiyun 
4035*4882a593Smuzhiyun static const struct dss_reg_field omap4_dispc_reg_fields[] = {
4036*4882a593Smuzhiyun 	[FEAT_REG_FIRHINC]			= { 12, 0 },
4037*4882a593Smuzhiyun 	[FEAT_REG_FIRVINC]			= { 28, 16 },
4038*4882a593Smuzhiyun 	[FEAT_REG_FIFOLOWTHRESHOLD]		= { 15, 0 },
4039*4882a593Smuzhiyun 	[FEAT_REG_FIFOHIGHTHRESHOLD]		= { 31, 16 },
4040*4882a593Smuzhiyun 	[FEAT_REG_FIFOSIZE]			= { 15, 0 },
4041*4882a593Smuzhiyun 	[FEAT_REG_HORIZONTALACCU]		= { 10, 0 },
4042*4882a593Smuzhiyun 	[FEAT_REG_VERTICALACCU]			= { 26, 16 },
4043*4882a593Smuzhiyun };
4044*4882a593Smuzhiyun 
4045*4882a593Smuzhiyun static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
4046*4882a593Smuzhiyun 	/* OMAP_DSS_GFX */
4047*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4048*4882a593Smuzhiyun 
4049*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO1 */
4050*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
4051*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_REPLICATION,
4052*4882a593Smuzhiyun 
4053*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO2 */
4054*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
4055*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_REPLICATION,
4056*4882a593Smuzhiyun };
4057*4882a593Smuzhiyun 
4058*4882a593Smuzhiyun static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
4059*4882a593Smuzhiyun 	/* OMAP_DSS_GFX */
4060*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
4061*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_REPLICATION,
4062*4882a593Smuzhiyun 
4063*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO1 */
4064*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
4065*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_REPLICATION,
4066*4882a593Smuzhiyun 
4067*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO2 */
4068*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4069*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4070*4882a593Smuzhiyun };
4071*4882a593Smuzhiyun 
4072*4882a593Smuzhiyun static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
4073*4882a593Smuzhiyun 	/* OMAP_DSS_GFX */
4074*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
4075*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4076*4882a593Smuzhiyun 
4077*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO1 */
4078*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
4079*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_REPLICATION,
4080*4882a593Smuzhiyun 
4081*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO2 */
4082*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4083*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
4084*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_REPLICATION,
4085*4882a593Smuzhiyun };
4086*4882a593Smuzhiyun 
4087*4882a593Smuzhiyun static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
4088*4882a593Smuzhiyun 	/* OMAP_DSS_GFX */
4089*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
4090*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
4091*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_REPLICATION,
4092*4882a593Smuzhiyun 
4093*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO1 */
4094*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4095*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
4096*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4097*4882a593Smuzhiyun 
4098*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO2 */
4099*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4100*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
4101*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4102*4882a593Smuzhiyun 
4103*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO3 */
4104*4882a593Smuzhiyun 	OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4105*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
4106*4882a593Smuzhiyun 		OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4107*4882a593Smuzhiyun };
4108*4882a593Smuzhiyun 
4109*4882a593Smuzhiyun #define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }
4110*4882a593Smuzhiyun 
4111*4882a593Smuzhiyun static const u32 *omap2_dispc_supported_color_modes[] = {
4112*4882a593Smuzhiyun 
4113*4882a593Smuzhiyun 	/* OMAP_DSS_GFX */
4114*4882a593Smuzhiyun 	COLOR_ARRAY(
4115*4882a593Smuzhiyun 	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
4116*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),
4117*4882a593Smuzhiyun 
4118*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO1 */
4119*4882a593Smuzhiyun 	COLOR_ARRAY(
4120*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4121*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
4122*4882a593Smuzhiyun 	DRM_FORMAT_UYVY),
4123*4882a593Smuzhiyun 
4124*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO2 */
4125*4882a593Smuzhiyun 	COLOR_ARRAY(
4126*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4127*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
4128*4882a593Smuzhiyun 	DRM_FORMAT_UYVY),
4129*4882a593Smuzhiyun };
4130*4882a593Smuzhiyun 
4131*4882a593Smuzhiyun static const u32 *omap3_dispc_supported_color_modes[] = {
4132*4882a593Smuzhiyun 	/* OMAP_DSS_GFX */
4133*4882a593Smuzhiyun 	COLOR_ARRAY(
4134*4882a593Smuzhiyun 	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
4135*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4136*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
4137*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
4138*4882a593Smuzhiyun 
4139*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO1 */
4140*4882a593Smuzhiyun 	COLOR_ARRAY(
4141*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
4142*4882a593Smuzhiyun 	DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
4143*4882a593Smuzhiyun 	DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),
4144*4882a593Smuzhiyun 
4145*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO2 */
4146*4882a593Smuzhiyun 	COLOR_ARRAY(
4147*4882a593Smuzhiyun 	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
4148*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4149*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
4150*4882a593Smuzhiyun 	DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
4151*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
4152*4882a593Smuzhiyun };
4153*4882a593Smuzhiyun 
4154*4882a593Smuzhiyun static const u32 *omap4_dispc_supported_color_modes[] = {
4155*4882a593Smuzhiyun 	/* OMAP_DSS_GFX */
4156*4882a593Smuzhiyun 	COLOR_ARRAY(
4157*4882a593Smuzhiyun 	DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
4158*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4159*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
4160*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
4161*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
4162*4882a593Smuzhiyun 	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),
4163*4882a593Smuzhiyun 
4164*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO1 */
4165*4882a593Smuzhiyun 	COLOR_ARRAY(
4166*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4167*4882a593Smuzhiyun 	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4168*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4169*4882a593Smuzhiyun 	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4170*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4171*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4172*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4173*4882a593Smuzhiyun 	DRM_FORMAT_RGBX8888),
4174*4882a593Smuzhiyun 
4175*4882a593Smuzhiyun        /* OMAP_DSS_VIDEO2 */
4176*4882a593Smuzhiyun 	COLOR_ARRAY(
4177*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4178*4882a593Smuzhiyun 	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4179*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4180*4882a593Smuzhiyun 	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4181*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4182*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4183*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4184*4882a593Smuzhiyun 	DRM_FORMAT_RGBX8888),
4185*4882a593Smuzhiyun 
4186*4882a593Smuzhiyun 	/* OMAP_DSS_VIDEO3 */
4187*4882a593Smuzhiyun 	COLOR_ARRAY(
4188*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4189*4882a593Smuzhiyun 	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4190*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4191*4882a593Smuzhiyun 	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4192*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4193*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4194*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4195*4882a593Smuzhiyun 	DRM_FORMAT_RGBX8888),
4196*4882a593Smuzhiyun 
4197*4882a593Smuzhiyun 	/* OMAP_DSS_WB */
4198*4882a593Smuzhiyun 	COLOR_ARRAY(
4199*4882a593Smuzhiyun 	DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4200*4882a593Smuzhiyun 	DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4201*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4202*4882a593Smuzhiyun 	DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4203*4882a593Smuzhiyun 	DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4204*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4205*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4206*4882a593Smuzhiyun 	DRM_FORMAT_RGBX8888),
4207*4882a593Smuzhiyun };
4208*4882a593Smuzhiyun 
4209*4882a593Smuzhiyun static const u32 omap3_dispc_supported_scaler_color_modes[] = {
4210*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB565, DRM_FORMAT_YUYV,
4211*4882a593Smuzhiyun 	DRM_FORMAT_UYVY,
4212*4882a593Smuzhiyun 	0,
4213*4882a593Smuzhiyun };
4214*4882a593Smuzhiyun 
4215*4882a593Smuzhiyun static const struct dispc_features omap24xx_dispc_feats = {
4216*4882a593Smuzhiyun 	.sw_start		=	5,
4217*4882a593Smuzhiyun 	.fp_start		=	15,
4218*4882a593Smuzhiyun 	.bp_start		=	27,
4219*4882a593Smuzhiyun 	.sw_max			=	64,
4220*4882a593Smuzhiyun 	.vp_max			=	255,
4221*4882a593Smuzhiyun 	.hp_max			=	256,
4222*4882a593Smuzhiyun 	.mgr_width_start	=	10,
4223*4882a593Smuzhiyun 	.mgr_height_start	=	26,
4224*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
4225*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
4226*4882a593Smuzhiyun 	.max_lcd_pclk		=	66500000,
4227*4882a593Smuzhiyun 	.max_downscale		=	2,
4228*4882a593Smuzhiyun 	/*
4229*4882a593Smuzhiyun 	 * Assume the line width buffer to be 768 pixels as OMAP2 DISPC scaler
4230*4882a593Smuzhiyun 	 * cannot scale an image width larger than 768.
4231*4882a593Smuzhiyun 	 */
4232*4882a593Smuzhiyun 	.max_line_width		=	768,
4233*4882a593Smuzhiyun 	.min_pcd		=	2,
4234*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
4235*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_24xx,
4236*4882a593Smuzhiyun 	.num_fifos		=	3,
4237*4882a593Smuzhiyun 	.features		=	omap2_dispc_features_list,
4238*4882a593Smuzhiyun 	.num_features		=	ARRAY_SIZE(omap2_dispc_features_list),
4239*4882a593Smuzhiyun 	.reg_fields		=	omap2_dispc_reg_fields,
4240*4882a593Smuzhiyun 	.num_reg_fields		=	ARRAY_SIZE(omap2_dispc_reg_fields),
4241*4882a593Smuzhiyun 	.overlay_caps		=	omap2_dispc_overlay_caps,
4242*4882a593Smuzhiyun 	.supported_color_modes	=	omap2_dispc_supported_color_modes,
4243*4882a593Smuzhiyun 	.supported_scaler_color_modes = COLOR_ARRAY(DRM_FORMAT_XRGB8888),
4244*4882a593Smuzhiyun 	.num_mgrs		=	2,
4245*4882a593Smuzhiyun 	.num_ovls		=	3,
4246*4882a593Smuzhiyun 	.buffer_size_unit	=	1,
4247*4882a593Smuzhiyun 	.burst_size_unit	=	8,
4248*4882a593Smuzhiyun 	.no_framedone_tv	=	true,
4249*4882a593Smuzhiyun 	.set_max_preload	=	false,
4250*4882a593Smuzhiyun 	.last_pixel_inc_missing	=	true,
4251*4882a593Smuzhiyun };
4252*4882a593Smuzhiyun 
4253*4882a593Smuzhiyun static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
4254*4882a593Smuzhiyun 	.sw_start		=	5,
4255*4882a593Smuzhiyun 	.fp_start		=	15,
4256*4882a593Smuzhiyun 	.bp_start		=	27,
4257*4882a593Smuzhiyun 	.sw_max			=	64,
4258*4882a593Smuzhiyun 	.vp_max			=	255,
4259*4882a593Smuzhiyun 	.hp_max			=	256,
4260*4882a593Smuzhiyun 	.mgr_width_start	=	10,
4261*4882a593Smuzhiyun 	.mgr_height_start	=	26,
4262*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
4263*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
4264*4882a593Smuzhiyun 	.max_lcd_pclk		=	173000000,
4265*4882a593Smuzhiyun 	.max_tv_pclk		=	59000000,
4266*4882a593Smuzhiyun 	.max_downscale		=	4,
4267*4882a593Smuzhiyun 	.max_line_width		=	1024,
4268*4882a593Smuzhiyun 	.min_pcd		=	1,
4269*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
4270*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_34xx,
4271*4882a593Smuzhiyun 	.num_fifos		=	3,
4272*4882a593Smuzhiyun 	.features		=	omap3_dispc_features_list,
4273*4882a593Smuzhiyun 	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4274*4882a593Smuzhiyun 	.reg_fields		=	omap3_dispc_reg_fields,
4275*4882a593Smuzhiyun 	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4276*4882a593Smuzhiyun 	.overlay_caps		=	omap3430_dispc_overlay_caps,
4277*4882a593Smuzhiyun 	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4278*4882a593Smuzhiyun 	.supported_scaler_color_modes = omap3_dispc_supported_scaler_color_modes,
4279*4882a593Smuzhiyun 	.num_mgrs		=	2,
4280*4882a593Smuzhiyun 	.num_ovls		=	3,
4281*4882a593Smuzhiyun 	.buffer_size_unit	=	1,
4282*4882a593Smuzhiyun 	.burst_size_unit	=	8,
4283*4882a593Smuzhiyun 	.no_framedone_tv	=	true,
4284*4882a593Smuzhiyun 	.set_max_preload	=	false,
4285*4882a593Smuzhiyun 	.last_pixel_inc_missing	=	true,
4286*4882a593Smuzhiyun };
4287*4882a593Smuzhiyun 
4288*4882a593Smuzhiyun static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
4289*4882a593Smuzhiyun 	.sw_start		=	7,
4290*4882a593Smuzhiyun 	.fp_start		=	19,
4291*4882a593Smuzhiyun 	.bp_start		=	31,
4292*4882a593Smuzhiyun 	.sw_max			=	256,
4293*4882a593Smuzhiyun 	.vp_max			=	4095,
4294*4882a593Smuzhiyun 	.hp_max			=	4096,
4295*4882a593Smuzhiyun 	.mgr_width_start	=	10,
4296*4882a593Smuzhiyun 	.mgr_height_start	=	26,
4297*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
4298*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
4299*4882a593Smuzhiyun 	.max_lcd_pclk		=	173000000,
4300*4882a593Smuzhiyun 	.max_tv_pclk		=	59000000,
4301*4882a593Smuzhiyun 	.max_downscale		=	4,
4302*4882a593Smuzhiyun 	.max_line_width		=	1024,
4303*4882a593Smuzhiyun 	.min_pcd		=	1,
4304*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
4305*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_34xx,
4306*4882a593Smuzhiyun 	.num_fifos		=	3,
4307*4882a593Smuzhiyun 	.features		=	omap3_dispc_features_list,
4308*4882a593Smuzhiyun 	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4309*4882a593Smuzhiyun 	.reg_fields		=	omap3_dispc_reg_fields,
4310*4882a593Smuzhiyun 	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4311*4882a593Smuzhiyun 	.overlay_caps		=	omap3430_dispc_overlay_caps,
4312*4882a593Smuzhiyun 	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4313*4882a593Smuzhiyun 	.supported_scaler_color_modes = omap3_dispc_supported_scaler_color_modes,
4314*4882a593Smuzhiyun 	.num_mgrs		=	2,
4315*4882a593Smuzhiyun 	.num_ovls		=	3,
4316*4882a593Smuzhiyun 	.buffer_size_unit	=	1,
4317*4882a593Smuzhiyun 	.burst_size_unit	=	8,
4318*4882a593Smuzhiyun 	.no_framedone_tv	=	true,
4319*4882a593Smuzhiyun 	.set_max_preload	=	false,
4320*4882a593Smuzhiyun 	.last_pixel_inc_missing	=	true,
4321*4882a593Smuzhiyun };
4322*4882a593Smuzhiyun 
4323*4882a593Smuzhiyun static const struct dispc_features omap36xx_dispc_feats = {
4324*4882a593Smuzhiyun 	.sw_start		=	7,
4325*4882a593Smuzhiyun 	.fp_start		=	19,
4326*4882a593Smuzhiyun 	.bp_start		=	31,
4327*4882a593Smuzhiyun 	.sw_max			=	256,
4328*4882a593Smuzhiyun 	.vp_max			=	4095,
4329*4882a593Smuzhiyun 	.hp_max			=	4096,
4330*4882a593Smuzhiyun 	.mgr_width_start	=	10,
4331*4882a593Smuzhiyun 	.mgr_height_start	=	26,
4332*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
4333*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
4334*4882a593Smuzhiyun 	.max_lcd_pclk		=	173000000,
4335*4882a593Smuzhiyun 	.max_tv_pclk		=	59000000,
4336*4882a593Smuzhiyun 	.max_downscale		=	4,
4337*4882a593Smuzhiyun 	.max_line_width		=	1024,
4338*4882a593Smuzhiyun 	.min_pcd		=	1,
4339*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
4340*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_34xx,
4341*4882a593Smuzhiyun 	.num_fifos		=	3,
4342*4882a593Smuzhiyun 	.features		=	omap3_dispc_features_list,
4343*4882a593Smuzhiyun 	.num_features		=	ARRAY_SIZE(omap3_dispc_features_list),
4344*4882a593Smuzhiyun 	.reg_fields		=	omap3_dispc_reg_fields,
4345*4882a593Smuzhiyun 	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4346*4882a593Smuzhiyun 	.overlay_caps		=	omap3630_dispc_overlay_caps,
4347*4882a593Smuzhiyun 	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4348*4882a593Smuzhiyun 	.supported_scaler_color_modes = omap3_dispc_supported_scaler_color_modes,
4349*4882a593Smuzhiyun 	.num_mgrs		=	2,
4350*4882a593Smuzhiyun 	.num_ovls		=	3,
4351*4882a593Smuzhiyun 	.buffer_size_unit	=	1,
4352*4882a593Smuzhiyun 	.burst_size_unit	=	8,
4353*4882a593Smuzhiyun 	.no_framedone_tv	=	true,
4354*4882a593Smuzhiyun 	.set_max_preload	=	false,
4355*4882a593Smuzhiyun 	.last_pixel_inc_missing	=	true,
4356*4882a593Smuzhiyun };
4357*4882a593Smuzhiyun 
4358*4882a593Smuzhiyun static const struct dispc_features am43xx_dispc_feats = {
4359*4882a593Smuzhiyun 	.sw_start		=	7,
4360*4882a593Smuzhiyun 	.fp_start		=	19,
4361*4882a593Smuzhiyun 	.bp_start		=	31,
4362*4882a593Smuzhiyun 	.sw_max			=	256,
4363*4882a593Smuzhiyun 	.vp_max			=	4095,
4364*4882a593Smuzhiyun 	.hp_max			=	4096,
4365*4882a593Smuzhiyun 	.mgr_width_start	=	10,
4366*4882a593Smuzhiyun 	.mgr_height_start	=	26,
4367*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
4368*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
4369*4882a593Smuzhiyun 	.max_lcd_pclk		=	173000000,
4370*4882a593Smuzhiyun 	.max_tv_pclk		=	59000000,
4371*4882a593Smuzhiyun 	.max_downscale		=	4,
4372*4882a593Smuzhiyun 	.max_line_width		=	1024,
4373*4882a593Smuzhiyun 	.min_pcd		=	1,
4374*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
4375*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_34xx,
4376*4882a593Smuzhiyun 	.num_fifos		=	3,
4377*4882a593Smuzhiyun 	.features		=	am43xx_dispc_features_list,
4378*4882a593Smuzhiyun 	.num_features		=	ARRAY_SIZE(am43xx_dispc_features_list),
4379*4882a593Smuzhiyun 	.reg_fields		=	omap3_dispc_reg_fields,
4380*4882a593Smuzhiyun 	.num_reg_fields		=	ARRAY_SIZE(omap3_dispc_reg_fields),
4381*4882a593Smuzhiyun 	.overlay_caps		=	omap3430_dispc_overlay_caps,
4382*4882a593Smuzhiyun 	.supported_color_modes	=	omap3_dispc_supported_color_modes,
4383*4882a593Smuzhiyun 	.supported_scaler_color_modes = omap3_dispc_supported_scaler_color_modes,
4384*4882a593Smuzhiyun 	.num_mgrs		=	1,
4385*4882a593Smuzhiyun 	.num_ovls		=	3,
4386*4882a593Smuzhiyun 	.buffer_size_unit	=	1,
4387*4882a593Smuzhiyun 	.burst_size_unit	=	8,
4388*4882a593Smuzhiyun 	.no_framedone_tv	=	true,
4389*4882a593Smuzhiyun 	.set_max_preload	=	false,
4390*4882a593Smuzhiyun 	.last_pixel_inc_missing	=	true,
4391*4882a593Smuzhiyun };
4392*4882a593Smuzhiyun 
4393*4882a593Smuzhiyun static const struct dispc_features omap44xx_dispc_feats = {
4394*4882a593Smuzhiyun 	.sw_start		=	7,
4395*4882a593Smuzhiyun 	.fp_start		=	19,
4396*4882a593Smuzhiyun 	.bp_start		=	31,
4397*4882a593Smuzhiyun 	.sw_max			=	256,
4398*4882a593Smuzhiyun 	.vp_max			=	4095,
4399*4882a593Smuzhiyun 	.hp_max			=	4096,
4400*4882a593Smuzhiyun 	.mgr_width_start	=	10,
4401*4882a593Smuzhiyun 	.mgr_height_start	=	26,
4402*4882a593Smuzhiyun 	.mgr_width_max		=	2048,
4403*4882a593Smuzhiyun 	.mgr_height_max		=	2048,
4404*4882a593Smuzhiyun 	.max_lcd_pclk		=	170000000,
4405*4882a593Smuzhiyun 	.max_tv_pclk		=	185625000,
4406*4882a593Smuzhiyun 	.max_downscale		=	4,
4407*4882a593Smuzhiyun 	.max_line_width		=	2048,
4408*4882a593Smuzhiyun 	.min_pcd		=	1,
4409*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
4410*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_44xx,
4411*4882a593Smuzhiyun 	.num_fifos		=	5,
4412*4882a593Smuzhiyun 	.features		=	omap4_dispc_features_list,
4413*4882a593Smuzhiyun 	.num_features		=	ARRAY_SIZE(omap4_dispc_features_list),
4414*4882a593Smuzhiyun 	.reg_fields		=	omap4_dispc_reg_fields,
4415*4882a593Smuzhiyun 	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4416*4882a593Smuzhiyun 	.overlay_caps		=	omap4_dispc_overlay_caps,
4417*4882a593Smuzhiyun 	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4418*4882a593Smuzhiyun 	.num_mgrs		=	3,
4419*4882a593Smuzhiyun 	.num_ovls		=	4,
4420*4882a593Smuzhiyun 	.buffer_size_unit	=	16,
4421*4882a593Smuzhiyun 	.burst_size_unit	=	16,
4422*4882a593Smuzhiyun 	.gfx_fifo_workaround	=	true,
4423*4882a593Smuzhiyun 	.set_max_preload	=	true,
4424*4882a593Smuzhiyun 	.supports_sync_align	=	true,
4425*4882a593Smuzhiyun 	.has_writeback		=	true,
4426*4882a593Smuzhiyun 	.supports_double_pixel	=	true,
4427*4882a593Smuzhiyun 	.reverse_ilace_field_order =	true,
4428*4882a593Smuzhiyun 	.has_gamma_table	=	true,
4429*4882a593Smuzhiyun 	.has_gamma_i734_bug	=	true,
4430*4882a593Smuzhiyun };
4431*4882a593Smuzhiyun 
4432*4882a593Smuzhiyun static const struct dispc_features omap54xx_dispc_feats = {
4433*4882a593Smuzhiyun 	.sw_start		=	7,
4434*4882a593Smuzhiyun 	.fp_start		=	19,
4435*4882a593Smuzhiyun 	.bp_start		=	31,
4436*4882a593Smuzhiyun 	.sw_max			=	256,
4437*4882a593Smuzhiyun 	.vp_max			=	4095,
4438*4882a593Smuzhiyun 	.hp_max			=	4096,
4439*4882a593Smuzhiyun 	.mgr_width_start	=	11,
4440*4882a593Smuzhiyun 	.mgr_height_start	=	27,
4441*4882a593Smuzhiyun 	.mgr_width_max		=	4096,
4442*4882a593Smuzhiyun 	.mgr_height_max		=	4096,
4443*4882a593Smuzhiyun 	.max_lcd_pclk		=	170000000,
4444*4882a593Smuzhiyun 	.max_tv_pclk		=	186000000,
4445*4882a593Smuzhiyun 	.max_downscale		=	4,
4446*4882a593Smuzhiyun 	.max_line_width		=	2048,
4447*4882a593Smuzhiyun 	.min_pcd		=	1,
4448*4882a593Smuzhiyun 	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
4449*4882a593Smuzhiyun 	.calc_core_clk		=	calc_core_clk_44xx,
4450*4882a593Smuzhiyun 	.num_fifos		=	5,
4451*4882a593Smuzhiyun 	.features		=	omap5_dispc_features_list,
4452*4882a593Smuzhiyun 	.num_features		=	ARRAY_SIZE(omap5_dispc_features_list),
4453*4882a593Smuzhiyun 	.reg_fields		=	omap4_dispc_reg_fields,
4454*4882a593Smuzhiyun 	.num_reg_fields		=	ARRAY_SIZE(omap4_dispc_reg_fields),
4455*4882a593Smuzhiyun 	.overlay_caps		=	omap4_dispc_overlay_caps,
4456*4882a593Smuzhiyun 	.supported_color_modes	=	omap4_dispc_supported_color_modes,
4457*4882a593Smuzhiyun 	.num_mgrs		=	4,
4458*4882a593Smuzhiyun 	.num_ovls		=	4,
4459*4882a593Smuzhiyun 	.buffer_size_unit	=	16,
4460*4882a593Smuzhiyun 	.burst_size_unit	=	16,
4461*4882a593Smuzhiyun 	.gfx_fifo_workaround	=	true,
4462*4882a593Smuzhiyun 	.mstandby_workaround	=	true,
4463*4882a593Smuzhiyun 	.set_max_preload	=	true,
4464*4882a593Smuzhiyun 	.supports_sync_align	=	true,
4465*4882a593Smuzhiyun 	.has_writeback		=	true,
4466*4882a593Smuzhiyun 	.supports_double_pixel	=	true,
4467*4882a593Smuzhiyun 	.reverse_ilace_field_order =	true,
4468*4882a593Smuzhiyun 	.has_gamma_table	=	true,
4469*4882a593Smuzhiyun 	.has_gamma_i734_bug	=	true,
4470*4882a593Smuzhiyun };
4471*4882a593Smuzhiyun 
dispc_irq_handler(int irq,void * arg)4472*4882a593Smuzhiyun static irqreturn_t dispc_irq_handler(int irq, void *arg)
4473*4882a593Smuzhiyun {
4474*4882a593Smuzhiyun 	struct dispc_device *dispc = arg;
4475*4882a593Smuzhiyun 
4476*4882a593Smuzhiyun 	if (!dispc->is_enabled)
4477*4882a593Smuzhiyun 		return IRQ_NONE;
4478*4882a593Smuzhiyun 
4479*4882a593Smuzhiyun 	return dispc->user_handler(irq, dispc->user_data);
4480*4882a593Smuzhiyun }
4481*4882a593Smuzhiyun 
dispc_request_irq(struct dispc_device * dispc,irq_handler_t handler,void * dev_id)4482*4882a593Smuzhiyun static int dispc_request_irq(struct dispc_device *dispc, irq_handler_t handler,
4483*4882a593Smuzhiyun 			     void *dev_id)
4484*4882a593Smuzhiyun {
4485*4882a593Smuzhiyun 	int r;
4486*4882a593Smuzhiyun 
4487*4882a593Smuzhiyun 	if (dispc->user_handler != NULL)
4488*4882a593Smuzhiyun 		return -EBUSY;
4489*4882a593Smuzhiyun 
4490*4882a593Smuzhiyun 	dispc->user_handler = handler;
4491*4882a593Smuzhiyun 	dispc->user_data = dev_id;
4492*4882a593Smuzhiyun 
4493*4882a593Smuzhiyun 	/* ensure the dispc_irq_handler sees the values above */
4494*4882a593Smuzhiyun 	smp_wmb();
4495*4882a593Smuzhiyun 
4496*4882a593Smuzhiyun 	r = devm_request_irq(&dispc->pdev->dev, dispc->irq, dispc_irq_handler,
4497*4882a593Smuzhiyun 			     IRQF_SHARED, "OMAP DISPC", dispc);
4498*4882a593Smuzhiyun 	if (r) {
4499*4882a593Smuzhiyun 		dispc->user_handler = NULL;
4500*4882a593Smuzhiyun 		dispc->user_data = NULL;
4501*4882a593Smuzhiyun 	}
4502*4882a593Smuzhiyun 
4503*4882a593Smuzhiyun 	return r;
4504*4882a593Smuzhiyun }
4505*4882a593Smuzhiyun 
dispc_free_irq(struct dispc_device * dispc,void * dev_id)4506*4882a593Smuzhiyun static void dispc_free_irq(struct dispc_device *dispc, void *dev_id)
4507*4882a593Smuzhiyun {
4508*4882a593Smuzhiyun 	devm_free_irq(&dispc->pdev->dev, dispc->irq, dispc);
4509*4882a593Smuzhiyun 
4510*4882a593Smuzhiyun 	dispc->user_handler = NULL;
4511*4882a593Smuzhiyun 	dispc->user_data = NULL;
4512*4882a593Smuzhiyun }
4513*4882a593Smuzhiyun 
dispc_get_memory_bandwidth_limit(struct dispc_device * dispc)4514*4882a593Smuzhiyun static u32 dispc_get_memory_bandwidth_limit(struct dispc_device *dispc)
4515*4882a593Smuzhiyun {
4516*4882a593Smuzhiyun 	u32 limit = 0;
4517*4882a593Smuzhiyun 
4518*4882a593Smuzhiyun 	/* Optional maximum memory bandwidth */
4519*4882a593Smuzhiyun 	of_property_read_u32(dispc->pdev->dev.of_node, "max-memory-bandwidth",
4520*4882a593Smuzhiyun 			     &limit);
4521*4882a593Smuzhiyun 
4522*4882a593Smuzhiyun 	return limit;
4523*4882a593Smuzhiyun }
4524*4882a593Smuzhiyun 
4525*4882a593Smuzhiyun /*
4526*4882a593Smuzhiyun  * Workaround for errata i734 in DSS dispc
4527*4882a593Smuzhiyun  *  - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
4528*4882a593Smuzhiyun  *
4529*4882a593Smuzhiyun  * For gamma tables to work on LCD1 the GFX plane has to be used at
4530*4882a593Smuzhiyun  * least once after DSS HW has come out of reset. The workaround
4531*4882a593Smuzhiyun  * sets up a minimal LCD setup with GFX plane and waits for one
4532*4882a593Smuzhiyun  * vertical sync irq before disabling the setup and continuing with
4533*4882a593Smuzhiyun  * the context restore. The physical outputs are gated during the
4534*4882a593Smuzhiyun  * operation. This workaround requires that gamma table's LOADMODE
4535*4882a593Smuzhiyun  * is set to 0x2 in DISPC_CONTROL1 register.
4536*4882a593Smuzhiyun  *
4537*4882a593Smuzhiyun  * For details see:
4538*4882a593Smuzhiyun  * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
4539*4882a593Smuzhiyun  * Literature Number: SWPZ037E
4540*4882a593Smuzhiyun  * Or some other relevant errata document for the DSS IP version.
4541*4882a593Smuzhiyun  */
4542*4882a593Smuzhiyun 
4543*4882a593Smuzhiyun static const struct dispc_errata_i734_data {
4544*4882a593Smuzhiyun 	struct videomode vm;
4545*4882a593Smuzhiyun 	struct omap_overlay_info ovli;
4546*4882a593Smuzhiyun 	struct omap_overlay_manager_info mgri;
4547*4882a593Smuzhiyun 	struct dss_lcd_mgr_config lcd_conf;
4548*4882a593Smuzhiyun } i734 = {
4549*4882a593Smuzhiyun 	.vm = {
4550*4882a593Smuzhiyun 		.hactive = 8, .vactive = 1,
4551*4882a593Smuzhiyun 		.pixelclock = 16000000,
4552*4882a593Smuzhiyun 		.hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
4553*4882a593Smuzhiyun 		.vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
4554*4882a593Smuzhiyun 
4555*4882a593Smuzhiyun 		.flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
4556*4882a593Smuzhiyun 			 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
4557*4882a593Smuzhiyun 			 DISPLAY_FLAGS_PIXDATA_POSEDGE,
4558*4882a593Smuzhiyun 	},
4559*4882a593Smuzhiyun 	.ovli = {
4560*4882a593Smuzhiyun 		.screen_width = 1,
4561*4882a593Smuzhiyun 		.width = 1, .height = 1,
4562*4882a593Smuzhiyun 		.fourcc = DRM_FORMAT_XRGB8888,
4563*4882a593Smuzhiyun 		.rotation = DRM_MODE_ROTATE_0,
4564*4882a593Smuzhiyun 		.rotation_type = OMAP_DSS_ROT_NONE,
4565*4882a593Smuzhiyun 		.pos_x = 0, .pos_y = 0,
4566*4882a593Smuzhiyun 		.out_width = 0, .out_height = 0,
4567*4882a593Smuzhiyun 		.global_alpha = 0xff,
4568*4882a593Smuzhiyun 		.pre_mult_alpha = 0,
4569*4882a593Smuzhiyun 		.zorder = 0,
4570*4882a593Smuzhiyun 	},
4571*4882a593Smuzhiyun 	.mgri = {
4572*4882a593Smuzhiyun 		.default_color = 0,
4573*4882a593Smuzhiyun 		.trans_enabled = false,
4574*4882a593Smuzhiyun 		.partial_alpha_enabled = false,
4575*4882a593Smuzhiyun 		.cpr_enable = false,
4576*4882a593Smuzhiyun 	},
4577*4882a593Smuzhiyun 	.lcd_conf = {
4578*4882a593Smuzhiyun 		.io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
4579*4882a593Smuzhiyun 		.stallmode = false,
4580*4882a593Smuzhiyun 		.fifohandcheck = false,
4581*4882a593Smuzhiyun 		.clock_info = {
4582*4882a593Smuzhiyun 			.lck_div = 1,
4583*4882a593Smuzhiyun 			.pck_div = 2,
4584*4882a593Smuzhiyun 		},
4585*4882a593Smuzhiyun 		.video_port_width = 24,
4586*4882a593Smuzhiyun 		.lcden_sig_polarity = 0,
4587*4882a593Smuzhiyun 	},
4588*4882a593Smuzhiyun };
4589*4882a593Smuzhiyun 
4590*4882a593Smuzhiyun static struct i734_buf {
4591*4882a593Smuzhiyun 	size_t size;
4592*4882a593Smuzhiyun 	dma_addr_t paddr;
4593*4882a593Smuzhiyun 	void *vaddr;
4594*4882a593Smuzhiyun } i734_buf;
4595*4882a593Smuzhiyun 
dispc_errata_i734_wa_init(struct dispc_device * dispc)4596*4882a593Smuzhiyun static int dispc_errata_i734_wa_init(struct dispc_device *dispc)
4597*4882a593Smuzhiyun {
4598*4882a593Smuzhiyun 	if (!dispc->feat->has_gamma_i734_bug)
4599*4882a593Smuzhiyun 		return 0;
4600*4882a593Smuzhiyun 
4601*4882a593Smuzhiyun 	i734_buf.size = i734.ovli.width * i734.ovli.height *
4602*4882a593Smuzhiyun 		color_mode_to_bpp(i734.ovli.fourcc) / 8;
4603*4882a593Smuzhiyun 
4604*4882a593Smuzhiyun 	i734_buf.vaddr = dma_alloc_wc(&dispc->pdev->dev, i734_buf.size,
4605*4882a593Smuzhiyun 				      &i734_buf.paddr, GFP_KERNEL);
4606*4882a593Smuzhiyun 	if (!i734_buf.vaddr) {
4607*4882a593Smuzhiyun 		dev_err(&dispc->pdev->dev, "%s: dma_alloc_wc failed\n",
4608*4882a593Smuzhiyun 			__func__);
4609*4882a593Smuzhiyun 		return -ENOMEM;
4610*4882a593Smuzhiyun 	}
4611*4882a593Smuzhiyun 
4612*4882a593Smuzhiyun 	return 0;
4613*4882a593Smuzhiyun }
4614*4882a593Smuzhiyun 
dispc_errata_i734_wa_fini(struct dispc_device * dispc)4615*4882a593Smuzhiyun static void dispc_errata_i734_wa_fini(struct dispc_device *dispc)
4616*4882a593Smuzhiyun {
4617*4882a593Smuzhiyun 	if (!dispc->feat->has_gamma_i734_bug)
4618*4882a593Smuzhiyun 		return;
4619*4882a593Smuzhiyun 
4620*4882a593Smuzhiyun 	dma_free_wc(&dispc->pdev->dev, i734_buf.size, i734_buf.vaddr,
4621*4882a593Smuzhiyun 		    i734_buf.paddr);
4622*4882a593Smuzhiyun }
4623*4882a593Smuzhiyun 
dispc_errata_i734_wa(struct dispc_device * dispc)4624*4882a593Smuzhiyun static void dispc_errata_i734_wa(struct dispc_device *dispc)
4625*4882a593Smuzhiyun {
4626*4882a593Smuzhiyun 	u32 framedone_irq = dispc_mgr_get_framedone_irq(dispc,
4627*4882a593Smuzhiyun 							OMAP_DSS_CHANNEL_LCD);
4628*4882a593Smuzhiyun 	struct omap_overlay_info ovli;
4629*4882a593Smuzhiyun 	struct dss_lcd_mgr_config lcd_conf;
4630*4882a593Smuzhiyun 	u32 gatestate;
4631*4882a593Smuzhiyun 	unsigned int count;
4632*4882a593Smuzhiyun 
4633*4882a593Smuzhiyun 	if (!dispc->feat->has_gamma_i734_bug)
4634*4882a593Smuzhiyun 		return;
4635*4882a593Smuzhiyun 
4636*4882a593Smuzhiyun 	gatestate = REG_GET(dispc, DISPC_CONFIG, 8, 4);
4637*4882a593Smuzhiyun 
4638*4882a593Smuzhiyun 	ovli = i734.ovli;
4639*4882a593Smuzhiyun 	ovli.paddr = i734_buf.paddr;
4640*4882a593Smuzhiyun 	lcd_conf = i734.lcd_conf;
4641*4882a593Smuzhiyun 
4642*4882a593Smuzhiyun 	/* Gate all LCD1 outputs */
4643*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_CONFIG, 0x1f, 8, 4);
4644*4882a593Smuzhiyun 
4645*4882a593Smuzhiyun 	/* Setup and enable GFX plane */
4646*4882a593Smuzhiyun 	dispc_ovl_setup(dispc, OMAP_DSS_GFX, &ovli, &i734.vm, false,
4647*4882a593Smuzhiyun 			OMAP_DSS_CHANNEL_LCD);
4648*4882a593Smuzhiyun 	dispc_ovl_enable(dispc, OMAP_DSS_GFX, true);
4649*4882a593Smuzhiyun 
4650*4882a593Smuzhiyun 	/* Set up and enable display manager for LCD1 */
4651*4882a593Smuzhiyun 	dispc_mgr_setup(dispc, OMAP_DSS_CHANNEL_LCD, &i734.mgri);
4652*4882a593Smuzhiyun 	dispc_calc_clock_rates(dispc, dss_get_dispc_clk_rate(dispc->dss),
4653*4882a593Smuzhiyun 			       &lcd_conf.clock_info);
4654*4882a593Smuzhiyun 	dispc_mgr_set_lcd_config(dispc, OMAP_DSS_CHANNEL_LCD, &lcd_conf);
4655*4882a593Smuzhiyun 	dispc_mgr_set_timings(dispc, OMAP_DSS_CHANNEL_LCD, &i734.vm);
4656*4882a593Smuzhiyun 
4657*4882a593Smuzhiyun 	dispc_clear_irqstatus(dispc, framedone_irq);
4658*4882a593Smuzhiyun 
4659*4882a593Smuzhiyun 	/* Enable and shut the channel to produce just one frame */
4660*4882a593Smuzhiyun 	dispc_mgr_enable(dispc, OMAP_DSS_CHANNEL_LCD, true);
4661*4882a593Smuzhiyun 	dispc_mgr_enable(dispc, OMAP_DSS_CHANNEL_LCD, false);
4662*4882a593Smuzhiyun 
4663*4882a593Smuzhiyun 	/* Busy wait for framedone. We can't fiddle with irq handlers
4664*4882a593Smuzhiyun 	 * in PM resume. Typically the loop runs less than 5 times and
4665*4882a593Smuzhiyun 	 * waits less than a micro second.
4666*4882a593Smuzhiyun 	 */
4667*4882a593Smuzhiyun 	count = 0;
4668*4882a593Smuzhiyun 	while (!(dispc_read_irqstatus(dispc) & framedone_irq)) {
4669*4882a593Smuzhiyun 		if (count++ > 10000) {
4670*4882a593Smuzhiyun 			dev_err(&dispc->pdev->dev, "%s: framedone timeout\n",
4671*4882a593Smuzhiyun 				__func__);
4672*4882a593Smuzhiyun 			break;
4673*4882a593Smuzhiyun 		}
4674*4882a593Smuzhiyun 	}
4675*4882a593Smuzhiyun 	dispc_ovl_enable(dispc, OMAP_DSS_GFX, false);
4676*4882a593Smuzhiyun 
4677*4882a593Smuzhiyun 	/* Clear all irq bits before continuing */
4678*4882a593Smuzhiyun 	dispc_clear_irqstatus(dispc, 0xffffffff);
4679*4882a593Smuzhiyun 
4680*4882a593Smuzhiyun 	/* Restore the original state to LCD1 output gates */
4681*4882a593Smuzhiyun 	REG_FLD_MOD(dispc, DISPC_CONFIG, gatestate, 8, 4);
4682*4882a593Smuzhiyun }
4683*4882a593Smuzhiyun 
4684*4882a593Smuzhiyun static const struct dispc_ops dispc_ops = {
4685*4882a593Smuzhiyun 	.read_irqstatus = dispc_read_irqstatus,
4686*4882a593Smuzhiyun 	.clear_irqstatus = dispc_clear_irqstatus,
4687*4882a593Smuzhiyun 	.write_irqenable = dispc_write_irqenable,
4688*4882a593Smuzhiyun 
4689*4882a593Smuzhiyun 	.request_irq = dispc_request_irq,
4690*4882a593Smuzhiyun 	.free_irq = dispc_free_irq,
4691*4882a593Smuzhiyun 
4692*4882a593Smuzhiyun 	.runtime_get = dispc_runtime_get,
4693*4882a593Smuzhiyun 	.runtime_put = dispc_runtime_put,
4694*4882a593Smuzhiyun 
4695*4882a593Smuzhiyun 	.get_num_ovls = dispc_get_num_ovls,
4696*4882a593Smuzhiyun 	.get_num_mgrs = dispc_get_num_mgrs,
4697*4882a593Smuzhiyun 
4698*4882a593Smuzhiyun 	.get_memory_bandwidth_limit = dispc_get_memory_bandwidth_limit,
4699*4882a593Smuzhiyun 
4700*4882a593Smuzhiyun 	.mgr_enable = dispc_mgr_enable,
4701*4882a593Smuzhiyun 	.mgr_is_enabled = dispc_mgr_is_enabled,
4702*4882a593Smuzhiyun 	.mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
4703*4882a593Smuzhiyun 	.mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
4704*4882a593Smuzhiyun 	.mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
4705*4882a593Smuzhiyun 	.mgr_go_busy = dispc_mgr_go_busy,
4706*4882a593Smuzhiyun 	.mgr_go = dispc_mgr_go,
4707*4882a593Smuzhiyun 	.mgr_set_lcd_config = dispc_mgr_set_lcd_config,
4708*4882a593Smuzhiyun 	.mgr_check_timings = dispc_mgr_check_timings,
4709*4882a593Smuzhiyun 	.mgr_set_timings = dispc_mgr_set_timings,
4710*4882a593Smuzhiyun 	.mgr_setup = dispc_mgr_setup,
4711*4882a593Smuzhiyun 	.mgr_gamma_size = dispc_mgr_gamma_size,
4712*4882a593Smuzhiyun 	.mgr_set_gamma = dispc_mgr_set_gamma,
4713*4882a593Smuzhiyun 
4714*4882a593Smuzhiyun 	.ovl_enable = dispc_ovl_enable,
4715*4882a593Smuzhiyun 	.ovl_setup = dispc_ovl_setup,
4716*4882a593Smuzhiyun 	.ovl_get_color_modes = dispc_ovl_get_color_modes,
4717*4882a593Smuzhiyun 
4718*4882a593Smuzhiyun 	.wb_get_framedone_irq = dispc_wb_get_framedone_irq,
4719*4882a593Smuzhiyun 	.wb_setup = dispc_wb_setup,
4720*4882a593Smuzhiyun 	.has_writeback = dispc_has_writeback,
4721*4882a593Smuzhiyun 	.wb_go_busy = dispc_wb_go_busy,
4722*4882a593Smuzhiyun 	.wb_go = dispc_wb_go,
4723*4882a593Smuzhiyun };
4724*4882a593Smuzhiyun 
4725*4882a593Smuzhiyun /* DISPC HW IP initialisation */
4726*4882a593Smuzhiyun static const struct of_device_id dispc_of_match[] = {
4727*4882a593Smuzhiyun 	{ .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
4728*4882a593Smuzhiyun 	{ .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
4729*4882a593Smuzhiyun 	{ .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
4730*4882a593Smuzhiyun 	{ .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
4731*4882a593Smuzhiyun 	{ .compatible = "ti,dra7-dispc",  .data = &omap54xx_dispc_feats },
4732*4882a593Smuzhiyun 	{},
4733*4882a593Smuzhiyun };
4734*4882a593Smuzhiyun 
4735*4882a593Smuzhiyun static const struct soc_device_attribute dispc_soc_devices[] = {
4736*4882a593Smuzhiyun 	{ .machine = "OMAP3[45]*",
4737*4882a593Smuzhiyun 	  .revision = "ES[12].?",	.data = &omap34xx_rev1_0_dispc_feats },
4738*4882a593Smuzhiyun 	{ .machine = "OMAP3[45]*",	.data = &omap34xx_rev3_0_dispc_feats },
4739*4882a593Smuzhiyun 	{ .machine = "AM35*",		.data = &omap34xx_rev3_0_dispc_feats },
4740*4882a593Smuzhiyun 	{ .machine = "AM43*",		.data = &am43xx_dispc_feats },
4741*4882a593Smuzhiyun 	{ /* sentinel */ }
4742*4882a593Smuzhiyun };
4743*4882a593Smuzhiyun 
dispc_bind(struct device * dev,struct device * master,void * data)4744*4882a593Smuzhiyun static int dispc_bind(struct device *dev, struct device *master, void *data)
4745*4882a593Smuzhiyun {
4746*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
4747*4882a593Smuzhiyun 	const struct soc_device_attribute *soc;
4748*4882a593Smuzhiyun 	struct dss_device *dss = dss_get_device(master);
4749*4882a593Smuzhiyun 	struct dispc_device *dispc;
4750*4882a593Smuzhiyun 	u32 rev;
4751*4882a593Smuzhiyun 	int r = 0;
4752*4882a593Smuzhiyun 	struct resource *dispc_mem;
4753*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
4754*4882a593Smuzhiyun 
4755*4882a593Smuzhiyun 	dispc = kzalloc(sizeof(*dispc), GFP_KERNEL);
4756*4882a593Smuzhiyun 	if (!dispc)
4757*4882a593Smuzhiyun 		return -ENOMEM;
4758*4882a593Smuzhiyun 
4759*4882a593Smuzhiyun 	dispc->pdev = pdev;
4760*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dispc);
4761*4882a593Smuzhiyun 	dispc->dss = dss;
4762*4882a593Smuzhiyun 
4763*4882a593Smuzhiyun 	/*
4764*4882a593Smuzhiyun 	 * The OMAP3-based models can't be told apart using the compatible
4765*4882a593Smuzhiyun 	 * string, use SoC device matching.
4766*4882a593Smuzhiyun 	 */
4767*4882a593Smuzhiyun 	soc = soc_device_match(dispc_soc_devices);
4768*4882a593Smuzhiyun 	if (soc)
4769*4882a593Smuzhiyun 		dispc->feat = soc->data;
4770*4882a593Smuzhiyun 	else
4771*4882a593Smuzhiyun 		dispc->feat = of_match_device(dispc_of_match, &pdev->dev)->data;
4772*4882a593Smuzhiyun 
4773*4882a593Smuzhiyun 	r = dispc_errata_i734_wa_init(dispc);
4774*4882a593Smuzhiyun 	if (r)
4775*4882a593Smuzhiyun 		goto err_free;
4776*4882a593Smuzhiyun 
4777*4882a593Smuzhiyun 	dispc_mem = platform_get_resource(dispc->pdev, IORESOURCE_MEM, 0);
4778*4882a593Smuzhiyun 	dispc->base = devm_ioremap_resource(&pdev->dev, dispc_mem);
4779*4882a593Smuzhiyun 	if (IS_ERR(dispc->base)) {
4780*4882a593Smuzhiyun 		r = PTR_ERR(dispc->base);
4781*4882a593Smuzhiyun 		goto err_free;
4782*4882a593Smuzhiyun 	}
4783*4882a593Smuzhiyun 
4784*4882a593Smuzhiyun 	dispc->irq = platform_get_irq(dispc->pdev, 0);
4785*4882a593Smuzhiyun 	if (dispc->irq < 0) {
4786*4882a593Smuzhiyun 		DSSERR("platform_get_irq failed\n");
4787*4882a593Smuzhiyun 		r = -ENODEV;
4788*4882a593Smuzhiyun 		goto err_free;
4789*4882a593Smuzhiyun 	}
4790*4882a593Smuzhiyun 
4791*4882a593Smuzhiyun 	if (np && of_property_read_bool(np, "syscon-pol")) {
4792*4882a593Smuzhiyun 		dispc->syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4793*4882a593Smuzhiyun 		if (IS_ERR(dispc->syscon_pol)) {
4794*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4795*4882a593Smuzhiyun 			r = PTR_ERR(dispc->syscon_pol);
4796*4882a593Smuzhiyun 			goto err_free;
4797*4882a593Smuzhiyun 		}
4798*4882a593Smuzhiyun 
4799*4882a593Smuzhiyun 		if (of_property_read_u32_index(np, "syscon-pol", 1,
4800*4882a593Smuzhiyun 				&dispc->syscon_pol_offset)) {
4801*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4802*4882a593Smuzhiyun 			r = -EINVAL;
4803*4882a593Smuzhiyun 			goto err_free;
4804*4882a593Smuzhiyun 		}
4805*4882a593Smuzhiyun 	}
4806*4882a593Smuzhiyun 
4807*4882a593Smuzhiyun 	r = dispc_init_gamma_tables(dispc);
4808*4882a593Smuzhiyun 	if (r)
4809*4882a593Smuzhiyun 		goto err_free;
4810*4882a593Smuzhiyun 
4811*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
4812*4882a593Smuzhiyun 
4813*4882a593Smuzhiyun 	r = dispc_runtime_get(dispc);
4814*4882a593Smuzhiyun 	if (r)
4815*4882a593Smuzhiyun 		goto err_runtime_get;
4816*4882a593Smuzhiyun 
4817*4882a593Smuzhiyun 	_omap_dispc_initial_config(dispc);
4818*4882a593Smuzhiyun 
4819*4882a593Smuzhiyun 	rev = dispc_read_reg(dispc, DISPC_REVISION);
4820*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4821*4882a593Smuzhiyun 	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4822*4882a593Smuzhiyun 
4823*4882a593Smuzhiyun 	dispc_runtime_put(dispc);
4824*4882a593Smuzhiyun 
4825*4882a593Smuzhiyun 	dss->dispc = dispc;
4826*4882a593Smuzhiyun 	dss->dispc_ops = &dispc_ops;
4827*4882a593Smuzhiyun 
4828*4882a593Smuzhiyun 	dispc->debugfs = dss_debugfs_create_file(dss, "dispc", dispc_dump_regs,
4829*4882a593Smuzhiyun 						 dispc);
4830*4882a593Smuzhiyun 
4831*4882a593Smuzhiyun 	return 0;
4832*4882a593Smuzhiyun 
4833*4882a593Smuzhiyun err_runtime_get:
4834*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
4835*4882a593Smuzhiyun err_free:
4836*4882a593Smuzhiyun 	kfree(dispc);
4837*4882a593Smuzhiyun 	return r;
4838*4882a593Smuzhiyun }
4839*4882a593Smuzhiyun 
dispc_unbind(struct device * dev,struct device * master,void * data)4840*4882a593Smuzhiyun static void dispc_unbind(struct device *dev, struct device *master, void *data)
4841*4882a593Smuzhiyun {
4842*4882a593Smuzhiyun 	struct dispc_device *dispc = dev_get_drvdata(dev);
4843*4882a593Smuzhiyun 	struct dss_device *dss = dispc->dss;
4844*4882a593Smuzhiyun 
4845*4882a593Smuzhiyun 	dss_debugfs_remove_file(dispc->debugfs);
4846*4882a593Smuzhiyun 
4847*4882a593Smuzhiyun 	dss->dispc = NULL;
4848*4882a593Smuzhiyun 	dss->dispc_ops = NULL;
4849*4882a593Smuzhiyun 
4850*4882a593Smuzhiyun 	pm_runtime_disable(dev);
4851*4882a593Smuzhiyun 
4852*4882a593Smuzhiyun 	dispc_errata_i734_wa_fini(dispc);
4853*4882a593Smuzhiyun 
4854*4882a593Smuzhiyun 	kfree(dispc);
4855*4882a593Smuzhiyun }
4856*4882a593Smuzhiyun 
4857*4882a593Smuzhiyun static const struct component_ops dispc_component_ops = {
4858*4882a593Smuzhiyun 	.bind	= dispc_bind,
4859*4882a593Smuzhiyun 	.unbind	= dispc_unbind,
4860*4882a593Smuzhiyun };
4861*4882a593Smuzhiyun 
dispc_probe(struct platform_device * pdev)4862*4882a593Smuzhiyun static int dispc_probe(struct platform_device *pdev)
4863*4882a593Smuzhiyun {
4864*4882a593Smuzhiyun 	return component_add(&pdev->dev, &dispc_component_ops);
4865*4882a593Smuzhiyun }
4866*4882a593Smuzhiyun 
dispc_remove(struct platform_device * pdev)4867*4882a593Smuzhiyun static int dispc_remove(struct platform_device *pdev)
4868*4882a593Smuzhiyun {
4869*4882a593Smuzhiyun 	component_del(&pdev->dev, &dispc_component_ops);
4870*4882a593Smuzhiyun 	return 0;
4871*4882a593Smuzhiyun }
4872*4882a593Smuzhiyun 
dispc_runtime_suspend(struct device * dev)4873*4882a593Smuzhiyun static int dispc_runtime_suspend(struct device *dev)
4874*4882a593Smuzhiyun {
4875*4882a593Smuzhiyun 	struct dispc_device *dispc = dev_get_drvdata(dev);
4876*4882a593Smuzhiyun 
4877*4882a593Smuzhiyun 	dispc->is_enabled = false;
4878*4882a593Smuzhiyun 	/* ensure the dispc_irq_handler sees the is_enabled value */
4879*4882a593Smuzhiyun 	smp_wmb();
4880*4882a593Smuzhiyun 	/* wait for current handler to finish before turning the DISPC off */
4881*4882a593Smuzhiyun 	synchronize_irq(dispc->irq);
4882*4882a593Smuzhiyun 
4883*4882a593Smuzhiyun 	dispc_save_context(dispc);
4884*4882a593Smuzhiyun 
4885*4882a593Smuzhiyun 	return 0;
4886*4882a593Smuzhiyun }
4887*4882a593Smuzhiyun 
dispc_runtime_resume(struct device * dev)4888*4882a593Smuzhiyun static int dispc_runtime_resume(struct device *dev)
4889*4882a593Smuzhiyun {
4890*4882a593Smuzhiyun 	struct dispc_device *dispc = dev_get_drvdata(dev);
4891*4882a593Smuzhiyun 
4892*4882a593Smuzhiyun 	/*
4893*4882a593Smuzhiyun 	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4894*4882a593Smuzhiyun 	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4895*4882a593Smuzhiyun 	 * _omap_dispc_initial_config(). We can thus use it to detect if
4896*4882a593Smuzhiyun 	 * we have lost register context.
4897*4882a593Smuzhiyun 	 */
4898*4882a593Smuzhiyun 	if (REG_GET(dispc, DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4899*4882a593Smuzhiyun 		_omap_dispc_initial_config(dispc);
4900*4882a593Smuzhiyun 
4901*4882a593Smuzhiyun 		dispc_errata_i734_wa(dispc);
4902*4882a593Smuzhiyun 
4903*4882a593Smuzhiyun 		dispc_restore_context(dispc);
4904*4882a593Smuzhiyun 
4905*4882a593Smuzhiyun 		dispc_restore_gamma_tables(dispc);
4906*4882a593Smuzhiyun 	}
4907*4882a593Smuzhiyun 
4908*4882a593Smuzhiyun 	dispc->is_enabled = true;
4909*4882a593Smuzhiyun 	/* ensure the dispc_irq_handler sees the is_enabled value */
4910*4882a593Smuzhiyun 	smp_wmb();
4911*4882a593Smuzhiyun 
4912*4882a593Smuzhiyun 	return 0;
4913*4882a593Smuzhiyun }
4914*4882a593Smuzhiyun 
4915*4882a593Smuzhiyun static const struct dev_pm_ops dispc_pm_ops = {
4916*4882a593Smuzhiyun 	.runtime_suspend = dispc_runtime_suspend,
4917*4882a593Smuzhiyun 	.runtime_resume = dispc_runtime_resume,
4918*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
4919*4882a593Smuzhiyun };
4920*4882a593Smuzhiyun 
4921*4882a593Smuzhiyun struct platform_driver omap_dispchw_driver = {
4922*4882a593Smuzhiyun 	.probe		= dispc_probe,
4923*4882a593Smuzhiyun 	.remove         = dispc_remove,
4924*4882a593Smuzhiyun 	.driver         = {
4925*4882a593Smuzhiyun 		.name   = "omapdss_dispc",
4926*4882a593Smuzhiyun 		.pm	= &dispc_pm_ops,
4927*4882a593Smuzhiyun 		.of_match_table = dispc_of_match,
4928*4882a593Smuzhiyun 		.suppress_bind_attrs = true,
4929*4882a593Smuzhiyun 	},
4930*4882a593Smuzhiyun };
4931