xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/nouveau/nvkm/nvfw/flcn.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2019 Red Hat Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun #include <core/subdev.h>
23*4882a593Smuzhiyun #include <nvfw/flcn.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun void
loader_config_dump(struct nvkm_subdev * subdev,const struct loader_config * hdr)26*4882a593Smuzhiyun loader_config_dump(struct nvkm_subdev *subdev, const struct loader_config *hdr)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	nvkm_debug(subdev, "loaderConfig\n");
29*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdmaIdx        : %d\n", hdr->dma_idx);
30*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeDmaBase   : 0x%xx\n", hdr->code_dma_base);
31*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeSizeTotal : 0x%x\n", hdr->code_size_total);
32*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeSizeToLoad: 0x%x\n", hdr->code_size_to_load);
33*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeEntryPoint: 0x%x\n", hdr->code_entry_point);
34*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataDmaBase   : 0x%x\n", hdr->data_dma_base);
35*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
36*4882a593Smuzhiyun 	nvkm_debug(subdev, "\toverlayDmaBase: 0x%x\n", hdr->overlay_dma_base);
37*4882a593Smuzhiyun 	nvkm_debug(subdev, "\targc          : 0x%08x\n", hdr->argc);
38*4882a593Smuzhiyun 	nvkm_debug(subdev, "\targv          : 0x%08x\n", hdr->argv);
39*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeDmaBase1  : 0x%x\n", hdr->code_dma_base1);
40*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataDmaBase1  : 0x%x\n", hdr->data_dma_base1);
41*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tovlyDmaBase1  : 0x%x\n", hdr->overlay_dma_base1);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun void
loader_config_v1_dump(struct nvkm_subdev * subdev,const struct loader_config_v1 * hdr)45*4882a593Smuzhiyun loader_config_v1_dump(struct nvkm_subdev *subdev,
46*4882a593Smuzhiyun 		      const struct loader_config_v1 *hdr)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	nvkm_debug(subdev, "loaderConfig\n");
49*4882a593Smuzhiyun 	nvkm_debug(subdev, "\treserved      : 0x%08x\n", hdr->reserved);
50*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdmaIdx        : %d\n", hdr->dma_idx);
51*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeDmaBase   : 0x%llxx\n", hdr->code_dma_base);
52*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeSizeTotal : 0x%x\n", hdr->code_size_total);
53*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeSizeToLoad: 0x%x\n", hdr->code_size_to_load);
54*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeEntryPoint: 0x%x\n", hdr->code_entry_point);
55*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataDmaBase   : 0x%llx\n", hdr->data_dma_base);
56*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
57*4882a593Smuzhiyun 	nvkm_debug(subdev, "\toverlayDmaBase: 0x%llx\n", hdr->overlay_dma_base);
58*4882a593Smuzhiyun 	nvkm_debug(subdev, "\targc          : 0x%08x\n", hdr->argc);
59*4882a593Smuzhiyun 	nvkm_debug(subdev, "\targv          : 0x%08x\n", hdr->argv);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun void
flcn_bl_dmem_desc_dump(struct nvkm_subdev * subdev,const struct flcn_bl_dmem_desc * hdr)63*4882a593Smuzhiyun flcn_bl_dmem_desc_dump(struct nvkm_subdev *subdev,
64*4882a593Smuzhiyun 		       const struct flcn_bl_dmem_desc *hdr)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	nvkm_debug(subdev, "flcnBlDmemDesc\n");
67*4882a593Smuzhiyun 	nvkm_debug(subdev, "\treserved      : 0x%08x 0x%08x 0x%08x 0x%08x\n",
68*4882a593Smuzhiyun 		   hdr->reserved[0], hdr->reserved[1], hdr->reserved[2],
69*4882a593Smuzhiyun 		   hdr->reserved[3]);
70*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tsignature     : 0x%08x 0x%08x 0x%08x 0x%08x\n",
71*4882a593Smuzhiyun 		   hdr->signature[0], hdr->signature[1], hdr->signature[2],
72*4882a593Smuzhiyun 		   hdr->signature[3]);
73*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tctxDma        : %d\n", hdr->ctx_dma);
74*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeDmaBase   : 0x%x\n", hdr->code_dma_base);
75*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tnonSecCodeOff : 0x%x\n", hdr->non_sec_code_off);
76*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tnonSecCodeSize: 0x%x\n", hdr->non_sec_code_size);
77*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tsecCodeOff    : 0x%x\n", hdr->sec_code_off);
78*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tsecCodeSize   : 0x%x\n", hdr->sec_code_size);
79*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeEntryPoint: 0x%x\n", hdr->code_entry_point);
80*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataDmaBase   : 0x%x\n", hdr->data_dma_base);
81*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
82*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeDmaBase1  : 0x%x\n", hdr->code_dma_base1);
83*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataDmaBase1  : 0x%x\n", hdr->data_dma_base1);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun void
flcn_bl_dmem_desc_v1_dump(struct nvkm_subdev * subdev,const struct flcn_bl_dmem_desc_v1 * hdr)87*4882a593Smuzhiyun flcn_bl_dmem_desc_v1_dump(struct nvkm_subdev *subdev,
88*4882a593Smuzhiyun 			  const struct flcn_bl_dmem_desc_v1 *hdr)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	nvkm_debug(subdev, "flcnBlDmemDesc\n");
91*4882a593Smuzhiyun 	nvkm_debug(subdev, "\treserved      : 0x%08x 0x%08x 0x%08x 0x%08x\n",
92*4882a593Smuzhiyun 		   hdr->reserved[0], hdr->reserved[1], hdr->reserved[2],
93*4882a593Smuzhiyun 		   hdr->reserved[3]);
94*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tsignature     : 0x%08x 0x%08x 0x%08x 0x%08x\n",
95*4882a593Smuzhiyun 		   hdr->signature[0], hdr->signature[1], hdr->signature[2],
96*4882a593Smuzhiyun 		   hdr->signature[3]);
97*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tctxDma        : %d\n", hdr->ctx_dma);
98*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeDmaBase   : 0x%llx\n", hdr->code_dma_base);
99*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tnonSecCodeOff : 0x%x\n", hdr->non_sec_code_off);
100*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tnonSecCodeSize: 0x%x\n", hdr->non_sec_code_size);
101*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tsecCodeOff    : 0x%x\n", hdr->sec_code_off);
102*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tsecCodeSize   : 0x%x\n", hdr->sec_code_size);
103*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tcodeEntryPoint: 0x%x\n", hdr->code_entry_point);
104*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataDmaBase   : 0x%llx\n", hdr->data_dma_base);
105*4882a593Smuzhiyun 	nvkm_debug(subdev, "\tdataSize      : 0x%x\n", hdr->data_size);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun void
flcn_bl_dmem_desc_v2_dump(struct nvkm_subdev * subdev,const struct flcn_bl_dmem_desc_v2 * hdr)109*4882a593Smuzhiyun flcn_bl_dmem_desc_v2_dump(struct nvkm_subdev *subdev,
110*4882a593Smuzhiyun 			  const struct flcn_bl_dmem_desc_v2 *hdr)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	flcn_bl_dmem_desc_v1_dump(subdev, (void *)hdr);
113*4882a593Smuzhiyun 	nvkm_debug(subdev, "\targc          : 0x%08x\n", hdr->argc);
114*4882a593Smuzhiyun 	nvkm_debug(subdev, "\targv          : 0x%08x\n", hdr->argv);
115*4882a593Smuzhiyun }
116