xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/nouveau/nvkm/engine/xtensa.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Ilia Mirkin
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun #include <engine/xtensa.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <core/gpuobj.h>
25*4882a593Smuzhiyun #include <engine/fifo.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static int
nvkm_xtensa_oclass_get(struct nvkm_oclass * oclass,int index)28*4882a593Smuzhiyun nvkm_xtensa_oclass_get(struct nvkm_oclass *oclass, int index)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	struct nvkm_xtensa *xtensa = nvkm_xtensa(oclass->engine);
31*4882a593Smuzhiyun 	int c = 0;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	while (xtensa->func->sclass[c].oclass) {
34*4882a593Smuzhiyun 		if (c++ == index) {
35*4882a593Smuzhiyun 			oclass->base = xtensa->func->sclass[index];
36*4882a593Smuzhiyun 			return index;
37*4882a593Smuzhiyun 		}
38*4882a593Smuzhiyun 	}
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	return c;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun static int
nvkm_xtensa_cclass_bind(struct nvkm_object * object,struct nvkm_gpuobj * parent,int align,struct nvkm_gpuobj ** pgpuobj)44*4882a593Smuzhiyun nvkm_xtensa_cclass_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
45*4882a593Smuzhiyun 			int align, struct nvkm_gpuobj **pgpuobj)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	return nvkm_gpuobj_new(object->engine->subdev.device, 0x10000, align,
48*4882a593Smuzhiyun 			       true, parent, pgpuobj);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static const struct nvkm_object_func
52*4882a593Smuzhiyun nvkm_xtensa_cclass = {
53*4882a593Smuzhiyun 	.bind = nvkm_xtensa_cclass_bind,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static void
nvkm_xtensa_intr(struct nvkm_engine * engine)57*4882a593Smuzhiyun nvkm_xtensa_intr(struct nvkm_engine *engine)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	struct nvkm_xtensa *xtensa = nvkm_xtensa(engine);
60*4882a593Smuzhiyun 	struct nvkm_subdev *subdev = &xtensa->engine.subdev;
61*4882a593Smuzhiyun 	struct nvkm_device *device = subdev->device;
62*4882a593Smuzhiyun 	const u32 base = xtensa->addr;
63*4882a593Smuzhiyun 	u32 unk104 = nvkm_rd32(device, base + 0xd04);
64*4882a593Smuzhiyun 	u32 intr = nvkm_rd32(device, base + 0xc20);
65*4882a593Smuzhiyun 	u32 chan = nvkm_rd32(device, base + 0xc28);
66*4882a593Smuzhiyun 	u32 unk10c = nvkm_rd32(device, base + 0xd0c);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (intr & 0x10)
69*4882a593Smuzhiyun 		nvkm_warn(subdev, "Watchdog interrupt, engine hung.\n");
70*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xc20, intr);
71*4882a593Smuzhiyun 	intr = nvkm_rd32(device, base + 0xc20);
72*4882a593Smuzhiyun 	if (unk104 == 0x10001 && unk10c == 0x200 && chan && !intr) {
73*4882a593Smuzhiyun 		nvkm_debug(subdev, "Enabling FIFO_CTRL\n");
74*4882a593Smuzhiyun 		nvkm_mask(device, xtensa->addr + 0xd94, 0, xtensa->func->fifo_val);
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static int
nvkm_xtensa_fini(struct nvkm_engine * engine,bool suspend)79*4882a593Smuzhiyun nvkm_xtensa_fini(struct nvkm_engine *engine, bool suspend)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct nvkm_xtensa *xtensa = nvkm_xtensa(engine);
82*4882a593Smuzhiyun 	struct nvkm_device *device = xtensa->engine.subdev.device;
83*4882a593Smuzhiyun 	const u32 base = xtensa->addr;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xd84, 0); /* INTR_EN */
86*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xd94, 0); /* FIFO_CTRL */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if (!suspend)
89*4882a593Smuzhiyun 		nvkm_memory_unref(&xtensa->gpu_fw);
90*4882a593Smuzhiyun 	return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static int
nvkm_xtensa_init(struct nvkm_engine * engine)94*4882a593Smuzhiyun nvkm_xtensa_init(struct nvkm_engine *engine)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct nvkm_xtensa *xtensa = nvkm_xtensa(engine);
97*4882a593Smuzhiyun 	struct nvkm_subdev *subdev = &xtensa->engine.subdev;
98*4882a593Smuzhiyun 	struct nvkm_device *device = subdev->device;
99*4882a593Smuzhiyun 	const u32 base = xtensa->addr;
100*4882a593Smuzhiyun 	const struct firmware *fw;
101*4882a593Smuzhiyun 	char name[32];
102*4882a593Smuzhiyun 	int i, ret;
103*4882a593Smuzhiyun 	u64 addr, size;
104*4882a593Smuzhiyun 	u32 tmp;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (!xtensa->gpu_fw) {
107*4882a593Smuzhiyun 		snprintf(name, sizeof(name), "nouveau/nv84_xuc%03x",
108*4882a593Smuzhiyun 			 xtensa->addr >> 12);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		ret = request_firmware(&fw, name, device->dev);
111*4882a593Smuzhiyun 		if (ret) {
112*4882a593Smuzhiyun 			nvkm_warn(subdev, "unable to load firmware %s\n", name);
113*4882a593Smuzhiyun 			return ret;
114*4882a593Smuzhiyun 		}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		if (fw->size > 0x40000) {
117*4882a593Smuzhiyun 			nvkm_warn(subdev, "firmware %s too large\n", name);
118*4882a593Smuzhiyun 			release_firmware(fw);
119*4882a593Smuzhiyun 			return -EINVAL;
120*4882a593Smuzhiyun 		}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST,
123*4882a593Smuzhiyun 				      0x40000, 0x1000, false,
124*4882a593Smuzhiyun 				      &xtensa->gpu_fw);
125*4882a593Smuzhiyun 		if (ret) {
126*4882a593Smuzhiyun 			release_firmware(fw);
127*4882a593Smuzhiyun 			return ret;
128*4882a593Smuzhiyun 		}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		nvkm_kmap(xtensa->gpu_fw);
131*4882a593Smuzhiyun 		for (i = 0; i < fw->size / 4; i++)
132*4882a593Smuzhiyun 			nvkm_wo32(xtensa->gpu_fw, i * 4, *((u32 *)fw->data + i));
133*4882a593Smuzhiyun 		nvkm_done(xtensa->gpu_fw);
134*4882a593Smuzhiyun 		release_firmware(fw);
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	addr = nvkm_memory_addr(xtensa->gpu_fw);
138*4882a593Smuzhiyun 	size = nvkm_memory_size(xtensa->gpu_fw);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xd10, 0x1fffffff); /* ?? */
141*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xd08, 0x0fffffff); /* ?? */
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xd28, xtensa->func->unkd28); /* ?? */
144*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xc20, 0x3f); /* INTR */
145*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xd84, 0x3f); /* INTR_EN */
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xcc0, addr >> 8); /* XT_REGION_BASE */
148*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xcc4, 0x1c); /* XT_REGION_SETUP */
149*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xcc8, size >> 8); /* XT_REGION_LIMIT */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	tmp = nvkm_rd32(device, 0x0);
152*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xde0, tmp); /* SCRATCH_H2X */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xce8, 0xf); /* XT_REGION_SETUP */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xc20, 0x3f); /* INTR */
157*4882a593Smuzhiyun 	nvkm_wr32(device, base + 0xd84, 0x3f); /* INTR_EN */
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static void *
nvkm_xtensa_dtor(struct nvkm_engine * engine)162*4882a593Smuzhiyun nvkm_xtensa_dtor(struct nvkm_engine *engine)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	return nvkm_xtensa(engine);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct nvkm_engine_func
168*4882a593Smuzhiyun nvkm_xtensa = {
169*4882a593Smuzhiyun 	.dtor = nvkm_xtensa_dtor,
170*4882a593Smuzhiyun 	.init = nvkm_xtensa_init,
171*4882a593Smuzhiyun 	.fini = nvkm_xtensa_fini,
172*4882a593Smuzhiyun 	.intr = nvkm_xtensa_intr,
173*4882a593Smuzhiyun 	.fifo.sclass = nvkm_xtensa_oclass_get,
174*4882a593Smuzhiyun 	.cclass = &nvkm_xtensa_cclass,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun int
nvkm_xtensa_new_(const struct nvkm_xtensa_func * func,struct nvkm_device * device,int index,bool enable,u32 addr,struct nvkm_engine ** pengine)178*4882a593Smuzhiyun nvkm_xtensa_new_(const struct nvkm_xtensa_func *func,
179*4882a593Smuzhiyun 		 struct nvkm_device *device, int index, bool enable,
180*4882a593Smuzhiyun 		 u32 addr, struct nvkm_engine **pengine)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct nvkm_xtensa *xtensa;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (!(xtensa = kzalloc(sizeof(*xtensa), GFP_KERNEL)))
185*4882a593Smuzhiyun 		return -ENOMEM;
186*4882a593Smuzhiyun 	xtensa->func = func;
187*4882a593Smuzhiyun 	xtensa->addr = addr;
188*4882a593Smuzhiyun 	*pengine = &xtensa->engine;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return nvkm_engine_ctor(&nvkm_xtensa, device, index,
191*4882a593Smuzhiyun 				enable, &xtensa->engine);
192*4882a593Smuzhiyun }
193