1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2012 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Ben Skeggs
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun #include "nouveau_drv.h"
25*4882a593Smuzhiyun #include "nouveau_dma.h"
26*4882a593Smuzhiyun #include "nouveau_fence.h"
27*4882a593Smuzhiyun #include "nouveau_vmm.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "nv50_display.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <nvif/push206e.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <nvhw/class/cl826f.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static int
nv84_fence_emit32(struct nouveau_channel * chan,u64 virtual,u32 sequence)36*4882a593Smuzhiyun nv84_fence_emit32(struct nouveau_channel *chan, u64 virtual, u32 sequence)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct nvif_push *push = chan->chan.push;
39*4882a593Smuzhiyun int ret = PUSH_WAIT(push, 8);
40*4882a593Smuzhiyun if (ret == 0) {
41*4882a593Smuzhiyun PUSH_MTHD(push, NV826F, SET_CONTEXT_DMA_SEMAPHORE, chan->vram.handle);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun PUSH_MTHD(push, NV826F, SEMAPHOREA,
44*4882a593Smuzhiyun NVVAL(NV826F, SEMAPHOREA, OFFSET_UPPER, upper_32_bits(virtual)),
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun SEMAPHOREB, lower_32_bits(virtual),
47*4882a593Smuzhiyun SEMAPHOREC, sequence,
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun SEMAPHORED,
50*4882a593Smuzhiyun NVDEF(NV826F, SEMAPHORED, OPERATION, RELEASE),
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun NON_STALLED_INTERRUPT, 0);
53*4882a593Smuzhiyun PUSH_KICK(push);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun return ret;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static int
nv84_fence_sync32(struct nouveau_channel * chan,u64 virtual,u32 sequence)59*4882a593Smuzhiyun nv84_fence_sync32(struct nouveau_channel *chan, u64 virtual, u32 sequence)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct nvif_push *push = chan->chan.push;
62*4882a593Smuzhiyun int ret = PUSH_WAIT(push, 7);
63*4882a593Smuzhiyun if (ret == 0) {
64*4882a593Smuzhiyun PUSH_MTHD(push, NV826F, SET_CONTEXT_DMA_SEMAPHORE, chan->vram.handle);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun PUSH_MTHD(push, NV826F, SEMAPHOREA,
67*4882a593Smuzhiyun NVVAL(NV826F, SEMAPHOREA, OFFSET_UPPER, upper_32_bits(virtual)),
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun SEMAPHOREB, lower_32_bits(virtual),
70*4882a593Smuzhiyun SEMAPHOREC, sequence,
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun SEMAPHORED,
73*4882a593Smuzhiyun NVDEF(NV826F, SEMAPHORED, OPERATION, ACQ_GEQ));
74*4882a593Smuzhiyun PUSH_KICK(push);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun return ret;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static int
nv84_fence_emit(struct nouveau_fence * fence)80*4882a593Smuzhiyun nv84_fence_emit(struct nouveau_fence *fence)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct nouveau_channel *chan = fence->channel;
83*4882a593Smuzhiyun struct nv84_fence_chan *fctx = chan->fence;
84*4882a593Smuzhiyun u64 addr = fctx->vma->addr + chan->chid * 16;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return fctx->base.emit32(chan, addr, fence->base.seqno);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static int
nv84_fence_sync(struct nouveau_fence * fence,struct nouveau_channel * prev,struct nouveau_channel * chan)90*4882a593Smuzhiyun nv84_fence_sync(struct nouveau_fence *fence,
91*4882a593Smuzhiyun struct nouveau_channel *prev, struct nouveau_channel *chan)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct nv84_fence_chan *fctx = chan->fence;
94*4882a593Smuzhiyun u64 addr = fctx->vma->addr + prev->chid * 16;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return fctx->base.sync32(chan, addr, fence->base.seqno);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static u32
nv84_fence_read(struct nouveau_channel * chan)100*4882a593Smuzhiyun nv84_fence_read(struct nouveau_channel *chan)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct nv84_fence_priv *priv = chan->drm->fence;
103*4882a593Smuzhiyun return nouveau_bo_rd32(priv->bo, chan->chid * 16/4);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static void
nv84_fence_context_del(struct nouveau_channel * chan)107*4882a593Smuzhiyun nv84_fence_context_del(struct nouveau_channel *chan)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct nv84_fence_priv *priv = chan->drm->fence;
110*4882a593Smuzhiyun struct nv84_fence_chan *fctx = chan->fence;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun nouveau_bo_wr32(priv->bo, chan->chid * 16 / 4, fctx->base.sequence);
113*4882a593Smuzhiyun mutex_lock(&priv->mutex);
114*4882a593Smuzhiyun nouveau_vma_del(&fctx->vma);
115*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
116*4882a593Smuzhiyun nouveau_fence_context_del(&fctx->base);
117*4882a593Smuzhiyun chan->fence = NULL;
118*4882a593Smuzhiyun nouveau_fence_context_free(&fctx->base);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun int
nv84_fence_context_new(struct nouveau_channel * chan)122*4882a593Smuzhiyun nv84_fence_context_new(struct nouveau_channel *chan)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct nv84_fence_priv *priv = chan->drm->fence;
125*4882a593Smuzhiyun struct nv84_fence_chan *fctx;
126*4882a593Smuzhiyun int ret;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
129*4882a593Smuzhiyun if (!fctx)
130*4882a593Smuzhiyun return -ENOMEM;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun nouveau_fence_context_new(chan, &fctx->base);
133*4882a593Smuzhiyun fctx->base.emit = nv84_fence_emit;
134*4882a593Smuzhiyun fctx->base.sync = nv84_fence_sync;
135*4882a593Smuzhiyun fctx->base.read = nv84_fence_read;
136*4882a593Smuzhiyun fctx->base.emit32 = nv84_fence_emit32;
137*4882a593Smuzhiyun fctx->base.sync32 = nv84_fence_sync32;
138*4882a593Smuzhiyun fctx->base.sequence = nv84_fence_read(chan);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun mutex_lock(&priv->mutex);
141*4882a593Smuzhiyun ret = nouveau_vma_new(priv->bo, chan->vmm, &fctx->vma);
142*4882a593Smuzhiyun mutex_unlock(&priv->mutex);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (ret)
145*4882a593Smuzhiyun nv84_fence_context_del(chan);
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static bool
nv84_fence_suspend(struct nouveau_drm * drm)150*4882a593Smuzhiyun nv84_fence_suspend(struct nouveau_drm *drm)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct nv84_fence_priv *priv = drm->fence;
153*4882a593Smuzhiyun int i;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun priv->suspend = vmalloc(array_size(sizeof(u32), drm->chan.nr));
156*4882a593Smuzhiyun if (priv->suspend) {
157*4882a593Smuzhiyun for (i = 0; i < drm->chan.nr; i++)
158*4882a593Smuzhiyun priv->suspend[i] = nouveau_bo_rd32(priv->bo, i*4);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return priv->suspend != NULL;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static void
nv84_fence_resume(struct nouveau_drm * drm)165*4882a593Smuzhiyun nv84_fence_resume(struct nouveau_drm *drm)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct nv84_fence_priv *priv = drm->fence;
168*4882a593Smuzhiyun int i;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (priv->suspend) {
171*4882a593Smuzhiyun for (i = 0; i < drm->chan.nr; i++)
172*4882a593Smuzhiyun nouveau_bo_wr32(priv->bo, i*4, priv->suspend[i]);
173*4882a593Smuzhiyun vfree(priv->suspend);
174*4882a593Smuzhiyun priv->suspend = NULL;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static void
nv84_fence_destroy(struct nouveau_drm * drm)179*4882a593Smuzhiyun nv84_fence_destroy(struct nouveau_drm *drm)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct nv84_fence_priv *priv = drm->fence;
182*4882a593Smuzhiyun nouveau_bo_unmap(priv->bo);
183*4882a593Smuzhiyun if (priv->bo)
184*4882a593Smuzhiyun nouveau_bo_unpin(priv->bo);
185*4882a593Smuzhiyun nouveau_bo_ref(NULL, &priv->bo);
186*4882a593Smuzhiyun drm->fence = NULL;
187*4882a593Smuzhiyun kfree(priv);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun int
nv84_fence_create(struct nouveau_drm * drm)191*4882a593Smuzhiyun nv84_fence_create(struct nouveau_drm *drm)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun struct nv84_fence_priv *priv;
194*4882a593Smuzhiyun u32 domain;
195*4882a593Smuzhiyun int ret;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
198*4882a593Smuzhiyun if (!priv)
199*4882a593Smuzhiyun return -ENOMEM;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun priv->base.dtor = nv84_fence_destroy;
202*4882a593Smuzhiyun priv->base.suspend = nv84_fence_suspend;
203*4882a593Smuzhiyun priv->base.resume = nv84_fence_resume;
204*4882a593Smuzhiyun priv->base.context_new = nv84_fence_context_new;
205*4882a593Smuzhiyun priv->base.context_del = nv84_fence_context_del;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun priv->base.uevent = true;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun mutex_init(&priv->mutex);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Use VRAM if there is any ; otherwise fallback to system memory */
212*4882a593Smuzhiyun domain = drm->client.device.info.ram_size != 0 ?
213*4882a593Smuzhiyun NOUVEAU_GEM_DOMAIN_VRAM :
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * fences created in sysmem must be non-cached or we
216*4882a593Smuzhiyun * will lose CPU/GPU coherency!
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun NOUVEAU_GEM_DOMAIN_GART | NOUVEAU_GEM_DOMAIN_COHERENT;
219*4882a593Smuzhiyun ret = nouveau_bo_new(&drm->client, 16 * drm->chan.nr, 0,
220*4882a593Smuzhiyun domain, 0, 0, NULL, NULL, &priv->bo);
221*4882a593Smuzhiyun if (ret == 0) {
222*4882a593Smuzhiyun ret = nouveau_bo_pin(priv->bo, domain, false);
223*4882a593Smuzhiyun if (ret == 0) {
224*4882a593Smuzhiyun ret = nouveau_bo_map(priv->bo);
225*4882a593Smuzhiyun if (ret)
226*4882a593Smuzhiyun nouveau_bo_unpin(priv->bo);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun if (ret)
229*4882a593Smuzhiyun nouveau_bo_ref(NULL, &priv->bo);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (ret)
233*4882a593Smuzhiyun nv84_fence_destroy(drm);
234*4882a593Smuzhiyun return ret;
235*4882a593Smuzhiyun }
236