1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2017 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #include "nouveau_mem.h"
23*4882a593Smuzhiyun #include "nouveau_drv.h"
24*4882a593Smuzhiyun #include "nouveau_bo.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <drm/ttm/ttm_bo_driver.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <nvif/class.h>
29*4882a593Smuzhiyun #include <nvif/if000a.h>
30*4882a593Smuzhiyun #include <nvif/if500b.h>
31*4882a593Smuzhiyun #include <nvif/if500d.h>
32*4882a593Smuzhiyun #include <nvif/if900b.h>
33*4882a593Smuzhiyun #include <nvif/if900d.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun int
nouveau_mem_map(struct nouveau_mem * mem,struct nvif_vmm * vmm,struct nvif_vma * vma)36*4882a593Smuzhiyun nouveau_mem_map(struct nouveau_mem *mem,
37*4882a593Smuzhiyun struct nvif_vmm *vmm, struct nvif_vma *vma)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun union {
40*4882a593Smuzhiyun struct nv50_vmm_map_v0 nv50;
41*4882a593Smuzhiyun struct gf100_vmm_map_v0 gf100;
42*4882a593Smuzhiyun } args;
43*4882a593Smuzhiyun u32 argc = 0;
44*4882a593Smuzhiyun bool super;
45*4882a593Smuzhiyun int ret;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun switch (vmm->object.oclass) {
48*4882a593Smuzhiyun case NVIF_CLASS_VMM_NV04:
49*4882a593Smuzhiyun break;
50*4882a593Smuzhiyun case NVIF_CLASS_VMM_NV50:
51*4882a593Smuzhiyun args.nv50.version = 0;
52*4882a593Smuzhiyun args.nv50.ro = 0;
53*4882a593Smuzhiyun args.nv50.priv = 0;
54*4882a593Smuzhiyun args.nv50.kind = mem->kind;
55*4882a593Smuzhiyun args.nv50.comp = mem->comp;
56*4882a593Smuzhiyun argc = sizeof(args.nv50);
57*4882a593Smuzhiyun break;
58*4882a593Smuzhiyun case NVIF_CLASS_VMM_GF100:
59*4882a593Smuzhiyun case NVIF_CLASS_VMM_GM200:
60*4882a593Smuzhiyun case NVIF_CLASS_VMM_GP100:
61*4882a593Smuzhiyun args.gf100.version = 0;
62*4882a593Smuzhiyun if (mem->mem.type & NVIF_MEM_VRAM)
63*4882a593Smuzhiyun args.gf100.vol = 0;
64*4882a593Smuzhiyun else
65*4882a593Smuzhiyun args.gf100.vol = 1;
66*4882a593Smuzhiyun args.gf100.ro = 0;
67*4882a593Smuzhiyun args.gf100.priv = 0;
68*4882a593Smuzhiyun args.gf100.kind = mem->kind;
69*4882a593Smuzhiyun argc = sizeof(args.gf100);
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun default:
72*4882a593Smuzhiyun WARN_ON(1);
73*4882a593Smuzhiyun return -ENOSYS;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun super = vmm->object.client->super;
77*4882a593Smuzhiyun vmm->object.client->super = true;
78*4882a593Smuzhiyun ret = nvif_vmm_map(vmm, vma->addr, mem->mem.size, &args, argc,
79*4882a593Smuzhiyun &mem->mem, 0);
80*4882a593Smuzhiyun vmm->object.client->super = super;
81*4882a593Smuzhiyun return ret;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun void
nouveau_mem_fini(struct nouveau_mem * mem)85*4882a593Smuzhiyun nouveau_mem_fini(struct nouveau_mem *mem)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun nvif_vmm_put(&mem->cli->drm->client.vmm.vmm, &mem->vma[1]);
88*4882a593Smuzhiyun nvif_vmm_put(&mem->cli->drm->client.vmm.vmm, &mem->vma[0]);
89*4882a593Smuzhiyun mutex_lock(&mem->cli->drm->master.lock);
90*4882a593Smuzhiyun nvif_mem_dtor(&mem->mem);
91*4882a593Smuzhiyun mutex_unlock(&mem->cli->drm->master.lock);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun int
nouveau_mem_host(struct ttm_resource * reg,struct ttm_dma_tt * tt)95*4882a593Smuzhiyun nouveau_mem_host(struct ttm_resource *reg, struct ttm_dma_tt *tt)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct nouveau_mem *mem = nouveau_mem(reg);
98*4882a593Smuzhiyun struct nouveau_cli *cli = mem->cli;
99*4882a593Smuzhiyun struct nouveau_drm *drm = cli->drm;
100*4882a593Smuzhiyun struct nvif_mmu *mmu = &cli->mmu;
101*4882a593Smuzhiyun struct nvif_mem_ram_v0 args = {};
102*4882a593Smuzhiyun bool super = cli->base.super;
103*4882a593Smuzhiyun u8 type;
104*4882a593Smuzhiyun int ret;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (!nouveau_drm_use_coherent_gpu_mapping(drm))
107*4882a593Smuzhiyun type = drm->ttm.type_ncoh[!!mem->kind];
108*4882a593Smuzhiyun else
109*4882a593Smuzhiyun type = drm->ttm.type_host[0];
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (mem->kind && !(mmu->type[type].type & NVIF_MEM_KIND))
112*4882a593Smuzhiyun mem->comp = mem->kind = 0;
113*4882a593Smuzhiyun if (mem->comp && !(mmu->type[type].type & NVIF_MEM_COMP)) {
114*4882a593Smuzhiyun if (mmu->object.oclass >= NVIF_CLASS_MMU_GF100)
115*4882a593Smuzhiyun mem->kind = mmu->kind[mem->kind];
116*4882a593Smuzhiyun mem->comp = 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (tt->ttm.sg) args.sgl = tt->ttm.sg->sgl;
120*4882a593Smuzhiyun else args.dma = tt->dma_address;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun mutex_lock(&drm->master.lock);
123*4882a593Smuzhiyun cli->base.super = true;
124*4882a593Smuzhiyun ret = nvif_mem_ctor_type(mmu, "ttmHostMem", cli->mem->oclass, type, PAGE_SHIFT,
125*4882a593Smuzhiyun reg->num_pages << PAGE_SHIFT,
126*4882a593Smuzhiyun &args, sizeof(args), &mem->mem);
127*4882a593Smuzhiyun cli->base.super = super;
128*4882a593Smuzhiyun mutex_unlock(&drm->master.lock);
129*4882a593Smuzhiyun return ret;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun int
nouveau_mem_vram(struct ttm_resource * reg,bool contig,u8 page)133*4882a593Smuzhiyun nouveau_mem_vram(struct ttm_resource *reg, bool contig, u8 page)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct nouveau_mem *mem = nouveau_mem(reg);
136*4882a593Smuzhiyun struct nouveau_cli *cli = mem->cli;
137*4882a593Smuzhiyun struct nouveau_drm *drm = cli->drm;
138*4882a593Smuzhiyun struct nvif_mmu *mmu = &cli->mmu;
139*4882a593Smuzhiyun bool super = cli->base.super;
140*4882a593Smuzhiyun u64 size = ALIGN(reg->num_pages << PAGE_SHIFT, 1 << page);
141*4882a593Smuzhiyun int ret;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun mutex_lock(&drm->master.lock);
144*4882a593Smuzhiyun cli->base.super = true;
145*4882a593Smuzhiyun switch (cli->mem->oclass) {
146*4882a593Smuzhiyun case NVIF_CLASS_MEM_GF100:
147*4882a593Smuzhiyun ret = nvif_mem_ctor_type(mmu, "ttmVram", cli->mem->oclass,
148*4882a593Smuzhiyun drm->ttm.type_vram, page, size,
149*4882a593Smuzhiyun &(struct gf100_mem_v0) {
150*4882a593Smuzhiyun .contig = contig,
151*4882a593Smuzhiyun }, sizeof(struct gf100_mem_v0),
152*4882a593Smuzhiyun &mem->mem);
153*4882a593Smuzhiyun break;
154*4882a593Smuzhiyun case NVIF_CLASS_MEM_NV50:
155*4882a593Smuzhiyun ret = nvif_mem_ctor_type(mmu, "ttmVram", cli->mem->oclass,
156*4882a593Smuzhiyun drm->ttm.type_vram, page, size,
157*4882a593Smuzhiyun &(struct nv50_mem_v0) {
158*4882a593Smuzhiyun .bankswz = mmu->kind[mem->kind] == 2,
159*4882a593Smuzhiyun .contig = contig,
160*4882a593Smuzhiyun }, sizeof(struct nv50_mem_v0),
161*4882a593Smuzhiyun &mem->mem);
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun default:
164*4882a593Smuzhiyun ret = -ENOSYS;
165*4882a593Smuzhiyun WARN_ON(1);
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun cli->base.super = super;
169*4882a593Smuzhiyun mutex_unlock(&drm->master.lock);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun reg->start = mem->mem.addr >> PAGE_SHIFT;
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun void
nouveau_mem_del(struct ttm_resource * reg)176*4882a593Smuzhiyun nouveau_mem_del(struct ttm_resource *reg)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct nouveau_mem *mem = nouveau_mem(reg);
179*4882a593Smuzhiyun if (!mem)
180*4882a593Smuzhiyun return;
181*4882a593Smuzhiyun nouveau_mem_fini(mem);
182*4882a593Smuzhiyun kfree(reg->mm_node);
183*4882a593Smuzhiyun reg->mm_node = NULL;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun int
nouveau_mem_new(struct nouveau_cli * cli,u8 kind,u8 comp,struct ttm_resource * reg)187*4882a593Smuzhiyun nouveau_mem_new(struct nouveau_cli *cli, u8 kind, u8 comp,
188*4882a593Smuzhiyun struct ttm_resource *reg)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct nouveau_mem *mem;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (!(mem = kzalloc(sizeof(*mem), GFP_KERNEL)))
193*4882a593Smuzhiyun return -ENOMEM;
194*4882a593Smuzhiyun mem->cli = cli;
195*4882a593Smuzhiyun mem->kind = kind;
196*4882a593Smuzhiyun mem->comp = comp;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun reg->mm_node = mem;
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201