1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2012 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Ben Skeggs
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/console.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/pci.h>
29*4882a593Smuzhiyun #include <linux/pm_runtime.h>
30*4882a593Smuzhiyun #include <linux/vga_switcheroo.h>
31*4882a593Smuzhiyun #include <linux/mmu_notifier.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
34*4882a593Smuzhiyun #include <drm/drm_ioctl.h>
35*4882a593Smuzhiyun #include <drm/drm_vblank.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <core/gpuobj.h>
38*4882a593Smuzhiyun #include <core/option.h>
39*4882a593Smuzhiyun #include <core/pci.h>
40*4882a593Smuzhiyun #include <core/tegra.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include <nvif/driver.h>
43*4882a593Smuzhiyun #include <nvif/fifo.h>
44*4882a593Smuzhiyun #include <nvif/push006c.h>
45*4882a593Smuzhiyun #include <nvif/user.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include <nvif/class.h>
48*4882a593Smuzhiyun #include <nvif/cl0002.h>
49*4882a593Smuzhiyun #include <nvif/cla06f.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include "nouveau_drv.h"
52*4882a593Smuzhiyun #include "nouveau_dma.h"
53*4882a593Smuzhiyun #include "nouveau_ttm.h"
54*4882a593Smuzhiyun #include "nouveau_gem.h"
55*4882a593Smuzhiyun #include "nouveau_vga.h"
56*4882a593Smuzhiyun #include "nouveau_led.h"
57*4882a593Smuzhiyun #include "nouveau_hwmon.h"
58*4882a593Smuzhiyun #include "nouveau_acpi.h"
59*4882a593Smuzhiyun #include "nouveau_bios.h"
60*4882a593Smuzhiyun #include "nouveau_ioctl.h"
61*4882a593Smuzhiyun #include "nouveau_abi16.h"
62*4882a593Smuzhiyun #include "nouveau_fbcon.h"
63*4882a593Smuzhiyun #include "nouveau_fence.h"
64*4882a593Smuzhiyun #include "nouveau_debugfs.h"
65*4882a593Smuzhiyun #include "nouveau_usif.h"
66*4882a593Smuzhiyun #include "nouveau_connector.h"
67*4882a593Smuzhiyun #include "nouveau_platform.h"
68*4882a593Smuzhiyun #include "nouveau_svm.h"
69*4882a593Smuzhiyun #include "nouveau_dmem.h"
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun MODULE_PARM_DESC(config, "option string to pass to driver core");
72*4882a593Smuzhiyun static char *nouveau_config;
73*4882a593Smuzhiyun module_param_named(config, nouveau_config, charp, 0400);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "debug string to pass to driver core");
76*4882a593Smuzhiyun static char *nouveau_debug;
77*4882a593Smuzhiyun module_param_named(debug, nouveau_debug, charp, 0400);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun MODULE_PARM_DESC(noaccel, "disable kernel/abi16 acceleration");
80*4882a593Smuzhiyun static int nouveau_noaccel = 0;
81*4882a593Smuzhiyun module_param_named(noaccel, nouveau_noaccel, int, 0400);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun MODULE_PARM_DESC(modeset, "enable driver (default: auto, "
84*4882a593Smuzhiyun "0 = disabled, 1 = enabled, 2 = headless)");
85*4882a593Smuzhiyun int nouveau_modeset = -1;
86*4882a593Smuzhiyun module_param_named(modeset, nouveau_modeset, int, 0400);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
89*4882a593Smuzhiyun static int nouveau_atomic = 0;
90*4882a593Smuzhiyun module_param_named(atomic, nouveau_atomic, int, 0400);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun MODULE_PARM_DESC(runpm, "disable (0), force enable (1), optimus only default (-1)");
93*4882a593Smuzhiyun static int nouveau_runtime_pm = -1;
94*4882a593Smuzhiyun module_param_named(runpm, nouveau_runtime_pm, int, 0400);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static struct drm_driver driver_stub;
97*4882a593Smuzhiyun static struct drm_driver driver_pci;
98*4882a593Smuzhiyun static struct drm_driver driver_platform;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static u64
nouveau_pci_name(struct pci_dev * pdev)101*4882a593Smuzhiyun nouveau_pci_name(struct pci_dev *pdev)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun u64 name = (u64)pci_domain_nr(pdev->bus) << 32;
104*4882a593Smuzhiyun name |= pdev->bus->number << 16;
105*4882a593Smuzhiyun name |= PCI_SLOT(pdev->devfn) << 8;
106*4882a593Smuzhiyun return name | PCI_FUNC(pdev->devfn);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static u64
nouveau_platform_name(struct platform_device * platformdev)110*4882a593Smuzhiyun nouveau_platform_name(struct platform_device *platformdev)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun return platformdev->id;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static u64
nouveau_name(struct drm_device * dev)116*4882a593Smuzhiyun nouveau_name(struct drm_device *dev)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun if (dev->pdev)
119*4882a593Smuzhiyun return nouveau_pci_name(dev->pdev);
120*4882a593Smuzhiyun else
121*4882a593Smuzhiyun return nouveau_platform_name(to_platform_device(dev->dev));
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static inline bool
nouveau_cli_work_ready(struct dma_fence * fence)125*4882a593Smuzhiyun nouveau_cli_work_ready(struct dma_fence *fence)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun if (!dma_fence_is_signaled(fence))
128*4882a593Smuzhiyun return false;
129*4882a593Smuzhiyun dma_fence_put(fence);
130*4882a593Smuzhiyun return true;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static void
nouveau_cli_work(struct work_struct * w)134*4882a593Smuzhiyun nouveau_cli_work(struct work_struct *w)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct nouveau_cli *cli = container_of(w, typeof(*cli), work);
137*4882a593Smuzhiyun struct nouveau_cli_work *work, *wtmp;
138*4882a593Smuzhiyun mutex_lock(&cli->lock);
139*4882a593Smuzhiyun list_for_each_entry_safe(work, wtmp, &cli->worker, head) {
140*4882a593Smuzhiyun if (!work->fence || nouveau_cli_work_ready(work->fence)) {
141*4882a593Smuzhiyun list_del(&work->head);
142*4882a593Smuzhiyun work->func(work);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun mutex_unlock(&cli->lock);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static void
nouveau_cli_work_fence(struct dma_fence * fence,struct dma_fence_cb * cb)149*4882a593Smuzhiyun nouveau_cli_work_fence(struct dma_fence *fence, struct dma_fence_cb *cb)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct nouveau_cli_work *work = container_of(cb, typeof(*work), cb);
152*4882a593Smuzhiyun schedule_work(&work->cli->work);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun void
nouveau_cli_work_queue(struct nouveau_cli * cli,struct dma_fence * fence,struct nouveau_cli_work * work)156*4882a593Smuzhiyun nouveau_cli_work_queue(struct nouveau_cli *cli, struct dma_fence *fence,
157*4882a593Smuzhiyun struct nouveau_cli_work *work)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun work->fence = dma_fence_get(fence);
160*4882a593Smuzhiyun work->cli = cli;
161*4882a593Smuzhiyun mutex_lock(&cli->lock);
162*4882a593Smuzhiyun list_add_tail(&work->head, &cli->worker);
163*4882a593Smuzhiyun if (dma_fence_add_callback(fence, &work->cb, nouveau_cli_work_fence))
164*4882a593Smuzhiyun nouveau_cli_work_fence(fence, &work->cb);
165*4882a593Smuzhiyun mutex_unlock(&cli->lock);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static void
nouveau_cli_fini(struct nouveau_cli * cli)169*4882a593Smuzhiyun nouveau_cli_fini(struct nouveau_cli *cli)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun /* All our channels are dead now, which means all the fences they
172*4882a593Smuzhiyun * own are signalled, and all callback functions have been called.
173*4882a593Smuzhiyun *
174*4882a593Smuzhiyun * So, after flushing the workqueue, there should be nothing left.
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun flush_work(&cli->work);
177*4882a593Smuzhiyun WARN_ON(!list_empty(&cli->worker));
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun usif_client_fini(cli);
180*4882a593Smuzhiyun nouveau_vmm_fini(&cli->svm);
181*4882a593Smuzhiyun nouveau_vmm_fini(&cli->vmm);
182*4882a593Smuzhiyun nvif_mmu_dtor(&cli->mmu);
183*4882a593Smuzhiyun nvif_device_dtor(&cli->device);
184*4882a593Smuzhiyun mutex_lock(&cli->drm->master.lock);
185*4882a593Smuzhiyun nvif_client_dtor(&cli->base);
186*4882a593Smuzhiyun mutex_unlock(&cli->drm->master.lock);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static int
nouveau_cli_init(struct nouveau_drm * drm,const char * sname,struct nouveau_cli * cli)190*4882a593Smuzhiyun nouveau_cli_init(struct nouveau_drm *drm, const char *sname,
191*4882a593Smuzhiyun struct nouveau_cli *cli)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun static const struct nvif_mclass
194*4882a593Smuzhiyun mems[] = {
195*4882a593Smuzhiyun { NVIF_CLASS_MEM_GF100, -1 },
196*4882a593Smuzhiyun { NVIF_CLASS_MEM_NV50 , -1 },
197*4882a593Smuzhiyun { NVIF_CLASS_MEM_NV04 , -1 },
198*4882a593Smuzhiyun {}
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun static const struct nvif_mclass
201*4882a593Smuzhiyun mmus[] = {
202*4882a593Smuzhiyun { NVIF_CLASS_MMU_GF100, -1 },
203*4882a593Smuzhiyun { NVIF_CLASS_MMU_NV50 , -1 },
204*4882a593Smuzhiyun { NVIF_CLASS_MMU_NV04 , -1 },
205*4882a593Smuzhiyun {}
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun static const struct nvif_mclass
208*4882a593Smuzhiyun vmms[] = {
209*4882a593Smuzhiyun { NVIF_CLASS_VMM_GP100, -1 },
210*4882a593Smuzhiyun { NVIF_CLASS_VMM_GM200, -1 },
211*4882a593Smuzhiyun { NVIF_CLASS_VMM_GF100, -1 },
212*4882a593Smuzhiyun { NVIF_CLASS_VMM_NV50 , -1 },
213*4882a593Smuzhiyun { NVIF_CLASS_VMM_NV04 , -1 },
214*4882a593Smuzhiyun {}
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun u64 device = nouveau_name(drm->dev);
217*4882a593Smuzhiyun int ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun snprintf(cli->name, sizeof(cli->name), "%s", sname);
220*4882a593Smuzhiyun cli->drm = drm;
221*4882a593Smuzhiyun mutex_init(&cli->mutex);
222*4882a593Smuzhiyun usif_client_init(cli);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun INIT_WORK(&cli->work, nouveau_cli_work);
225*4882a593Smuzhiyun INIT_LIST_HEAD(&cli->worker);
226*4882a593Smuzhiyun mutex_init(&cli->lock);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (cli == &drm->master) {
229*4882a593Smuzhiyun ret = nvif_driver_init(NULL, nouveau_config, nouveau_debug,
230*4882a593Smuzhiyun cli->name, device, &cli->base);
231*4882a593Smuzhiyun } else {
232*4882a593Smuzhiyun mutex_lock(&drm->master.lock);
233*4882a593Smuzhiyun ret = nvif_client_ctor(&drm->master.base, cli->name, device,
234*4882a593Smuzhiyun &cli->base);
235*4882a593Smuzhiyun mutex_unlock(&drm->master.lock);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun if (ret) {
238*4882a593Smuzhiyun NV_PRINTK(err, cli, "Client allocation failed: %d\n", ret);
239*4882a593Smuzhiyun goto done;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ret = nvif_device_ctor(&cli->base.object, "drmDevice", 0, NV_DEVICE,
243*4882a593Smuzhiyun &(struct nv_device_v0) {
244*4882a593Smuzhiyun .device = ~0,
245*4882a593Smuzhiyun }, sizeof(struct nv_device_v0),
246*4882a593Smuzhiyun &cli->device);
247*4882a593Smuzhiyun if (ret) {
248*4882a593Smuzhiyun NV_PRINTK(err, cli, "Device allocation failed: %d\n", ret);
249*4882a593Smuzhiyun goto done;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun ret = nvif_mclass(&cli->device.object, mmus);
253*4882a593Smuzhiyun if (ret < 0) {
254*4882a593Smuzhiyun NV_PRINTK(err, cli, "No supported MMU class\n");
255*4882a593Smuzhiyun goto done;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun ret = nvif_mmu_ctor(&cli->device.object, "drmMmu", mmus[ret].oclass,
259*4882a593Smuzhiyun &cli->mmu);
260*4882a593Smuzhiyun if (ret) {
261*4882a593Smuzhiyun NV_PRINTK(err, cli, "MMU allocation failed: %d\n", ret);
262*4882a593Smuzhiyun goto done;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = nvif_mclass(&cli->mmu.object, vmms);
266*4882a593Smuzhiyun if (ret < 0) {
267*4882a593Smuzhiyun NV_PRINTK(err, cli, "No supported VMM class\n");
268*4882a593Smuzhiyun goto done;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = nouveau_vmm_init(cli, vmms[ret].oclass, &cli->vmm);
272*4882a593Smuzhiyun if (ret) {
273*4882a593Smuzhiyun NV_PRINTK(err, cli, "VMM allocation failed: %d\n", ret);
274*4882a593Smuzhiyun goto done;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ret = nvif_mclass(&cli->mmu.object, mems);
278*4882a593Smuzhiyun if (ret < 0) {
279*4882a593Smuzhiyun NV_PRINTK(err, cli, "No supported MEM class\n");
280*4882a593Smuzhiyun goto done;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun cli->mem = &mems[ret];
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun done:
286*4882a593Smuzhiyun if (ret)
287*4882a593Smuzhiyun nouveau_cli_fini(cli);
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static void
nouveau_accel_ce_fini(struct nouveau_drm * drm)292*4882a593Smuzhiyun nouveau_accel_ce_fini(struct nouveau_drm *drm)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun nouveau_channel_idle(drm->cechan);
295*4882a593Smuzhiyun nvif_object_dtor(&drm->ttm.copy);
296*4882a593Smuzhiyun nouveau_channel_del(&drm->cechan);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static void
nouveau_accel_ce_init(struct nouveau_drm * drm)300*4882a593Smuzhiyun nouveau_accel_ce_init(struct nouveau_drm *drm)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct nvif_device *device = &drm->client.device;
303*4882a593Smuzhiyun int ret = 0;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Allocate channel that has access to a (preferably async) copy
306*4882a593Smuzhiyun * engine, to use for TTM buffer moves.
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
309*4882a593Smuzhiyun ret = nouveau_channel_new(drm, device,
310*4882a593Smuzhiyun nvif_fifo_runlist_ce(device), 0,
311*4882a593Smuzhiyun true, &drm->cechan);
312*4882a593Smuzhiyun } else
313*4882a593Smuzhiyun if (device->info.chipset >= 0xa3 &&
314*4882a593Smuzhiyun device->info.chipset != 0xaa &&
315*4882a593Smuzhiyun device->info.chipset != 0xac) {
316*4882a593Smuzhiyun /* Prior to Kepler, there's only a single runlist, so all
317*4882a593Smuzhiyun * engines can be accessed from any channel.
318*4882a593Smuzhiyun *
319*4882a593Smuzhiyun * We still want to use a separate channel though.
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun ret = nouveau_channel_new(drm, device, NvDmaFB, NvDmaTT, false,
322*4882a593Smuzhiyun &drm->cechan);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (ret)
326*4882a593Smuzhiyun NV_ERROR(drm, "failed to create ce channel, %d\n", ret);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun static void
nouveau_accel_gr_fini(struct nouveau_drm * drm)330*4882a593Smuzhiyun nouveau_accel_gr_fini(struct nouveau_drm *drm)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun nouveau_channel_idle(drm->channel);
333*4882a593Smuzhiyun nvif_object_dtor(&drm->ntfy);
334*4882a593Smuzhiyun nvkm_gpuobj_del(&drm->notify);
335*4882a593Smuzhiyun nouveau_channel_del(&drm->channel);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static void
nouveau_accel_gr_init(struct nouveau_drm * drm)339*4882a593Smuzhiyun nouveau_accel_gr_init(struct nouveau_drm *drm)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct nvif_device *device = &drm->client.device;
342*4882a593Smuzhiyun u32 arg0, arg1;
343*4882a593Smuzhiyun int ret;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Allocate channel that has access to the graphics engine. */
346*4882a593Smuzhiyun if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
347*4882a593Smuzhiyun arg0 = nvif_fifo_runlist(device, NV_DEVICE_INFO_ENGINE_GR);
348*4882a593Smuzhiyun arg1 = 1;
349*4882a593Smuzhiyun } else {
350*4882a593Smuzhiyun arg0 = NvDmaFB;
351*4882a593Smuzhiyun arg1 = NvDmaTT;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun ret = nouveau_channel_new(drm, device, arg0, arg1, false,
355*4882a593Smuzhiyun &drm->channel);
356*4882a593Smuzhiyun if (ret) {
357*4882a593Smuzhiyun NV_ERROR(drm, "failed to create kernel channel, %d\n", ret);
358*4882a593Smuzhiyun nouveau_accel_gr_fini(drm);
359*4882a593Smuzhiyun return;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* A SW class is used on pre-NV50 HW to assist with handling the
363*4882a593Smuzhiyun * synchronisation of page flips, as well as to implement fences
364*4882a593Smuzhiyun * on TNT/TNT2 HW that lacks any kind of support in host.
365*4882a593Smuzhiyun */
366*4882a593Smuzhiyun if (!drm->channel->nvsw.client && device->info.family < NV_DEVICE_INFO_V0_TESLA) {
367*4882a593Smuzhiyun ret = nvif_object_ctor(&drm->channel->user, "drmNvsw",
368*4882a593Smuzhiyun NVDRM_NVSW, nouveau_abi16_swclass(drm),
369*4882a593Smuzhiyun NULL, 0, &drm->channel->nvsw);
370*4882a593Smuzhiyun if (ret == 0) {
371*4882a593Smuzhiyun struct nvif_push *push = drm->channel->chan.push;
372*4882a593Smuzhiyun ret = PUSH_WAIT(push, 2);
373*4882a593Smuzhiyun if (ret == 0)
374*4882a593Smuzhiyun PUSH_NVSQ(push, NV_SW, 0x0000, drm->channel->nvsw.handle);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (ret) {
378*4882a593Smuzhiyun NV_ERROR(drm, "failed to allocate sw class, %d\n", ret);
379*4882a593Smuzhiyun nouveau_accel_gr_fini(drm);
380*4882a593Smuzhiyun return;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* NvMemoryToMemoryFormat requires a notifier ctxdma for some reason,
385*4882a593Smuzhiyun * even if notification is never requested, so, allocate a ctxdma on
386*4882a593Smuzhiyun * any GPU where it's possible we'll end up using M2MF for BO moves.
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
389*4882a593Smuzhiyun ret = nvkm_gpuobj_new(nvxx_device(device), 32, 0, false, NULL,
390*4882a593Smuzhiyun &drm->notify);
391*4882a593Smuzhiyun if (ret) {
392*4882a593Smuzhiyun NV_ERROR(drm, "failed to allocate notifier, %d\n", ret);
393*4882a593Smuzhiyun nouveau_accel_gr_fini(drm);
394*4882a593Smuzhiyun return;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun ret = nvif_object_ctor(&drm->channel->user, "drmM2mfNtfy",
398*4882a593Smuzhiyun NvNotify0, NV_DMA_IN_MEMORY,
399*4882a593Smuzhiyun &(struct nv_dma_v0) {
400*4882a593Smuzhiyun .target = NV_DMA_V0_TARGET_VRAM,
401*4882a593Smuzhiyun .access = NV_DMA_V0_ACCESS_RDWR,
402*4882a593Smuzhiyun .start = drm->notify->addr,
403*4882a593Smuzhiyun .limit = drm->notify->addr + 31
404*4882a593Smuzhiyun }, sizeof(struct nv_dma_v0),
405*4882a593Smuzhiyun &drm->ntfy);
406*4882a593Smuzhiyun if (ret) {
407*4882a593Smuzhiyun nouveau_accel_gr_fini(drm);
408*4882a593Smuzhiyun return;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun static void
nouveau_accel_fini(struct nouveau_drm * drm)414*4882a593Smuzhiyun nouveau_accel_fini(struct nouveau_drm *drm)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun nouveau_accel_ce_fini(drm);
417*4882a593Smuzhiyun nouveau_accel_gr_fini(drm);
418*4882a593Smuzhiyun if (drm->fence)
419*4882a593Smuzhiyun nouveau_fence(drm)->dtor(drm);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun static void
nouveau_accel_init(struct nouveau_drm * drm)423*4882a593Smuzhiyun nouveau_accel_init(struct nouveau_drm *drm)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun struct nvif_device *device = &drm->client.device;
426*4882a593Smuzhiyun struct nvif_sclass *sclass;
427*4882a593Smuzhiyun int ret, i, n;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (nouveau_noaccel)
430*4882a593Smuzhiyun return;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Initialise global support for channels, and synchronisation. */
433*4882a593Smuzhiyun ret = nouveau_channels_init(drm);
434*4882a593Smuzhiyun if (ret)
435*4882a593Smuzhiyun return;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /*XXX: this is crap, but the fence/channel stuff is a little
438*4882a593Smuzhiyun * backwards in some places. this will be fixed.
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun ret = n = nvif_object_sclass_get(&device->object, &sclass);
441*4882a593Smuzhiyun if (ret < 0)
442*4882a593Smuzhiyun return;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun for (ret = -ENOSYS, i = 0; i < n; i++) {
445*4882a593Smuzhiyun switch (sclass[i].oclass) {
446*4882a593Smuzhiyun case NV03_CHANNEL_DMA:
447*4882a593Smuzhiyun ret = nv04_fence_create(drm);
448*4882a593Smuzhiyun break;
449*4882a593Smuzhiyun case NV10_CHANNEL_DMA:
450*4882a593Smuzhiyun ret = nv10_fence_create(drm);
451*4882a593Smuzhiyun break;
452*4882a593Smuzhiyun case NV17_CHANNEL_DMA:
453*4882a593Smuzhiyun case NV40_CHANNEL_DMA:
454*4882a593Smuzhiyun ret = nv17_fence_create(drm);
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun case NV50_CHANNEL_GPFIFO:
457*4882a593Smuzhiyun ret = nv50_fence_create(drm);
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun case G82_CHANNEL_GPFIFO:
460*4882a593Smuzhiyun ret = nv84_fence_create(drm);
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun case FERMI_CHANNEL_GPFIFO:
463*4882a593Smuzhiyun case KEPLER_CHANNEL_GPFIFO_A:
464*4882a593Smuzhiyun case KEPLER_CHANNEL_GPFIFO_B:
465*4882a593Smuzhiyun case MAXWELL_CHANNEL_GPFIFO_A:
466*4882a593Smuzhiyun case PASCAL_CHANNEL_GPFIFO_A:
467*4882a593Smuzhiyun case VOLTA_CHANNEL_GPFIFO_A:
468*4882a593Smuzhiyun case TURING_CHANNEL_GPFIFO_A:
469*4882a593Smuzhiyun ret = nvc0_fence_create(drm);
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun default:
472*4882a593Smuzhiyun break;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun nvif_object_sclass_put(&sclass);
477*4882a593Smuzhiyun if (ret) {
478*4882a593Smuzhiyun NV_ERROR(drm, "failed to initialise sync subsystem, %d\n", ret);
479*4882a593Smuzhiyun nouveau_accel_fini(drm);
480*4882a593Smuzhiyun return;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* Volta requires access to a doorbell register for kickoff. */
484*4882a593Smuzhiyun if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_VOLTA) {
485*4882a593Smuzhiyun ret = nvif_user_ctor(device, "drmUsermode");
486*4882a593Smuzhiyun if (ret)
487*4882a593Smuzhiyun return;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Allocate channels we need to support various functions. */
491*4882a593Smuzhiyun nouveau_accel_gr_init(drm);
492*4882a593Smuzhiyun nouveau_accel_ce_init(drm);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /* Initialise accelerated TTM buffer moves. */
495*4882a593Smuzhiyun nouveau_bo_move_init(drm);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static void __printf(2, 3)
nouveau_drm_errorf(struct nvif_object * object,const char * fmt,...)499*4882a593Smuzhiyun nouveau_drm_errorf(struct nvif_object *object, const char *fmt, ...)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct nouveau_drm *drm = container_of(object->parent, typeof(*drm), parent);
502*4882a593Smuzhiyun struct va_format vaf;
503*4882a593Smuzhiyun va_list va;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun va_start(va, fmt);
506*4882a593Smuzhiyun vaf.fmt = fmt;
507*4882a593Smuzhiyun vaf.va = &va;
508*4882a593Smuzhiyun NV_ERROR(drm, "%pV", &vaf);
509*4882a593Smuzhiyun va_end(va);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static void __printf(2, 3)
nouveau_drm_debugf(struct nvif_object * object,const char * fmt,...)513*4882a593Smuzhiyun nouveau_drm_debugf(struct nvif_object *object, const char *fmt, ...)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun struct nouveau_drm *drm = container_of(object->parent, typeof(*drm), parent);
516*4882a593Smuzhiyun struct va_format vaf;
517*4882a593Smuzhiyun va_list va;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun va_start(va, fmt);
520*4882a593Smuzhiyun vaf.fmt = fmt;
521*4882a593Smuzhiyun vaf.va = &va;
522*4882a593Smuzhiyun NV_DEBUG(drm, "%pV", &vaf);
523*4882a593Smuzhiyun va_end(va);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun static const struct nvif_parent_func
527*4882a593Smuzhiyun nouveau_parent = {
528*4882a593Smuzhiyun .debugf = nouveau_drm_debugf,
529*4882a593Smuzhiyun .errorf = nouveau_drm_errorf,
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun static int
nouveau_drm_device_init(struct drm_device * dev)533*4882a593Smuzhiyun nouveau_drm_device_init(struct drm_device *dev)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct nouveau_drm *drm;
536*4882a593Smuzhiyun int ret;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (!(drm = kzalloc(sizeof(*drm), GFP_KERNEL)))
539*4882a593Smuzhiyun return -ENOMEM;
540*4882a593Smuzhiyun dev->dev_private = drm;
541*4882a593Smuzhiyun drm->dev = dev;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun nvif_parent_ctor(&nouveau_parent, &drm->parent);
544*4882a593Smuzhiyun drm->master.base.object.parent = &drm->parent;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun ret = nouveau_cli_init(drm, "DRM-master", &drm->master);
547*4882a593Smuzhiyun if (ret)
548*4882a593Smuzhiyun goto fail_alloc;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ret = nouveau_cli_init(drm, "DRM", &drm->client);
551*4882a593Smuzhiyun if (ret)
552*4882a593Smuzhiyun goto fail_master;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun dev->irq_enabled = true;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun nvxx_client(&drm->client.base)->debug =
557*4882a593Smuzhiyun nvkm_dbgopt(nouveau_debug, "DRM");
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun INIT_LIST_HEAD(&drm->clients);
560*4882a593Smuzhiyun mutex_init(&drm->clients_lock);
561*4882a593Smuzhiyun spin_lock_init(&drm->tile.lock);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* workaround an odd issue on nvc1 by disabling the device's
564*4882a593Smuzhiyun * nosnoop capability. hopefully won't cause issues until a
565*4882a593Smuzhiyun * better fix is found - assuming there is one...
566*4882a593Smuzhiyun */
567*4882a593Smuzhiyun if (drm->client.device.info.chipset == 0xc1)
568*4882a593Smuzhiyun nvif_mask(&drm->client.device.object, 0x00088080, 0x00000800, 0x00000000);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun nouveau_vga_init(drm);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun ret = nouveau_ttm_init(drm);
573*4882a593Smuzhiyun if (ret)
574*4882a593Smuzhiyun goto fail_ttm;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun ret = nouveau_bios_init(dev);
577*4882a593Smuzhiyun if (ret)
578*4882a593Smuzhiyun goto fail_bios;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun nouveau_accel_init(drm);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun ret = nouveau_display_create(dev);
583*4882a593Smuzhiyun if (ret)
584*4882a593Smuzhiyun goto fail_dispctor;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (dev->mode_config.num_crtc) {
587*4882a593Smuzhiyun ret = nouveau_display_init(dev, false, false);
588*4882a593Smuzhiyun if (ret)
589*4882a593Smuzhiyun goto fail_dispinit;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun nouveau_debugfs_init(drm);
593*4882a593Smuzhiyun nouveau_hwmon_init(dev);
594*4882a593Smuzhiyun nouveau_svm_init(drm);
595*4882a593Smuzhiyun nouveau_dmem_init(drm);
596*4882a593Smuzhiyun nouveau_fbcon_init(dev);
597*4882a593Smuzhiyun nouveau_led_init(dev);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (nouveau_pmops_runtime()) {
600*4882a593Smuzhiyun pm_runtime_use_autosuspend(dev->dev);
601*4882a593Smuzhiyun pm_runtime_set_autosuspend_delay(dev->dev, 5000);
602*4882a593Smuzhiyun pm_runtime_set_active(dev->dev);
603*4882a593Smuzhiyun pm_runtime_allow(dev->dev);
604*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev->dev);
605*4882a593Smuzhiyun pm_runtime_put(dev->dev);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun return 0;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun fail_dispinit:
611*4882a593Smuzhiyun nouveau_display_destroy(dev);
612*4882a593Smuzhiyun fail_dispctor:
613*4882a593Smuzhiyun nouveau_accel_fini(drm);
614*4882a593Smuzhiyun nouveau_bios_takedown(dev);
615*4882a593Smuzhiyun fail_bios:
616*4882a593Smuzhiyun nouveau_ttm_fini(drm);
617*4882a593Smuzhiyun fail_ttm:
618*4882a593Smuzhiyun nouveau_vga_fini(drm);
619*4882a593Smuzhiyun nouveau_cli_fini(&drm->client);
620*4882a593Smuzhiyun fail_master:
621*4882a593Smuzhiyun nouveau_cli_fini(&drm->master);
622*4882a593Smuzhiyun fail_alloc:
623*4882a593Smuzhiyun nvif_parent_dtor(&drm->parent);
624*4882a593Smuzhiyun kfree(drm);
625*4882a593Smuzhiyun return ret;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static void
nouveau_drm_device_fini(struct drm_device * dev)629*4882a593Smuzhiyun nouveau_drm_device_fini(struct drm_device *dev)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun struct nouveau_cli *cli, *temp_cli;
632*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (nouveau_pmops_runtime()) {
635*4882a593Smuzhiyun pm_runtime_get_sync(dev->dev);
636*4882a593Smuzhiyun pm_runtime_forbid(dev->dev);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun nouveau_led_fini(dev);
640*4882a593Smuzhiyun nouveau_fbcon_fini(dev);
641*4882a593Smuzhiyun nouveau_dmem_fini(drm);
642*4882a593Smuzhiyun nouveau_svm_fini(drm);
643*4882a593Smuzhiyun nouveau_hwmon_fini(dev);
644*4882a593Smuzhiyun nouveau_debugfs_fini(drm);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (dev->mode_config.num_crtc)
647*4882a593Smuzhiyun nouveau_display_fini(dev, false, false);
648*4882a593Smuzhiyun nouveau_display_destroy(dev);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun nouveau_accel_fini(drm);
651*4882a593Smuzhiyun nouveau_bios_takedown(dev);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun nouveau_ttm_fini(drm);
654*4882a593Smuzhiyun nouveau_vga_fini(drm);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun /*
657*4882a593Smuzhiyun * There may be existing clients from as-yet unclosed files. For now,
658*4882a593Smuzhiyun * clean them up here rather than deferring until the file is closed,
659*4882a593Smuzhiyun * but this likely not correct if we want to support hot-unplugging
660*4882a593Smuzhiyun * properly.
661*4882a593Smuzhiyun */
662*4882a593Smuzhiyun mutex_lock(&drm->clients_lock);
663*4882a593Smuzhiyun list_for_each_entry_safe(cli, temp_cli, &drm->clients, head) {
664*4882a593Smuzhiyun list_del(&cli->head);
665*4882a593Smuzhiyun mutex_lock(&cli->mutex);
666*4882a593Smuzhiyun if (cli->abi16)
667*4882a593Smuzhiyun nouveau_abi16_fini(cli->abi16);
668*4882a593Smuzhiyun mutex_unlock(&cli->mutex);
669*4882a593Smuzhiyun nouveau_cli_fini(cli);
670*4882a593Smuzhiyun kfree(cli);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun mutex_unlock(&drm->clients_lock);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun nouveau_cli_fini(&drm->client);
675*4882a593Smuzhiyun nouveau_cli_fini(&drm->master);
676*4882a593Smuzhiyun nvif_parent_dtor(&drm->parent);
677*4882a593Smuzhiyun mutex_destroy(&drm->clients_lock);
678*4882a593Smuzhiyun kfree(drm);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /*
682*4882a593Smuzhiyun * On some Intel PCIe bridge controllers doing a
683*4882a593Smuzhiyun * D0 -> D3hot -> D3cold -> D0 sequence causes Nvidia GPUs to not reappear.
684*4882a593Smuzhiyun * Skipping the intermediate D3hot step seems to make it work again. This is
685*4882a593Smuzhiyun * probably caused by not meeting the expectation the involved AML code has
686*4882a593Smuzhiyun * when the GPU is put into D3hot state before invoking it.
687*4882a593Smuzhiyun *
688*4882a593Smuzhiyun * This leads to various manifestations of this issue:
689*4882a593Smuzhiyun * - AML code execution to power on the GPU hits an infinite loop (as the
690*4882a593Smuzhiyun * code waits on device memory to change).
691*4882a593Smuzhiyun * - kernel crashes, as all PCI reads return -1, which most code isn't able
692*4882a593Smuzhiyun * to handle well enough.
693*4882a593Smuzhiyun *
694*4882a593Smuzhiyun * In all cases dmesg will contain at least one line like this:
695*4882a593Smuzhiyun * 'nouveau 0000:01:00.0: Refused to change power state, currently in D3'
696*4882a593Smuzhiyun * followed by a lot of nouveau timeouts.
697*4882a593Smuzhiyun *
698*4882a593Smuzhiyun * In the \_SB.PCI0.PEG0.PG00._OFF code deeper down writes bit 0x80 to the not
699*4882a593Smuzhiyun * documented PCI config space register 0x248 of the Intel PCIe bridge
700*4882a593Smuzhiyun * controller (0x1901) in order to change the state of the PCIe link between
701*4882a593Smuzhiyun * the PCIe port and the GPU. There are alternative code paths using other
702*4882a593Smuzhiyun * registers, which seem to work fine (executed pre Windows 8):
703*4882a593Smuzhiyun * - 0xbc bit 0x20 (publicly available documentation claims 'reserved')
704*4882a593Smuzhiyun * - 0xb0 bit 0x10 (link disable)
705*4882a593Smuzhiyun * Changing the conditions inside the firmware by poking into the relevant
706*4882a593Smuzhiyun * addresses does resolve the issue, but it seemed to be ACPI private memory
707*4882a593Smuzhiyun * and not any device accessible memory at all, so there is no portable way of
708*4882a593Smuzhiyun * changing the conditions.
709*4882a593Smuzhiyun * On a XPS 9560 that means bits [0,3] on \CPEX need to be cleared.
710*4882a593Smuzhiyun *
711*4882a593Smuzhiyun * The only systems where this behavior can be seen are hybrid graphics laptops
712*4882a593Smuzhiyun * with a secondary Nvidia Maxwell, Pascal or Turing GPU. It's unclear whether
713*4882a593Smuzhiyun * this issue only occurs in combination with listed Intel PCIe bridge
714*4882a593Smuzhiyun * controllers and the mentioned GPUs or other devices as well.
715*4882a593Smuzhiyun *
716*4882a593Smuzhiyun * documentation on the PCIe bridge controller can be found in the
717*4882a593Smuzhiyun * "7th Generation Intel® Processor Families for H Platforms Datasheet Volume 2"
718*4882a593Smuzhiyun * Section "12 PCI Express* Controller (x16) Registers"
719*4882a593Smuzhiyun */
720*4882a593Smuzhiyun
quirk_broken_nv_runpm(struct pci_dev * pdev)721*4882a593Smuzhiyun static void quirk_broken_nv_runpm(struct pci_dev *pdev)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun struct drm_device *dev = pci_get_drvdata(pdev);
724*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
725*4882a593Smuzhiyun struct pci_dev *bridge = pci_upstream_bridge(pdev);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (!bridge || bridge->vendor != PCI_VENDOR_ID_INTEL)
728*4882a593Smuzhiyun return;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun switch (bridge->device) {
731*4882a593Smuzhiyun case 0x1901:
732*4882a593Smuzhiyun drm->old_pm_cap = pdev->pm_cap;
733*4882a593Smuzhiyun pdev->pm_cap = 0;
734*4882a593Smuzhiyun NV_INFO(drm, "Disabling PCI power management to avoid bug\n");
735*4882a593Smuzhiyun break;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
nouveau_drm_probe(struct pci_dev * pdev,const struct pci_device_id * pent)739*4882a593Smuzhiyun static int nouveau_drm_probe(struct pci_dev *pdev,
740*4882a593Smuzhiyun const struct pci_device_id *pent)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun struct nvkm_device *device;
743*4882a593Smuzhiyun struct drm_device *drm_dev;
744*4882a593Smuzhiyun int ret;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (vga_switcheroo_client_probe_defer(pdev))
747*4882a593Smuzhiyun return -EPROBE_DEFER;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* We need to check that the chipset is supported before booting
750*4882a593Smuzhiyun * fbdev off the hardware, as there's no way to put it back.
751*4882a593Smuzhiyun */
752*4882a593Smuzhiyun ret = nvkm_device_pci_new(pdev, nouveau_config, "error",
753*4882a593Smuzhiyun true, false, 0, &device);
754*4882a593Smuzhiyun if (ret)
755*4882a593Smuzhiyun return ret;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun nvkm_device_del(&device);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* Remove conflicting drivers (vesafb, efifb etc). */
760*4882a593Smuzhiyun ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "nouveaufb");
761*4882a593Smuzhiyun if (ret)
762*4882a593Smuzhiyun return ret;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun ret = nvkm_device_pci_new(pdev, nouveau_config, nouveau_debug,
765*4882a593Smuzhiyun true, true, ~0ULL, &device);
766*4882a593Smuzhiyun if (ret)
767*4882a593Smuzhiyun return ret;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun pci_set_master(pdev);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (nouveau_atomic)
772*4882a593Smuzhiyun driver_pci.driver_features |= DRIVER_ATOMIC;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun drm_dev = drm_dev_alloc(&driver_pci, &pdev->dev);
775*4882a593Smuzhiyun if (IS_ERR(drm_dev)) {
776*4882a593Smuzhiyun ret = PTR_ERR(drm_dev);
777*4882a593Smuzhiyun goto fail_nvkm;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun ret = pci_enable_device(pdev);
781*4882a593Smuzhiyun if (ret)
782*4882a593Smuzhiyun goto fail_drm;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun drm_dev->pdev = pdev;
785*4882a593Smuzhiyun pci_set_drvdata(pdev, drm_dev);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun ret = nouveau_drm_device_init(drm_dev);
788*4882a593Smuzhiyun if (ret)
789*4882a593Smuzhiyun goto fail_pci;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ret = drm_dev_register(drm_dev, pent->driver_data);
792*4882a593Smuzhiyun if (ret)
793*4882a593Smuzhiyun goto fail_drm_dev_init;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun quirk_broken_nv_runpm(pdev);
796*4882a593Smuzhiyun return 0;
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun fail_drm_dev_init:
799*4882a593Smuzhiyun nouveau_drm_device_fini(drm_dev);
800*4882a593Smuzhiyun fail_pci:
801*4882a593Smuzhiyun pci_disable_device(pdev);
802*4882a593Smuzhiyun fail_drm:
803*4882a593Smuzhiyun drm_dev_put(drm_dev);
804*4882a593Smuzhiyun fail_nvkm:
805*4882a593Smuzhiyun nvkm_device_del(&device);
806*4882a593Smuzhiyun return ret;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun void
nouveau_drm_device_remove(struct drm_device * dev)810*4882a593Smuzhiyun nouveau_drm_device_remove(struct drm_device *dev)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
813*4882a593Smuzhiyun struct nvkm_client *client;
814*4882a593Smuzhiyun struct nvkm_device *device;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun drm_dev_unplug(dev);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun dev->irq_enabled = false;
819*4882a593Smuzhiyun client = nvxx_client(&drm->client.base);
820*4882a593Smuzhiyun device = nvkm_device_find(client->device);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun nouveau_drm_device_fini(dev);
823*4882a593Smuzhiyun drm_dev_put(dev);
824*4882a593Smuzhiyun nvkm_device_del(&device);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun static void
nouveau_drm_remove(struct pci_dev * pdev)828*4882a593Smuzhiyun nouveau_drm_remove(struct pci_dev *pdev)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun struct drm_device *dev = pci_get_drvdata(pdev);
831*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* revert our workaround */
834*4882a593Smuzhiyun if (drm->old_pm_cap)
835*4882a593Smuzhiyun pdev->pm_cap = drm->old_pm_cap;
836*4882a593Smuzhiyun nouveau_drm_device_remove(dev);
837*4882a593Smuzhiyun pci_disable_device(pdev);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun static int
nouveau_do_suspend(struct drm_device * dev,bool runtime)841*4882a593Smuzhiyun nouveau_do_suspend(struct drm_device *dev, bool runtime)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
844*4882a593Smuzhiyun int ret;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun nouveau_svm_suspend(drm);
847*4882a593Smuzhiyun nouveau_dmem_suspend(drm);
848*4882a593Smuzhiyun nouveau_led_suspend(dev);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun if (dev->mode_config.num_crtc) {
851*4882a593Smuzhiyun NV_DEBUG(drm, "suspending console...\n");
852*4882a593Smuzhiyun nouveau_fbcon_set_suspend(dev, 1);
853*4882a593Smuzhiyun NV_DEBUG(drm, "suspending display...\n");
854*4882a593Smuzhiyun ret = nouveau_display_suspend(dev, runtime);
855*4882a593Smuzhiyun if (ret)
856*4882a593Smuzhiyun return ret;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun NV_DEBUG(drm, "evicting buffers...\n");
860*4882a593Smuzhiyun ttm_bo_evict_mm(&drm->ttm.bdev, TTM_PL_VRAM);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun NV_DEBUG(drm, "waiting for kernel channels to go idle...\n");
863*4882a593Smuzhiyun if (drm->cechan) {
864*4882a593Smuzhiyun ret = nouveau_channel_idle(drm->cechan);
865*4882a593Smuzhiyun if (ret)
866*4882a593Smuzhiyun goto fail_display;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (drm->channel) {
870*4882a593Smuzhiyun ret = nouveau_channel_idle(drm->channel);
871*4882a593Smuzhiyun if (ret)
872*4882a593Smuzhiyun goto fail_display;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun NV_DEBUG(drm, "suspending fence...\n");
876*4882a593Smuzhiyun if (drm->fence && nouveau_fence(drm)->suspend) {
877*4882a593Smuzhiyun if (!nouveau_fence(drm)->suspend(drm)) {
878*4882a593Smuzhiyun ret = -ENOMEM;
879*4882a593Smuzhiyun goto fail_display;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun NV_DEBUG(drm, "suspending object tree...\n");
884*4882a593Smuzhiyun ret = nvif_client_suspend(&drm->master.base);
885*4882a593Smuzhiyun if (ret)
886*4882a593Smuzhiyun goto fail_client;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return 0;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun fail_client:
891*4882a593Smuzhiyun if (drm->fence && nouveau_fence(drm)->resume)
892*4882a593Smuzhiyun nouveau_fence(drm)->resume(drm);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun fail_display:
895*4882a593Smuzhiyun if (dev->mode_config.num_crtc) {
896*4882a593Smuzhiyun NV_DEBUG(drm, "resuming display...\n");
897*4882a593Smuzhiyun nouveau_display_resume(dev, runtime);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun return ret;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun static int
nouveau_do_resume(struct drm_device * dev,bool runtime)903*4882a593Smuzhiyun nouveau_do_resume(struct drm_device *dev, bool runtime)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun int ret = 0;
906*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun NV_DEBUG(drm, "resuming object tree...\n");
909*4882a593Smuzhiyun ret = nvif_client_resume(&drm->master.base);
910*4882a593Smuzhiyun if (ret) {
911*4882a593Smuzhiyun NV_ERROR(drm, "Client resume failed with error: %d\n", ret);
912*4882a593Smuzhiyun return ret;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun NV_DEBUG(drm, "resuming fence...\n");
916*4882a593Smuzhiyun if (drm->fence && nouveau_fence(drm)->resume)
917*4882a593Smuzhiyun nouveau_fence(drm)->resume(drm);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun nouveau_run_vbios_init(dev);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (dev->mode_config.num_crtc) {
922*4882a593Smuzhiyun NV_DEBUG(drm, "resuming display...\n");
923*4882a593Smuzhiyun nouveau_display_resume(dev, runtime);
924*4882a593Smuzhiyun NV_DEBUG(drm, "resuming console...\n");
925*4882a593Smuzhiyun nouveau_fbcon_set_suspend(dev, 0);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun nouveau_led_resume(dev);
929*4882a593Smuzhiyun nouveau_dmem_resume(drm);
930*4882a593Smuzhiyun nouveau_svm_resume(drm);
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun int
nouveau_pmops_suspend(struct device * dev)935*4882a593Smuzhiyun nouveau_pmops_suspend(struct device *dev)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
938*4882a593Smuzhiyun struct drm_device *drm_dev = pci_get_drvdata(pdev);
939*4882a593Smuzhiyun int ret;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
942*4882a593Smuzhiyun drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
943*4882a593Smuzhiyun return 0;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun ret = nouveau_do_suspend(drm_dev, false);
946*4882a593Smuzhiyun if (ret)
947*4882a593Smuzhiyun return ret;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun pci_save_state(pdev);
950*4882a593Smuzhiyun pci_disable_device(pdev);
951*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D3hot);
952*4882a593Smuzhiyun udelay(200);
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun int
nouveau_pmops_resume(struct device * dev)957*4882a593Smuzhiyun nouveau_pmops_resume(struct device *dev)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
960*4882a593Smuzhiyun struct drm_device *drm_dev = pci_get_drvdata(pdev);
961*4882a593Smuzhiyun int ret;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
964*4882a593Smuzhiyun drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
965*4882a593Smuzhiyun return 0;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
968*4882a593Smuzhiyun pci_restore_state(pdev);
969*4882a593Smuzhiyun ret = pci_enable_device(pdev);
970*4882a593Smuzhiyun if (ret)
971*4882a593Smuzhiyun return ret;
972*4882a593Smuzhiyun pci_set_master(pdev);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun ret = nouveau_do_resume(drm_dev, false);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* Monitors may have been connected / disconnected during suspend */
977*4882a593Smuzhiyun nouveau_display_hpd_resume(drm_dev);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun return ret;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun static int
nouveau_pmops_freeze(struct device * dev)983*4882a593Smuzhiyun nouveau_pmops_freeze(struct device *dev)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
986*4882a593Smuzhiyun struct drm_device *drm_dev = pci_get_drvdata(pdev);
987*4882a593Smuzhiyun return nouveau_do_suspend(drm_dev, false);
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun static int
nouveau_pmops_thaw(struct device * dev)991*4882a593Smuzhiyun nouveau_pmops_thaw(struct device *dev)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
994*4882a593Smuzhiyun struct drm_device *drm_dev = pci_get_drvdata(pdev);
995*4882a593Smuzhiyun return nouveau_do_resume(drm_dev, false);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun bool
nouveau_pmops_runtime(void)999*4882a593Smuzhiyun nouveau_pmops_runtime(void)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun if (nouveau_runtime_pm == -1)
1002*4882a593Smuzhiyun return nouveau_is_optimus() || nouveau_is_v1_dsm();
1003*4882a593Smuzhiyun return nouveau_runtime_pm == 1;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun static int
nouveau_pmops_runtime_suspend(struct device * dev)1007*4882a593Smuzhiyun nouveau_pmops_runtime_suspend(struct device *dev)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
1010*4882a593Smuzhiyun struct drm_device *drm_dev = pci_get_drvdata(pdev);
1011*4882a593Smuzhiyun int ret;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (!nouveau_pmops_runtime()) {
1014*4882a593Smuzhiyun pm_runtime_forbid(dev);
1015*4882a593Smuzhiyun return -EBUSY;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun nouveau_switcheroo_optimus_dsm();
1019*4882a593Smuzhiyun ret = nouveau_do_suspend(drm_dev, true);
1020*4882a593Smuzhiyun pci_save_state(pdev);
1021*4882a593Smuzhiyun pci_disable_device(pdev);
1022*4882a593Smuzhiyun pci_ignore_hotplug(pdev);
1023*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D3cold);
1024*4882a593Smuzhiyun drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
1025*4882a593Smuzhiyun return ret;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun static int
nouveau_pmops_runtime_resume(struct device * dev)1029*4882a593Smuzhiyun nouveau_pmops_runtime_resume(struct device *dev)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
1032*4882a593Smuzhiyun struct drm_device *drm_dev = pci_get_drvdata(pdev);
1033*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(drm_dev);
1034*4882a593Smuzhiyun struct nvif_device *device = &nouveau_drm(drm_dev)->client.device;
1035*4882a593Smuzhiyun int ret;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun if (!nouveau_pmops_runtime()) {
1038*4882a593Smuzhiyun pm_runtime_forbid(dev);
1039*4882a593Smuzhiyun return -EBUSY;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
1043*4882a593Smuzhiyun pci_restore_state(pdev);
1044*4882a593Smuzhiyun ret = pci_enable_device(pdev);
1045*4882a593Smuzhiyun if (ret)
1046*4882a593Smuzhiyun return ret;
1047*4882a593Smuzhiyun pci_set_master(pdev);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun ret = nouveau_do_resume(drm_dev, true);
1050*4882a593Smuzhiyun if (ret) {
1051*4882a593Smuzhiyun NV_ERROR(drm, "resume failed with: %d\n", ret);
1052*4882a593Smuzhiyun return ret;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* do magic */
1056*4882a593Smuzhiyun nvif_mask(&device->object, 0x088488, (1 << 25), (1 << 25));
1057*4882a593Smuzhiyun drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* Monitors may have been connected / disconnected during suspend */
1060*4882a593Smuzhiyun nouveau_display_hpd_resume(drm_dev);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun return ret;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun static int
nouveau_pmops_runtime_idle(struct device * dev)1066*4882a593Smuzhiyun nouveau_pmops_runtime_idle(struct device *dev)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun if (!nouveau_pmops_runtime()) {
1069*4882a593Smuzhiyun pm_runtime_forbid(dev);
1070*4882a593Smuzhiyun return -EBUSY;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev);
1074*4882a593Smuzhiyun pm_runtime_autosuspend(dev);
1075*4882a593Smuzhiyun /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1076*4882a593Smuzhiyun return 1;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun static int
nouveau_drm_open(struct drm_device * dev,struct drm_file * fpriv)1080*4882a593Smuzhiyun nouveau_drm_open(struct drm_device *dev, struct drm_file *fpriv)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
1083*4882a593Smuzhiyun struct nouveau_cli *cli;
1084*4882a593Smuzhiyun char name[32], tmpname[TASK_COMM_LEN];
1085*4882a593Smuzhiyun int ret;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* need to bring up power immediately if opening device */
1088*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev->dev);
1089*4882a593Smuzhiyun if (ret < 0 && ret != -EACCES) {
1090*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev->dev);
1091*4882a593Smuzhiyun return ret;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun get_task_comm(tmpname, current);
1095*4882a593Smuzhiyun snprintf(name, sizeof(name), "%s[%d]", tmpname, pid_nr(fpriv->pid));
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (!(cli = kzalloc(sizeof(*cli), GFP_KERNEL))) {
1098*4882a593Smuzhiyun ret = -ENOMEM;
1099*4882a593Smuzhiyun goto done;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun ret = nouveau_cli_init(drm, name, cli);
1103*4882a593Smuzhiyun if (ret)
1104*4882a593Smuzhiyun goto done;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun cli->base.super = false;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun fpriv->driver_priv = cli;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun mutex_lock(&drm->clients_lock);
1111*4882a593Smuzhiyun list_add(&cli->head, &drm->clients);
1112*4882a593Smuzhiyun mutex_unlock(&drm->clients_lock);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun done:
1115*4882a593Smuzhiyun if (ret && cli) {
1116*4882a593Smuzhiyun nouveau_cli_fini(cli);
1117*4882a593Smuzhiyun kfree(cli);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev->dev);
1121*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev->dev);
1122*4882a593Smuzhiyun return ret;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun static void
nouveau_drm_postclose(struct drm_device * dev,struct drm_file * fpriv)1126*4882a593Smuzhiyun nouveau_drm_postclose(struct drm_device *dev, struct drm_file *fpriv)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun struct nouveau_cli *cli = nouveau_cli(fpriv);
1129*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
1130*4882a593Smuzhiyun int dev_index;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /*
1133*4882a593Smuzhiyun * The device is gone, and as it currently stands all clients are
1134*4882a593Smuzhiyun * cleaned up in the removal codepath. In the future this may change
1135*4882a593Smuzhiyun * so that we can support hot-unplugging, but for now we immediately
1136*4882a593Smuzhiyun * return to avoid a double-free situation.
1137*4882a593Smuzhiyun */
1138*4882a593Smuzhiyun if (!drm_dev_enter(dev, &dev_index))
1139*4882a593Smuzhiyun return;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun pm_runtime_get_sync(dev->dev);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun mutex_lock(&cli->mutex);
1144*4882a593Smuzhiyun if (cli->abi16)
1145*4882a593Smuzhiyun nouveau_abi16_fini(cli->abi16);
1146*4882a593Smuzhiyun mutex_unlock(&cli->mutex);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun mutex_lock(&drm->clients_lock);
1149*4882a593Smuzhiyun list_del(&cli->head);
1150*4882a593Smuzhiyun mutex_unlock(&drm->clients_lock);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun nouveau_cli_fini(cli);
1153*4882a593Smuzhiyun kfree(cli);
1154*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev->dev);
1155*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev->dev);
1156*4882a593Smuzhiyun drm_dev_exit(dev_index);
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun static const struct drm_ioctl_desc
1160*4882a593Smuzhiyun nouveau_ioctls[] = {
1161*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_abi16_ioctl_getparam, DRM_RENDER_ALLOW),
1162*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1163*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_abi16_ioctl_channel_alloc, DRM_RENDER_ALLOW),
1164*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_abi16_ioctl_channel_free, DRM_RENDER_ALLOW),
1165*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_abi16_ioctl_grobj_alloc, DRM_RENDER_ALLOW),
1166*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_abi16_ioctl_notifierobj_alloc, DRM_RENDER_ALLOW),
1167*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_abi16_ioctl_gpuobj_free, DRM_RENDER_ALLOW),
1168*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_INIT, nouveau_svmm_init, DRM_RENDER_ALLOW),
1169*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_BIND, nouveau_svmm_bind, DRM_RENDER_ALLOW),
1170*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_RENDER_ALLOW),
1171*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_RENDER_ALLOW),
1172*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_RENDER_ALLOW),
1173*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_RENDER_ALLOW),
1174*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_RENDER_ALLOW),
1175*4882a593Smuzhiyun };
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun long
nouveau_drm_ioctl(struct file * file,unsigned int cmd,unsigned long arg)1178*4882a593Smuzhiyun nouveau_drm_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun struct drm_file *filp = file->private_data;
1181*4882a593Smuzhiyun struct drm_device *dev = filp->minor->dev;
1182*4882a593Smuzhiyun long ret;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev->dev);
1185*4882a593Smuzhiyun if (ret < 0 && ret != -EACCES) {
1186*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev->dev);
1187*4882a593Smuzhiyun return ret;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun switch (_IOC_NR(cmd) - DRM_COMMAND_BASE) {
1191*4882a593Smuzhiyun case DRM_NOUVEAU_NVIF:
1192*4882a593Smuzhiyun ret = usif_ioctl(filp, (void __user *)arg, _IOC_SIZE(cmd));
1193*4882a593Smuzhiyun break;
1194*4882a593Smuzhiyun default:
1195*4882a593Smuzhiyun ret = drm_ioctl(file, cmd, arg);
1196*4882a593Smuzhiyun break;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev->dev);
1200*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev->dev);
1201*4882a593Smuzhiyun return ret;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun static const struct file_operations
1205*4882a593Smuzhiyun nouveau_driver_fops = {
1206*4882a593Smuzhiyun .owner = THIS_MODULE,
1207*4882a593Smuzhiyun .open = drm_open,
1208*4882a593Smuzhiyun .release = drm_release,
1209*4882a593Smuzhiyun .unlocked_ioctl = nouveau_drm_ioctl,
1210*4882a593Smuzhiyun .mmap = nouveau_ttm_mmap,
1211*4882a593Smuzhiyun .poll = drm_poll,
1212*4882a593Smuzhiyun .read = drm_read,
1213*4882a593Smuzhiyun #if defined(CONFIG_COMPAT)
1214*4882a593Smuzhiyun .compat_ioctl = nouveau_compat_ioctl,
1215*4882a593Smuzhiyun #endif
1216*4882a593Smuzhiyun .llseek = noop_llseek,
1217*4882a593Smuzhiyun };
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun static struct drm_driver
1220*4882a593Smuzhiyun driver_stub = {
1221*4882a593Smuzhiyun .driver_features =
1222*4882a593Smuzhiyun DRIVER_GEM | DRIVER_MODESET | DRIVER_RENDER
1223*4882a593Smuzhiyun #if defined(CONFIG_NOUVEAU_LEGACY_CTX_SUPPORT)
1224*4882a593Smuzhiyun | DRIVER_KMS_LEGACY_CONTEXT
1225*4882a593Smuzhiyun #endif
1226*4882a593Smuzhiyun ,
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun .open = nouveau_drm_open,
1229*4882a593Smuzhiyun .postclose = nouveau_drm_postclose,
1230*4882a593Smuzhiyun .lastclose = nouveau_vga_lastclose,
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
1233*4882a593Smuzhiyun .debugfs_init = nouveau_drm_debugfs_init,
1234*4882a593Smuzhiyun #endif
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun .ioctls = nouveau_ioctls,
1237*4882a593Smuzhiyun .num_ioctls = ARRAY_SIZE(nouveau_ioctls),
1238*4882a593Smuzhiyun .fops = &nouveau_driver_fops,
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1241*4882a593Smuzhiyun .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1242*4882a593Smuzhiyun .gem_prime_pin = nouveau_gem_prime_pin,
1243*4882a593Smuzhiyun .gem_prime_unpin = nouveau_gem_prime_unpin,
1244*4882a593Smuzhiyun .gem_prime_get_sg_table = nouveau_gem_prime_get_sg_table,
1245*4882a593Smuzhiyun .gem_prime_import_sg_table = nouveau_gem_prime_import_sg_table,
1246*4882a593Smuzhiyun .gem_prime_vmap = nouveau_gem_prime_vmap,
1247*4882a593Smuzhiyun .gem_prime_vunmap = nouveau_gem_prime_vunmap,
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun .gem_free_object_unlocked = nouveau_gem_object_del,
1250*4882a593Smuzhiyun .gem_open_object = nouveau_gem_object_open,
1251*4882a593Smuzhiyun .gem_close_object = nouveau_gem_object_close,
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun .dumb_create = nouveau_display_dumb_create,
1254*4882a593Smuzhiyun .dumb_map_offset = nouveau_display_dumb_map_offset,
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun .name = DRIVER_NAME,
1257*4882a593Smuzhiyun .desc = DRIVER_DESC,
1258*4882a593Smuzhiyun #ifdef GIT_REVISION
1259*4882a593Smuzhiyun .date = GIT_REVISION,
1260*4882a593Smuzhiyun #else
1261*4882a593Smuzhiyun .date = DRIVER_DATE,
1262*4882a593Smuzhiyun #endif
1263*4882a593Smuzhiyun .major = DRIVER_MAJOR,
1264*4882a593Smuzhiyun .minor = DRIVER_MINOR,
1265*4882a593Smuzhiyun .patchlevel = DRIVER_PATCHLEVEL,
1266*4882a593Smuzhiyun };
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun static struct pci_device_id
1269*4882a593Smuzhiyun nouveau_drm_pci_table[] = {
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
1272*4882a593Smuzhiyun .class = PCI_BASE_CLASS_DISPLAY << 16,
1273*4882a593Smuzhiyun .class_mask = 0xff << 16,
1274*4882a593Smuzhiyun },
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID),
1277*4882a593Smuzhiyun .class = PCI_BASE_CLASS_DISPLAY << 16,
1278*4882a593Smuzhiyun .class_mask = 0xff << 16,
1279*4882a593Smuzhiyun },
1280*4882a593Smuzhiyun {}
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun
nouveau_display_options(void)1283*4882a593Smuzhiyun static void nouveau_display_options(void)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Loading Nouveau with parameters:\n");
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... tv_disable : %d\n", nouveau_tv_disable);
1288*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... ignorelid : %d\n", nouveau_ignorelid);
1289*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... duallink : %d\n", nouveau_duallink);
1290*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... nofbaccel : %d\n", nouveau_nofbaccel);
1291*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... config : %s\n", nouveau_config);
1292*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... debug : %s\n", nouveau_debug);
1293*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... noaccel : %d\n", nouveau_noaccel);
1294*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... modeset : %d\n", nouveau_modeset);
1295*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... runpm : %d\n", nouveau_runtime_pm);
1296*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... vram_pushbuf : %d\n", nouveau_vram_pushbuf);
1297*4882a593Smuzhiyun DRM_DEBUG_DRIVER("... hdmimhz : %d\n", nouveau_hdmimhz);
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun static const struct dev_pm_ops nouveau_pm_ops = {
1301*4882a593Smuzhiyun .suspend = nouveau_pmops_suspend,
1302*4882a593Smuzhiyun .resume = nouveau_pmops_resume,
1303*4882a593Smuzhiyun .freeze = nouveau_pmops_freeze,
1304*4882a593Smuzhiyun .thaw = nouveau_pmops_thaw,
1305*4882a593Smuzhiyun .poweroff = nouveau_pmops_freeze,
1306*4882a593Smuzhiyun .restore = nouveau_pmops_resume,
1307*4882a593Smuzhiyun .runtime_suspend = nouveau_pmops_runtime_suspend,
1308*4882a593Smuzhiyun .runtime_resume = nouveau_pmops_runtime_resume,
1309*4882a593Smuzhiyun .runtime_idle = nouveau_pmops_runtime_idle,
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun static struct pci_driver
1313*4882a593Smuzhiyun nouveau_drm_pci_driver = {
1314*4882a593Smuzhiyun .name = "nouveau",
1315*4882a593Smuzhiyun .id_table = nouveau_drm_pci_table,
1316*4882a593Smuzhiyun .probe = nouveau_drm_probe,
1317*4882a593Smuzhiyun .remove = nouveau_drm_remove,
1318*4882a593Smuzhiyun .driver.pm = &nouveau_pm_ops,
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun struct drm_device *
nouveau_platform_device_create(const struct nvkm_device_tegra_func * func,struct platform_device * pdev,struct nvkm_device ** pdevice)1322*4882a593Smuzhiyun nouveau_platform_device_create(const struct nvkm_device_tegra_func *func,
1323*4882a593Smuzhiyun struct platform_device *pdev,
1324*4882a593Smuzhiyun struct nvkm_device **pdevice)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun struct drm_device *drm;
1327*4882a593Smuzhiyun int err;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun err = nvkm_device_tegra_new(func, pdev, nouveau_config, nouveau_debug,
1330*4882a593Smuzhiyun true, true, ~0ULL, pdevice);
1331*4882a593Smuzhiyun if (err)
1332*4882a593Smuzhiyun goto err_free;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun drm = drm_dev_alloc(&driver_platform, &pdev->dev);
1335*4882a593Smuzhiyun if (IS_ERR(drm)) {
1336*4882a593Smuzhiyun err = PTR_ERR(drm);
1337*4882a593Smuzhiyun goto err_free;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun err = nouveau_drm_device_init(drm);
1341*4882a593Smuzhiyun if (err)
1342*4882a593Smuzhiyun goto err_put;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun platform_set_drvdata(pdev, drm);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun return drm;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun err_put:
1349*4882a593Smuzhiyun drm_dev_put(drm);
1350*4882a593Smuzhiyun err_free:
1351*4882a593Smuzhiyun nvkm_device_del(pdevice);
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun return ERR_PTR(err);
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun static int __init
nouveau_drm_init(void)1357*4882a593Smuzhiyun nouveau_drm_init(void)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun driver_pci = driver_stub;
1360*4882a593Smuzhiyun driver_platform = driver_stub;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun nouveau_display_options();
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun if (nouveau_modeset == -1) {
1365*4882a593Smuzhiyun if (vgacon_text_force())
1366*4882a593Smuzhiyun nouveau_modeset = 0;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (!nouveau_modeset)
1370*4882a593Smuzhiyun return 0;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun #ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1373*4882a593Smuzhiyun platform_driver_register(&nouveau_platform_driver);
1374*4882a593Smuzhiyun #endif
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun nouveau_register_dsm_handler();
1377*4882a593Smuzhiyun nouveau_backlight_ctor();
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun #ifdef CONFIG_PCI
1380*4882a593Smuzhiyun return pci_register_driver(&nouveau_drm_pci_driver);
1381*4882a593Smuzhiyun #else
1382*4882a593Smuzhiyun return 0;
1383*4882a593Smuzhiyun #endif
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun static void __exit
nouveau_drm_exit(void)1387*4882a593Smuzhiyun nouveau_drm_exit(void)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun if (!nouveau_modeset)
1390*4882a593Smuzhiyun return;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun #ifdef CONFIG_PCI
1393*4882a593Smuzhiyun pci_unregister_driver(&nouveau_drm_pci_driver);
1394*4882a593Smuzhiyun #endif
1395*4882a593Smuzhiyun nouveau_backlight_dtor();
1396*4882a593Smuzhiyun nouveau_unregister_dsm_handler();
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun #ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1399*4882a593Smuzhiyun platform_driver_unregister(&nouveau_platform_driver);
1400*4882a593Smuzhiyun #endif
1401*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_DRM_NOUVEAU_SVM))
1402*4882a593Smuzhiyun mmu_notifier_synchronize();
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun module_init(nouveau_drm_init);
1406*4882a593Smuzhiyun module_exit(nouveau_drm_exit);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, nouveau_drm_pci_table);
1409*4882a593Smuzhiyun MODULE_AUTHOR(DRIVER_AUTHOR);
1410*4882a593Smuzhiyun MODULE_DESCRIPTION(DRIVER_DESC);
1411*4882a593Smuzhiyun MODULE_LICENSE("GPL and additional rights");
1412