1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2012 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Ben Skeggs
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun #include <nvif/push006c.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <nvif/class.h>
27*4882a593Smuzhiyun #include <nvif/cl0002.h>
28*4882a593Smuzhiyun #include <nvif/cl006b.h>
29*4882a593Smuzhiyun #include <nvif/cl506f.h>
30*4882a593Smuzhiyun #include <nvif/cl906f.h>
31*4882a593Smuzhiyun #include <nvif/cla06f.h>
32*4882a593Smuzhiyun #include <nvif/clc36f.h>
33*4882a593Smuzhiyun #include <nvif/ioctl.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "nouveau_drv.h"
36*4882a593Smuzhiyun #include "nouveau_dma.h"
37*4882a593Smuzhiyun #include "nouveau_bo.h"
38*4882a593Smuzhiyun #include "nouveau_chan.h"
39*4882a593Smuzhiyun #include "nouveau_fence.h"
40*4882a593Smuzhiyun #include "nouveau_abi16.h"
41*4882a593Smuzhiyun #include "nouveau_vmm.h"
42*4882a593Smuzhiyun #include "nouveau_svm.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun MODULE_PARM_DESC(vram_pushbuf, "Create DMA push buffers in VRAM");
45*4882a593Smuzhiyun int nouveau_vram_pushbuf;
46*4882a593Smuzhiyun module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static int
nouveau_channel_killed(struct nvif_notify * ntfy)49*4882a593Smuzhiyun nouveau_channel_killed(struct nvif_notify *ntfy)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct nouveau_channel *chan = container_of(ntfy, typeof(*chan), kill);
52*4882a593Smuzhiyun struct nouveau_cli *cli = (void *)chan->user.client;
53*4882a593Smuzhiyun NV_PRINTK(warn, cli, "channel %d killed!\n", chan->chid);
54*4882a593Smuzhiyun atomic_set(&chan->killed, 1);
55*4882a593Smuzhiyun if (chan->fence)
56*4882a593Smuzhiyun nouveau_fence_context_kill(chan->fence, -ENODEV);
57*4882a593Smuzhiyun return NVIF_NOTIFY_DROP;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun int
nouveau_channel_idle(struct nouveau_channel * chan)61*4882a593Smuzhiyun nouveau_channel_idle(struct nouveau_channel *chan)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun if (likely(chan && chan->fence && !atomic_read(&chan->killed))) {
64*4882a593Smuzhiyun struct nouveau_cli *cli = (void *)chan->user.client;
65*4882a593Smuzhiyun struct nouveau_fence *fence = NULL;
66*4882a593Smuzhiyun int ret;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun ret = nouveau_fence_new(chan, false, &fence);
69*4882a593Smuzhiyun if (!ret) {
70*4882a593Smuzhiyun ret = nouveau_fence_wait(fence, false, false);
71*4882a593Smuzhiyun nouveau_fence_unref(&fence);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (ret) {
75*4882a593Smuzhiyun NV_PRINTK(err, cli, "failed to idle channel %d [%s]\n",
76*4882a593Smuzhiyun chan->chid, nvxx_client(&cli->base)->name);
77*4882a593Smuzhiyun return ret;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun void
nouveau_channel_del(struct nouveau_channel ** pchan)84*4882a593Smuzhiyun nouveau_channel_del(struct nouveau_channel **pchan)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct nouveau_channel *chan = *pchan;
87*4882a593Smuzhiyun if (chan) {
88*4882a593Smuzhiyun struct nouveau_cli *cli = (void *)chan->user.client;
89*4882a593Smuzhiyun bool super;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (cli) {
92*4882a593Smuzhiyun super = cli->base.super;
93*4882a593Smuzhiyun cli->base.super = true;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (chan->fence)
97*4882a593Smuzhiyun nouveau_fence(chan->drm)->context_del(chan);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (cli)
100*4882a593Smuzhiyun nouveau_svmm_part(chan->vmm->svmm, chan->inst);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun nvif_object_dtor(&chan->nvsw);
103*4882a593Smuzhiyun nvif_object_dtor(&chan->gart);
104*4882a593Smuzhiyun nvif_object_dtor(&chan->vram);
105*4882a593Smuzhiyun nvif_notify_dtor(&chan->kill);
106*4882a593Smuzhiyun nvif_object_dtor(&chan->user);
107*4882a593Smuzhiyun nvif_object_dtor(&chan->push.ctxdma);
108*4882a593Smuzhiyun nouveau_vma_del(&chan->push.vma);
109*4882a593Smuzhiyun nouveau_bo_unmap(chan->push.buffer);
110*4882a593Smuzhiyun if (chan->push.buffer && chan->push.buffer->pin_refcnt)
111*4882a593Smuzhiyun nouveau_bo_unpin(chan->push.buffer);
112*4882a593Smuzhiyun nouveau_bo_ref(NULL, &chan->push.buffer);
113*4882a593Smuzhiyun kfree(chan);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (cli)
116*4882a593Smuzhiyun cli->base.super = super;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun *pchan = NULL;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static void
nouveau_channel_kick(struct nvif_push * push)122*4882a593Smuzhiyun nouveau_channel_kick(struct nvif_push *push)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct nouveau_channel *chan = container_of(push, typeof(*chan), chan._push);
125*4882a593Smuzhiyun chan->dma.cur = chan->dma.cur + (chan->chan._push.cur - chan->chan._push.bgn);
126*4882a593Smuzhiyun FIRE_RING(chan);
127*4882a593Smuzhiyun chan->chan._push.bgn = chan->chan._push.cur;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static int
nouveau_channel_wait(struct nvif_push * push,u32 size)131*4882a593Smuzhiyun nouveau_channel_wait(struct nvif_push *push, u32 size)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct nouveau_channel *chan = container_of(push, typeof(*chan), chan._push);
134*4882a593Smuzhiyun int ret;
135*4882a593Smuzhiyun chan->dma.cur = chan->dma.cur + (chan->chan._push.cur - chan->chan._push.bgn);
136*4882a593Smuzhiyun ret = RING_SPACE(chan, size);
137*4882a593Smuzhiyun if (ret == 0) {
138*4882a593Smuzhiyun chan->chan._push.bgn = chan->chan._push.mem.object.map.ptr;
139*4882a593Smuzhiyun chan->chan._push.bgn = chan->chan._push.bgn + chan->dma.cur;
140*4882a593Smuzhiyun chan->chan._push.cur = chan->chan._push.bgn;
141*4882a593Smuzhiyun chan->chan._push.end = chan->chan._push.bgn + size;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun return ret;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static int
nouveau_channel_prep(struct nouveau_drm * drm,struct nvif_device * device,u32 size,struct nouveau_channel ** pchan)147*4882a593Smuzhiyun nouveau_channel_prep(struct nouveau_drm *drm, struct nvif_device *device,
148*4882a593Smuzhiyun u32 size, struct nouveau_channel **pchan)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct nouveau_cli *cli = (void *)device->object.client;
151*4882a593Smuzhiyun struct nv_dma_v0 args = {};
152*4882a593Smuzhiyun struct nouveau_channel *chan;
153*4882a593Smuzhiyun u32 target;
154*4882a593Smuzhiyun int ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun chan = *pchan = kzalloc(sizeof(*chan), GFP_KERNEL);
157*4882a593Smuzhiyun if (!chan)
158*4882a593Smuzhiyun return -ENOMEM;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun chan->device = device;
161*4882a593Smuzhiyun chan->drm = drm;
162*4882a593Smuzhiyun chan->vmm = cli->svm.cli ? &cli->svm : &cli->vmm;
163*4882a593Smuzhiyun atomic_set(&chan->killed, 0);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* allocate memory for dma push buffer */
166*4882a593Smuzhiyun target = NOUVEAU_GEM_DOMAIN_GART | NOUVEAU_GEM_DOMAIN_COHERENT;
167*4882a593Smuzhiyun if (nouveau_vram_pushbuf)
168*4882a593Smuzhiyun target = NOUVEAU_GEM_DOMAIN_VRAM;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun ret = nouveau_bo_new(cli, size, 0, target, 0, 0, NULL, NULL,
171*4882a593Smuzhiyun &chan->push.buffer);
172*4882a593Smuzhiyun if (ret == 0) {
173*4882a593Smuzhiyun ret = nouveau_bo_pin(chan->push.buffer, target, false);
174*4882a593Smuzhiyun if (ret == 0)
175*4882a593Smuzhiyun ret = nouveau_bo_map(chan->push.buffer);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (ret) {
179*4882a593Smuzhiyun nouveau_channel_del(pchan);
180*4882a593Smuzhiyun return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun chan->chan._push.mem.object.parent = cli->base.object.parent;
184*4882a593Smuzhiyun chan->chan._push.mem.object.client = &cli->base;
185*4882a593Smuzhiyun chan->chan._push.mem.object.name = "chanPush";
186*4882a593Smuzhiyun chan->chan._push.mem.object.map.ptr = chan->push.buffer->kmap.virtual;
187*4882a593Smuzhiyun chan->chan._push.wait = nouveau_channel_wait;
188*4882a593Smuzhiyun chan->chan._push.kick = nouveau_channel_kick;
189*4882a593Smuzhiyun chan->chan.push = &chan->chan._push;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* create dma object covering the *entire* memory space that the
192*4882a593Smuzhiyun * pushbuf lives in, this is because the GEM code requires that
193*4882a593Smuzhiyun * we be able to call out to other (indirect) push buffers
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun chan->push.addr = chan->push.buffer->offset;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
198*4882a593Smuzhiyun ret = nouveau_vma_new(chan->push.buffer, chan->vmm,
199*4882a593Smuzhiyun &chan->push.vma);
200*4882a593Smuzhiyun if (ret) {
201*4882a593Smuzhiyun nouveau_channel_del(pchan);
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun chan->push.addr = chan->push.vma->addr;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (device->info.family >= NV_DEVICE_INFO_V0_FERMI)
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_VM;
211*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_VM;
212*4882a593Smuzhiyun args.start = 0;
213*4882a593Smuzhiyun args.limit = chan->vmm->vmm.limit - 1;
214*4882a593Smuzhiyun } else
215*4882a593Smuzhiyun if (chan->push.buffer->bo.mem.mem_type == TTM_PL_VRAM) {
216*4882a593Smuzhiyun if (device->info.family == NV_DEVICE_INFO_V0_TNT) {
217*4882a593Smuzhiyun /* nv04 vram pushbuf hack, retarget to its location in
218*4882a593Smuzhiyun * the framebuffer bar rather than direct vram access..
219*4882a593Smuzhiyun * nfi why this exists, it came from the -nv ddx.
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_PCI;
222*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_RDWR;
223*4882a593Smuzhiyun args.start = nvxx_device(device)->func->
224*4882a593Smuzhiyun resource_addr(nvxx_device(device), 1);
225*4882a593Smuzhiyun args.limit = args.start + device->info.ram_user - 1;
226*4882a593Smuzhiyun } else {
227*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_VRAM;
228*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_RDWR;
229*4882a593Smuzhiyun args.start = 0;
230*4882a593Smuzhiyun args.limit = device->info.ram_user - 1;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun } else {
233*4882a593Smuzhiyun if (chan->drm->agp.bridge) {
234*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_AGP;
235*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_RDWR;
236*4882a593Smuzhiyun args.start = chan->drm->agp.base;
237*4882a593Smuzhiyun args.limit = chan->drm->agp.base +
238*4882a593Smuzhiyun chan->drm->agp.size - 1;
239*4882a593Smuzhiyun } else {
240*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_VM;
241*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_RDWR;
242*4882a593Smuzhiyun args.start = 0;
243*4882a593Smuzhiyun args.limit = chan->vmm->vmm.limit - 1;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun ret = nvif_object_ctor(&device->object, "abi16PushCtxDma", 0,
248*4882a593Smuzhiyun NV_DMA_FROM_MEMORY, &args, sizeof(args),
249*4882a593Smuzhiyun &chan->push.ctxdma);
250*4882a593Smuzhiyun if (ret) {
251*4882a593Smuzhiyun nouveau_channel_del(pchan);
252*4882a593Smuzhiyun return ret;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static int
nouveau_channel_ind(struct nouveau_drm * drm,struct nvif_device * device,u64 runlist,bool priv,struct nouveau_channel ** pchan)259*4882a593Smuzhiyun nouveau_channel_ind(struct nouveau_drm *drm, struct nvif_device *device,
260*4882a593Smuzhiyun u64 runlist, bool priv, struct nouveau_channel **pchan)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun static const u16 oclasses[] = { TURING_CHANNEL_GPFIFO_A,
263*4882a593Smuzhiyun VOLTA_CHANNEL_GPFIFO_A,
264*4882a593Smuzhiyun PASCAL_CHANNEL_GPFIFO_A,
265*4882a593Smuzhiyun MAXWELL_CHANNEL_GPFIFO_A,
266*4882a593Smuzhiyun KEPLER_CHANNEL_GPFIFO_B,
267*4882a593Smuzhiyun KEPLER_CHANNEL_GPFIFO_A,
268*4882a593Smuzhiyun FERMI_CHANNEL_GPFIFO,
269*4882a593Smuzhiyun G82_CHANNEL_GPFIFO,
270*4882a593Smuzhiyun NV50_CHANNEL_GPFIFO,
271*4882a593Smuzhiyun 0 };
272*4882a593Smuzhiyun const u16 *oclass = oclasses;
273*4882a593Smuzhiyun union {
274*4882a593Smuzhiyun struct nv50_channel_gpfifo_v0 nv50;
275*4882a593Smuzhiyun struct fermi_channel_gpfifo_v0 fermi;
276*4882a593Smuzhiyun struct kepler_channel_gpfifo_a_v0 kepler;
277*4882a593Smuzhiyun struct volta_channel_gpfifo_a_v0 volta;
278*4882a593Smuzhiyun } args;
279*4882a593Smuzhiyun struct nouveau_channel *chan;
280*4882a593Smuzhiyun u32 size;
281*4882a593Smuzhiyun int ret;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* allocate dma push buffer */
284*4882a593Smuzhiyun ret = nouveau_channel_prep(drm, device, 0x12000, &chan);
285*4882a593Smuzhiyun *pchan = chan;
286*4882a593Smuzhiyun if (ret)
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* create channel object */
290*4882a593Smuzhiyun do {
291*4882a593Smuzhiyun if (oclass[0] >= VOLTA_CHANNEL_GPFIFO_A) {
292*4882a593Smuzhiyun args.volta.version = 0;
293*4882a593Smuzhiyun args.volta.ilength = 0x02000;
294*4882a593Smuzhiyun args.volta.ioffset = 0x10000 + chan->push.addr;
295*4882a593Smuzhiyun args.volta.runlist = runlist;
296*4882a593Smuzhiyun args.volta.vmm = nvif_handle(&chan->vmm->vmm.object);
297*4882a593Smuzhiyun args.volta.priv = priv;
298*4882a593Smuzhiyun size = sizeof(args.volta);
299*4882a593Smuzhiyun } else
300*4882a593Smuzhiyun if (oclass[0] >= KEPLER_CHANNEL_GPFIFO_A) {
301*4882a593Smuzhiyun args.kepler.version = 0;
302*4882a593Smuzhiyun args.kepler.ilength = 0x02000;
303*4882a593Smuzhiyun args.kepler.ioffset = 0x10000 + chan->push.addr;
304*4882a593Smuzhiyun args.kepler.runlist = runlist;
305*4882a593Smuzhiyun args.kepler.vmm = nvif_handle(&chan->vmm->vmm.object);
306*4882a593Smuzhiyun args.kepler.priv = priv;
307*4882a593Smuzhiyun size = sizeof(args.kepler);
308*4882a593Smuzhiyun } else
309*4882a593Smuzhiyun if (oclass[0] >= FERMI_CHANNEL_GPFIFO) {
310*4882a593Smuzhiyun args.fermi.version = 0;
311*4882a593Smuzhiyun args.fermi.ilength = 0x02000;
312*4882a593Smuzhiyun args.fermi.ioffset = 0x10000 + chan->push.addr;
313*4882a593Smuzhiyun args.fermi.vmm = nvif_handle(&chan->vmm->vmm.object);
314*4882a593Smuzhiyun size = sizeof(args.fermi);
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun args.nv50.version = 0;
317*4882a593Smuzhiyun args.nv50.ilength = 0x02000;
318*4882a593Smuzhiyun args.nv50.ioffset = 0x10000 + chan->push.addr;
319*4882a593Smuzhiyun args.nv50.pushbuf = nvif_handle(&chan->push.ctxdma);
320*4882a593Smuzhiyun args.nv50.vmm = nvif_handle(&chan->vmm->vmm.object);
321*4882a593Smuzhiyun size = sizeof(args.nv50);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun ret = nvif_object_ctor(&device->object, "abi16ChanUser", 0,
325*4882a593Smuzhiyun *oclass++, &args, size, &chan->user);
326*4882a593Smuzhiyun if (ret == 0) {
327*4882a593Smuzhiyun if (chan->user.oclass >= VOLTA_CHANNEL_GPFIFO_A) {
328*4882a593Smuzhiyun chan->chid = args.volta.chid;
329*4882a593Smuzhiyun chan->inst = args.volta.inst;
330*4882a593Smuzhiyun chan->token = args.volta.token;
331*4882a593Smuzhiyun } else
332*4882a593Smuzhiyun if (chan->user.oclass >= KEPLER_CHANNEL_GPFIFO_A) {
333*4882a593Smuzhiyun chan->chid = args.kepler.chid;
334*4882a593Smuzhiyun chan->inst = args.kepler.inst;
335*4882a593Smuzhiyun } else
336*4882a593Smuzhiyun if (chan->user.oclass >= FERMI_CHANNEL_GPFIFO) {
337*4882a593Smuzhiyun chan->chid = args.fermi.chid;
338*4882a593Smuzhiyun } else {
339*4882a593Smuzhiyun chan->chid = args.nv50.chid;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun return ret;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun } while (*oclass);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun nouveau_channel_del(pchan);
346*4882a593Smuzhiyun return ret;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static int
nouveau_channel_dma(struct nouveau_drm * drm,struct nvif_device * device,struct nouveau_channel ** pchan)350*4882a593Smuzhiyun nouveau_channel_dma(struct nouveau_drm *drm, struct nvif_device *device,
351*4882a593Smuzhiyun struct nouveau_channel **pchan)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun static const u16 oclasses[] = { NV40_CHANNEL_DMA,
354*4882a593Smuzhiyun NV17_CHANNEL_DMA,
355*4882a593Smuzhiyun NV10_CHANNEL_DMA,
356*4882a593Smuzhiyun NV03_CHANNEL_DMA,
357*4882a593Smuzhiyun 0 };
358*4882a593Smuzhiyun const u16 *oclass = oclasses;
359*4882a593Smuzhiyun struct nv03_channel_dma_v0 args;
360*4882a593Smuzhiyun struct nouveau_channel *chan;
361*4882a593Smuzhiyun int ret;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* allocate dma push buffer */
364*4882a593Smuzhiyun ret = nouveau_channel_prep(drm, device, 0x10000, &chan);
365*4882a593Smuzhiyun *pchan = chan;
366*4882a593Smuzhiyun if (ret)
367*4882a593Smuzhiyun return ret;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* create channel object */
370*4882a593Smuzhiyun args.version = 0;
371*4882a593Smuzhiyun args.pushbuf = nvif_handle(&chan->push.ctxdma);
372*4882a593Smuzhiyun args.offset = chan->push.addr;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun do {
375*4882a593Smuzhiyun ret = nvif_object_ctor(&device->object, "abi16ChanUser", 0,
376*4882a593Smuzhiyun *oclass++, &args, sizeof(args),
377*4882a593Smuzhiyun &chan->user);
378*4882a593Smuzhiyun if (ret == 0) {
379*4882a593Smuzhiyun chan->chid = args.chid;
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun } while (ret && *oclass);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun nouveau_channel_del(pchan);
385*4882a593Smuzhiyun return ret;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static int
nouveau_channel_init(struct nouveau_channel * chan,u32 vram,u32 gart)389*4882a593Smuzhiyun nouveau_channel_init(struct nouveau_channel *chan, u32 vram, u32 gart)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun struct nvif_device *device = chan->device;
392*4882a593Smuzhiyun struct nouveau_drm *drm = chan->drm;
393*4882a593Smuzhiyun struct nv_dma_v0 args = {};
394*4882a593Smuzhiyun int ret, i;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun nvif_object_map(&chan->user, NULL, 0);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (chan->user.oclass >= FERMI_CHANNEL_GPFIFO) {
399*4882a593Smuzhiyun ret = nvif_notify_ctor(&chan->user, "abi16ChanKilled",
400*4882a593Smuzhiyun nouveau_channel_killed,
401*4882a593Smuzhiyun true, NV906F_V0_NTFY_KILLED,
402*4882a593Smuzhiyun NULL, 0, 0, &chan->kill);
403*4882a593Smuzhiyun if (ret == 0)
404*4882a593Smuzhiyun ret = nvif_notify_get(&chan->kill);
405*4882a593Smuzhiyun if (ret) {
406*4882a593Smuzhiyun NV_ERROR(drm, "Failed to request channel kill "
407*4882a593Smuzhiyun "notification: %d\n", ret);
408*4882a593Smuzhiyun return ret;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* allocate dma objects to cover all allowed vram, and gart */
413*4882a593Smuzhiyun if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
414*4882a593Smuzhiyun if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
415*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_VM;
416*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_VM;
417*4882a593Smuzhiyun args.start = 0;
418*4882a593Smuzhiyun args.limit = chan->vmm->vmm.limit - 1;
419*4882a593Smuzhiyun } else {
420*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_VRAM;
421*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_RDWR;
422*4882a593Smuzhiyun args.start = 0;
423*4882a593Smuzhiyun args.limit = device->info.ram_user - 1;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun ret = nvif_object_ctor(&chan->user, "abi16ChanVramCtxDma", vram,
427*4882a593Smuzhiyun NV_DMA_IN_MEMORY, &args, sizeof(args),
428*4882a593Smuzhiyun &chan->vram);
429*4882a593Smuzhiyun if (ret)
430*4882a593Smuzhiyun return ret;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
433*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_VM;
434*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_VM;
435*4882a593Smuzhiyun args.start = 0;
436*4882a593Smuzhiyun args.limit = chan->vmm->vmm.limit - 1;
437*4882a593Smuzhiyun } else
438*4882a593Smuzhiyun if (chan->drm->agp.bridge) {
439*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_AGP;
440*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_RDWR;
441*4882a593Smuzhiyun args.start = chan->drm->agp.base;
442*4882a593Smuzhiyun args.limit = chan->drm->agp.base +
443*4882a593Smuzhiyun chan->drm->agp.size - 1;
444*4882a593Smuzhiyun } else {
445*4882a593Smuzhiyun args.target = NV_DMA_V0_TARGET_VM;
446*4882a593Smuzhiyun args.access = NV_DMA_V0_ACCESS_RDWR;
447*4882a593Smuzhiyun args.start = 0;
448*4882a593Smuzhiyun args.limit = chan->vmm->vmm.limit - 1;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun ret = nvif_object_ctor(&chan->user, "abi16ChanGartCtxDma", gart,
452*4882a593Smuzhiyun NV_DMA_IN_MEMORY, &args, sizeof(args),
453*4882a593Smuzhiyun &chan->gart);
454*4882a593Smuzhiyun if (ret)
455*4882a593Smuzhiyun return ret;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun /* initialise dma tracking parameters */
459*4882a593Smuzhiyun switch (chan->user.oclass & 0x00ff) {
460*4882a593Smuzhiyun case 0x006b:
461*4882a593Smuzhiyun case 0x006e:
462*4882a593Smuzhiyun chan->user_put = 0x40;
463*4882a593Smuzhiyun chan->user_get = 0x44;
464*4882a593Smuzhiyun chan->dma.max = (0x10000 / 4) - 2;
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun default:
467*4882a593Smuzhiyun chan->user_put = 0x40;
468*4882a593Smuzhiyun chan->user_get = 0x44;
469*4882a593Smuzhiyun chan->user_get_hi = 0x60;
470*4882a593Smuzhiyun chan->dma.ib_base = 0x10000 / 4;
471*4882a593Smuzhiyun chan->dma.ib_max = (0x02000 / 8) - 1;
472*4882a593Smuzhiyun chan->dma.ib_put = 0;
473*4882a593Smuzhiyun chan->dma.ib_free = chan->dma.ib_max - chan->dma.ib_put;
474*4882a593Smuzhiyun chan->dma.max = chan->dma.ib_base;
475*4882a593Smuzhiyun break;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun chan->dma.put = 0;
479*4882a593Smuzhiyun chan->dma.cur = chan->dma.put;
480*4882a593Smuzhiyun chan->dma.free = chan->dma.max - chan->dma.cur;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun ret = PUSH_WAIT(chan->chan.push, NOUVEAU_DMA_SKIPS);
483*4882a593Smuzhiyun if (ret)
484*4882a593Smuzhiyun return ret;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
487*4882a593Smuzhiyun PUSH_DATA(chan->chan.push, 0x00000000);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* allocate software object class (used for fences on <= nv05) */
490*4882a593Smuzhiyun if (device->info.family < NV_DEVICE_INFO_V0_CELSIUS) {
491*4882a593Smuzhiyun ret = nvif_object_ctor(&chan->user, "abi16NvswFence", 0x006e,
492*4882a593Smuzhiyun NVIF_CLASS_SW_NV04,
493*4882a593Smuzhiyun NULL, 0, &chan->nvsw);
494*4882a593Smuzhiyun if (ret)
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun ret = PUSH_WAIT(chan->chan.push, 2);
498*4882a593Smuzhiyun if (ret)
499*4882a593Smuzhiyun return ret;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun PUSH_NVSQ(chan->chan.push, NV_SW, 0x0000, chan->nvsw.handle);
502*4882a593Smuzhiyun PUSH_KICK(chan->chan.push);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* initialise synchronisation */
506*4882a593Smuzhiyun return nouveau_fence(chan->drm)->context_new(chan);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun int
nouveau_channel_new(struct nouveau_drm * drm,struct nvif_device * device,u32 arg0,u32 arg1,bool priv,struct nouveau_channel ** pchan)510*4882a593Smuzhiyun nouveau_channel_new(struct nouveau_drm *drm, struct nvif_device *device,
511*4882a593Smuzhiyun u32 arg0, u32 arg1, bool priv,
512*4882a593Smuzhiyun struct nouveau_channel **pchan)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct nouveau_cli *cli = (void *)device->object.client;
515*4882a593Smuzhiyun bool super;
516*4882a593Smuzhiyun int ret;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* hack until fencenv50 is fixed, and agp access relaxed */
519*4882a593Smuzhiyun super = cli->base.super;
520*4882a593Smuzhiyun cli->base.super = true;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun ret = nouveau_channel_ind(drm, device, arg0, priv, pchan);
523*4882a593Smuzhiyun if (ret) {
524*4882a593Smuzhiyun NV_PRINTK(dbg, cli, "ib channel create, %d\n", ret);
525*4882a593Smuzhiyun ret = nouveau_channel_dma(drm, device, pchan);
526*4882a593Smuzhiyun if (ret) {
527*4882a593Smuzhiyun NV_PRINTK(dbg, cli, "dma channel create, %d\n", ret);
528*4882a593Smuzhiyun goto done;
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun ret = nouveau_channel_init(*pchan, arg0, arg1);
533*4882a593Smuzhiyun if (ret) {
534*4882a593Smuzhiyun NV_PRINTK(err, cli, "channel failed to initialise, %d\n", ret);
535*4882a593Smuzhiyun nouveau_channel_del(pchan);
536*4882a593Smuzhiyun goto done;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun ret = nouveau_svmm_join((*pchan)->vmm->svmm, (*pchan)->inst);
540*4882a593Smuzhiyun if (ret)
541*4882a593Smuzhiyun nouveau_channel_del(pchan);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun done:
544*4882a593Smuzhiyun cli->base.super = super;
545*4882a593Smuzhiyun return ret;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun int
nouveau_channels_init(struct nouveau_drm * drm)549*4882a593Smuzhiyun nouveau_channels_init(struct nouveau_drm *drm)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct {
552*4882a593Smuzhiyun struct nv_device_info_v1 m;
553*4882a593Smuzhiyun struct {
554*4882a593Smuzhiyun struct nv_device_info_v1_data channels;
555*4882a593Smuzhiyun } v;
556*4882a593Smuzhiyun } args = {
557*4882a593Smuzhiyun .m.version = 1,
558*4882a593Smuzhiyun .m.count = sizeof(args.v) / sizeof(args.v.channels),
559*4882a593Smuzhiyun .v.channels.mthd = NV_DEVICE_FIFO_CHANNELS,
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun struct nvif_object *device = &drm->client.device.object;
562*4882a593Smuzhiyun int ret;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun ret = nvif_object_mthd(device, NV_DEVICE_V0_INFO, &args, sizeof(args));
565*4882a593Smuzhiyun if (ret || args.v.channels.mthd == NV_DEVICE_INFO_INVALID)
566*4882a593Smuzhiyun return -ENODEV;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun drm->chan.nr = args.v.channels.data;
569*4882a593Smuzhiyun drm->chan.context_base = dma_fence_context_alloc(drm->chan.nr);
570*4882a593Smuzhiyun return 0;
571*4882a593Smuzhiyun }
572