1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2018 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #include "wndw.h"
23*4882a593Smuzhiyun #include "atom.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
26*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
27*4882a593Smuzhiyun #include <nouveau_bo.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <nvif/clc37e.h>
30*4882a593Smuzhiyun #include <nvif/pushc37b.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <nvhw/class/clc57e.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static int
wndwc57e_image_set(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw)35*4882a593Smuzhiyun wndwc57e_image_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct nvif_push *push = wndw->wndw.push;
38*4882a593Smuzhiyun int ret;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 17)))
41*4882a593Smuzhiyun return ret;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_PRESENT_CONTROL,
44*4882a593Smuzhiyun NVVAL(NVC57E, SET_PRESENT_CONTROL, MIN_PRESENT_INTERVAL, asyw->image.interval) |
45*4882a593Smuzhiyun NVVAL(NVC57E, SET_PRESENT_CONTROL, BEGIN_MODE, asyw->image.mode) |
46*4882a593Smuzhiyun NVDEF(NVC57E, SET_PRESENT_CONTROL, TIMESTAMP_MODE, DISABLE));
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_SIZE,
49*4882a593Smuzhiyun NVVAL(NVC57E, SET_SIZE, WIDTH, asyw->image.w) |
50*4882a593Smuzhiyun NVVAL(NVC57E, SET_SIZE, HEIGHT, asyw->image.h),
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun SET_STORAGE,
53*4882a593Smuzhiyun NVVAL(NVC57E, SET_STORAGE, BLOCK_HEIGHT, asyw->image.blockh) |
54*4882a593Smuzhiyun NVVAL(NVC57E, SET_STORAGE, MEMORY_LAYOUT, asyw->image.layout),
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun SET_PARAMS,
57*4882a593Smuzhiyun NVVAL(NVC57E, SET_PARAMS, FORMAT, asyw->image.format) |
58*4882a593Smuzhiyun NVDEF(NVC57E, SET_PARAMS, CLAMP_BEFORE_BLEND, DISABLE) |
59*4882a593Smuzhiyun NVDEF(NVC57E, SET_PARAMS, SWAP_UV, DISABLE) |
60*4882a593Smuzhiyun NVDEF(NVC57E, SET_PARAMS, FMT_ROUNDING_MODE, ROUND_TO_NEAREST),
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun SET_PLANAR_STORAGE(0),
63*4882a593Smuzhiyun NVVAL(NVC57E, SET_PLANAR_STORAGE, PITCH, asyw->image.blocks[0]) |
64*4882a593Smuzhiyun NVVAL(NVC57E, SET_PLANAR_STORAGE, PITCH, asyw->image.pitch[0] >> 6));
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_CONTEXT_DMA_ISO(0), asyw->image.handle, 1);
67*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_OFFSET(0), asyw->image.offset[0] >> 8);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_POINT_IN(0),
70*4882a593Smuzhiyun NVVAL(NVC57E, SET_POINT_IN, X, asyw->state.src_x >> 16) |
71*4882a593Smuzhiyun NVVAL(NVC57E, SET_POINT_IN, Y, asyw->state.src_y >> 16));
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_SIZE_IN,
74*4882a593Smuzhiyun NVVAL(NVC57E, SET_SIZE_IN, WIDTH, asyw->state.src_w >> 16) |
75*4882a593Smuzhiyun NVVAL(NVC57E, SET_SIZE_IN, HEIGHT, asyw->state.src_h >> 16));
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_SIZE_OUT,
78*4882a593Smuzhiyun NVVAL(NVC57E, SET_SIZE_OUT, WIDTH, asyw->state.crtc_w) |
79*4882a593Smuzhiyun NVVAL(NVC57E, SET_SIZE_OUT, HEIGHT, asyw->state.crtc_h));
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static int
wndwc57e_csc_clr(struct nv50_wndw * wndw)84*4882a593Smuzhiyun wndwc57e_csc_clr(struct nv50_wndw *wndw)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct nvif_push *push = wndw->wndw.push;
87*4882a593Smuzhiyun const u32 identity[12] = {
88*4882a593Smuzhiyun 0x00010000, 0x00000000, 0x00000000, 0x00000000,
89*4882a593Smuzhiyun 0x00000000, 0x00010000, 0x00000000, 0x00000000,
90*4882a593Smuzhiyun 0x00000000, 0x00000000, 0x00010000, 0x00000000,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun int ret;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 1 + ARRAY_SIZE(identity))))
95*4882a593Smuzhiyun return ret;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_FMT_COEFFICIENT_C00, identity, ARRAY_SIZE(identity));
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static int
wndwc57e_csc_set(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw)102*4882a593Smuzhiyun wndwc57e_csc_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct nvif_push *push = wndw->wndw.push;
105*4882a593Smuzhiyun int ret;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 13)))
108*4882a593Smuzhiyun return ret;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_FMT_COEFFICIENT_C00, asyw->csc.matrix, 12);
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static int
wndwc57e_ilut_clr(struct nv50_wndw * wndw)115*4882a593Smuzhiyun wndwc57e_ilut_clr(struct nv50_wndw *wndw)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct nvif_push *push = wndw->wndw.push;
118*4882a593Smuzhiyun int ret;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 2)))
121*4882a593Smuzhiyun return ret;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_CONTEXT_DMA_ILUT, 0x00000000);
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static int
wndwc57e_ilut_set(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw)128*4882a593Smuzhiyun wndwc57e_ilut_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct nvif_push *push = wndw->wndw.push;
131*4882a593Smuzhiyun int ret;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 4)))
134*4882a593Smuzhiyun return ret;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun PUSH_MTHD(push, NVC57E, SET_ILUT_CONTROL,
137*4882a593Smuzhiyun NVVAL(NVC57E, SET_ILUT_CONTROL, SIZE, asyw->xlut.i.size) |
138*4882a593Smuzhiyun NVVAL(NVC57E, SET_ILUT_CONTROL, MODE, asyw->xlut.i.mode) |
139*4882a593Smuzhiyun NVVAL(NVC57E, SET_ILUT_CONTROL, INTERPOLATE, asyw->xlut.i.output_mode),
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun SET_CONTEXT_DMA_ILUT, asyw->xlut.handle,
142*4882a593Smuzhiyun SET_OFFSET_ILUT, asyw->xlut.i.offset >> 8);
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static u16
fixedU0_16_FP16(u16 fixed)147*4882a593Smuzhiyun fixedU0_16_FP16(u16 fixed)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun int sign = 0, exp = 0, man = 0;
150*4882a593Smuzhiyun if (fixed) {
151*4882a593Smuzhiyun while (--exp && !(fixed & 0x8000))
152*4882a593Smuzhiyun fixed <<= 1;
153*4882a593Smuzhiyun man = ((fixed << 1) & 0xffc0) >> 6;
154*4882a593Smuzhiyun exp += 15;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun return (sign << 15) | (exp << 10) | man;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun static void
wndwc57e_ilut_load(struct drm_color_lut * in,int size,void __iomem * mem)160*4882a593Smuzhiyun wndwc57e_ilut_load(struct drm_color_lut *in, int size, void __iomem *mem)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun memset_io(mem, 0x00, 0x20); /* VSS header. */
163*4882a593Smuzhiyun mem += 0x20;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun for (; size--; in++, mem += 0x08) {
166*4882a593Smuzhiyun u16 r = fixedU0_16_FP16(drm_color_lut_extract(in-> red, 16));
167*4882a593Smuzhiyun u16 g = fixedU0_16_FP16(drm_color_lut_extract(in->green, 16));
168*4882a593Smuzhiyun u16 b = fixedU0_16_FP16(drm_color_lut_extract(in-> blue, 16));
169*4882a593Smuzhiyun writew(r, mem + 0);
170*4882a593Smuzhiyun writew(g, mem + 2);
171*4882a593Smuzhiyun writew(b, mem + 4);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* INTERPOLATE modes require a "next" entry to interpolate with,
175*4882a593Smuzhiyun * so we replicate the last entry to deal with this for now.
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun writew(readw(mem - 8), mem + 0);
178*4882a593Smuzhiyun writew(readw(mem - 6), mem + 2);
179*4882a593Smuzhiyun writew(readw(mem - 4), mem + 4);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static bool
wndwc57e_ilut(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw,int size)183*4882a593Smuzhiyun wndwc57e_ilut(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw, int size)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun if (size = size ? size : 1024, size != 256 && size != 1024)
186*4882a593Smuzhiyun return false;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (size == 256)
189*4882a593Smuzhiyun asyw->xlut.i.mode = NVC57E_SET_ILUT_CONTROL_MODE_DIRECT8;
190*4882a593Smuzhiyun else
191*4882a593Smuzhiyun asyw->xlut.i.mode = NVC57E_SET_ILUT_CONTROL_MODE_DIRECT10;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun asyw->xlut.i.size = 4 /* VSS header. */ + size + 1 /* Entries. */;
194*4882a593Smuzhiyun asyw->xlut.i.output_mode = NVC57E_SET_ILUT_CONTROL_INTERPOLATE_DISABLE;
195*4882a593Smuzhiyun asyw->xlut.i.load = wndwc57e_ilut_load;
196*4882a593Smuzhiyun return true;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /****************************************************************
200*4882a593Smuzhiyun * Log2(block height) ----------------------------+ *
201*4882a593Smuzhiyun * Page Kind ----------------------------------+ | *
202*4882a593Smuzhiyun * Gob Height/Page Kind Generation ------+ | | *
203*4882a593Smuzhiyun * Sector layout -------+ | | | *
204*4882a593Smuzhiyun * Compression ------+ | | | | */
205*4882a593Smuzhiyun const u64 wndwc57e_modifiers[] = { /* | | | | | */
206*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 2, 0x06, 0),
207*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 2, 0x06, 1),
208*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 2, 0x06, 2),
209*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 2, 0x06, 3),
210*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 2, 0x06, 4),
211*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 2, 0x06, 5),
212*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
213*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const struct nv50_wndw_func
217*4882a593Smuzhiyun wndwc57e = {
218*4882a593Smuzhiyun .acquire = wndwc37e_acquire,
219*4882a593Smuzhiyun .release = wndwc37e_release,
220*4882a593Smuzhiyun .sema_set = wndwc37e_sema_set,
221*4882a593Smuzhiyun .sema_clr = wndwc37e_sema_clr,
222*4882a593Smuzhiyun .ntfy_set = wndwc37e_ntfy_set,
223*4882a593Smuzhiyun .ntfy_clr = wndwc37e_ntfy_clr,
224*4882a593Smuzhiyun .ntfy_reset = corec37d_ntfy_init,
225*4882a593Smuzhiyun .ntfy_wait_begun = base507c_ntfy_wait_begun,
226*4882a593Smuzhiyun .ilut = wndwc57e_ilut,
227*4882a593Smuzhiyun .ilut_identity = true,
228*4882a593Smuzhiyun .ilut_size = 1024,
229*4882a593Smuzhiyun .xlut_set = wndwc57e_ilut_set,
230*4882a593Smuzhiyun .xlut_clr = wndwc57e_ilut_clr,
231*4882a593Smuzhiyun .csc = base907c_csc,
232*4882a593Smuzhiyun .csc_set = wndwc57e_csc_set,
233*4882a593Smuzhiyun .csc_clr = wndwc57e_csc_clr,
234*4882a593Smuzhiyun .image_set = wndwc57e_image_set,
235*4882a593Smuzhiyun .image_clr = wndwc37e_image_clr,
236*4882a593Smuzhiyun .blend_set = wndwc37e_blend_set,
237*4882a593Smuzhiyun .update = wndwc37e_update,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun int
wndwc57e_new(struct nouveau_drm * drm,enum drm_plane_type type,int index,s32 oclass,struct nv50_wndw ** pwndw)241*4882a593Smuzhiyun wndwc57e_new(struct nouveau_drm *drm, enum drm_plane_type type, int index,
242*4882a593Smuzhiyun s32 oclass, struct nv50_wndw **pwndw)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun return wndwc37e_new_(&wndwc57e, drm, type, index, oclass,
245*4882a593Smuzhiyun BIT(index >> 1), pwndw);
246*4882a593Smuzhiyun }
247