1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2018 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #include <drm/drm_connector.h>
23*4882a593Smuzhiyun #include <drm/drm_mode_config.h>
24*4882a593Smuzhiyun #include <drm/drm_vblank.h>
25*4882a593Smuzhiyun #include "nouveau_drv.h"
26*4882a593Smuzhiyun #include "nouveau_bios.h"
27*4882a593Smuzhiyun #include "nouveau_connector.h"
28*4882a593Smuzhiyun #include "head.h"
29*4882a593Smuzhiyun #include "core.h"
30*4882a593Smuzhiyun #include "crc.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <nvif/push507c.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <nvhw/class/cl907d.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun int
head907d_or(struct nv50_head * head,struct nv50_head_atom * asyh)37*4882a593Smuzhiyun head907d_or(struct nv50_head *head, struct nv50_head_atom *asyh)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
40*4882a593Smuzhiyun const int i = head->base.index;
41*4882a593Smuzhiyun int ret;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 3)))
44*4882a593Smuzhiyun return ret;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTROL_OUTPUT_RESOURCE(i),
47*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_OUTPUT_RESOURCE, CRC_MODE, asyh->or.crc_raster) |
48*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_OUTPUT_RESOURCE, HSYNC_POLARITY, asyh->or.nhsync) |
49*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_OUTPUT_RESOURCE, VSYNC_POLARITY, asyh->or.nvsync) |
50*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_OUTPUT_RESOURCE, PIXEL_DEPTH, asyh->or.depth),
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun HEAD_SET_CONTROL(i), 0x31ec6000 | head->base.index << 25 |
53*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL, STRUCTURE, asyh->mode.interlace));
54*4882a593Smuzhiyun return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun int
head907d_procamp(struct nv50_head * head,struct nv50_head_atom * asyh)58*4882a593Smuzhiyun head907d_procamp(struct nv50_head *head, struct nv50_head_atom *asyh)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
61*4882a593Smuzhiyun const int i = head->base.index;
62*4882a593Smuzhiyun int ret;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 2)))
65*4882a593Smuzhiyun return ret;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_PROCAMP(i),
68*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PROCAMP, COLOR_SPACE, RGB) |
69*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PROCAMP, CHROMA_LPF, AUTO) |
70*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_PROCAMP, SAT_COS, asyh->procamp.sat.cos) |
71*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_PROCAMP, SAT_SINE, asyh->procamp.sat.sin) |
72*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PROCAMP, DYNAMIC_RANGE, VESA) |
73*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PROCAMP, RANGE_COMPRESSION, DISABLE));
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static int
head907d_dither(struct nv50_head * head,struct nv50_head_atom * asyh)78*4882a593Smuzhiyun head907d_dither(struct nv50_head *head, struct nv50_head_atom *asyh)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
81*4882a593Smuzhiyun const int i = head->base.index;
82*4882a593Smuzhiyun int ret;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 2)))
85*4882a593Smuzhiyun return ret;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_DITHER_CONTROL(i),
88*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_DITHER_CONTROL, ENABLE, asyh->dither.enable) |
89*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_DITHER_CONTROL, BITS, asyh->dither.bits) |
90*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_DITHER_CONTROL, MODE, asyh->dither.mode) |
91*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_DITHER_CONTROL, PHASE, 0));
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun int
head907d_ovly(struct nv50_head * head,struct nv50_head_atom * asyh)96*4882a593Smuzhiyun head907d_ovly(struct nv50_head *head, struct nv50_head_atom *asyh)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
99*4882a593Smuzhiyun const int i = head->base.index;
100*4882a593Smuzhiyun u32 bounds = 0;
101*4882a593Smuzhiyun int ret;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (asyh->ovly.cpp) {
104*4882a593Smuzhiyun switch (asyh->ovly.cpp) {
105*4882a593Smuzhiyun case 8: bounds |= NVDEF(NV907D, HEAD_SET_OVERLAY_USAGE_BOUNDS, PIXEL_DEPTH, BPP_64); break;
106*4882a593Smuzhiyun case 4: bounds |= NVDEF(NV907D, HEAD_SET_OVERLAY_USAGE_BOUNDS, PIXEL_DEPTH, BPP_32); break;
107*4882a593Smuzhiyun case 2: bounds |= NVDEF(NV907D, HEAD_SET_OVERLAY_USAGE_BOUNDS, PIXEL_DEPTH, BPP_16); break;
108*4882a593Smuzhiyun default:
109*4882a593Smuzhiyun WARN_ON(1);
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun bounds |= NVDEF(NV907D, HEAD_SET_OVERLAY_USAGE_BOUNDS, USABLE, TRUE);
113*4882a593Smuzhiyun } else {
114*4882a593Smuzhiyun bounds |= NVDEF(NV907D, HEAD_SET_OVERLAY_USAGE_BOUNDS, PIXEL_DEPTH, BPP_16);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 2)))
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_OVERLAY_USAGE_BOUNDS(i), bounds);
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static int
head907d_base(struct nv50_head * head,struct nv50_head_atom * asyh)125*4882a593Smuzhiyun head907d_base(struct nv50_head *head, struct nv50_head_atom *asyh)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
128*4882a593Smuzhiyun const int i = head->base.index;
129*4882a593Smuzhiyun u32 bounds = 0;
130*4882a593Smuzhiyun int ret;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (asyh->base.cpp) {
133*4882a593Smuzhiyun switch (asyh->base.cpp) {
134*4882a593Smuzhiyun case 8: bounds |= NVDEF(NV907D, HEAD_SET_BASE_CHANNEL_USAGE_BOUNDS, PIXEL_DEPTH, BPP_64); break;
135*4882a593Smuzhiyun case 4: bounds |= NVDEF(NV907D, HEAD_SET_BASE_CHANNEL_USAGE_BOUNDS, PIXEL_DEPTH, BPP_32); break;
136*4882a593Smuzhiyun case 2: bounds |= NVDEF(NV907D, HEAD_SET_BASE_CHANNEL_USAGE_BOUNDS, PIXEL_DEPTH, BPP_16); break;
137*4882a593Smuzhiyun case 1: bounds |= NVDEF(NV907D, HEAD_SET_BASE_CHANNEL_USAGE_BOUNDS, PIXEL_DEPTH, BPP_8); break;
138*4882a593Smuzhiyun default:
139*4882a593Smuzhiyun WARN_ON(1);
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun bounds |= NVDEF(NV907D, HEAD_SET_BASE_CHANNEL_USAGE_BOUNDS, USABLE, TRUE);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 2)))
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_BASE_CHANNEL_USAGE_BOUNDS(i), bounds);
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun int
head907d_curs_clr(struct nv50_head * head)153*4882a593Smuzhiyun head907d_curs_clr(struct nv50_head *head)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
156*4882a593Smuzhiyun const int i = head->base.index;
157*4882a593Smuzhiyun int ret;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 4)))
160*4882a593Smuzhiyun return ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTROL_CURSOR(i),
163*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CONTROL_CURSOR, ENABLE, DISABLE) |
164*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CONTROL_CURSOR, FORMAT, A8R8G8B8) |
165*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CONTROL_CURSOR, SIZE, W64_H64));
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTEXT_DMA_CURSOR(i), 0x00000000);
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun int
head907d_curs_set(struct nv50_head * head,struct nv50_head_atom * asyh)172*4882a593Smuzhiyun head907d_curs_set(struct nv50_head *head, struct nv50_head_atom *asyh)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
175*4882a593Smuzhiyun const int i = head->base.index;
176*4882a593Smuzhiyun int ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 5)))
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTROL_CURSOR(i),
182*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CONTROL_CURSOR, ENABLE, ENABLE) |
183*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_CURSOR, FORMAT, asyh->curs.format) |
184*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_CURSOR, SIZE, asyh->curs.layout) |
185*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_CURSOR, HOT_SPOT_X, 0) |
186*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_CURSOR, HOT_SPOT_Y, 0) |
187*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CONTROL_CURSOR, COMPOSITION, ALPHA_BLEND),
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun HEAD_SET_OFFSET_CURSOR(i), asyh->curs.offset >> 8);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTEXT_DMA_CURSOR(i), asyh->curs.handle);
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun int
head907d_core_clr(struct nv50_head * head)196*4882a593Smuzhiyun head907d_core_clr(struct nv50_head *head)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
199*4882a593Smuzhiyun const int i = head->base.index;
200*4882a593Smuzhiyun int ret;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 2)))
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTEXT_DMAS_ISO(i), 0x00000000);
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun int
head907d_core_set(struct nv50_head * head,struct nv50_head_atom * asyh)210*4882a593Smuzhiyun head907d_core_set(struct nv50_head *head, struct nv50_head_atom *asyh)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
213*4882a593Smuzhiyun const int i = head->base.index;
214*4882a593Smuzhiyun int ret;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 9)))
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_OFFSET(i),
220*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_OFFSET, ORIGIN, asyh->core.offset >> 8));
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_SIZE(i),
223*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_SIZE, WIDTH, asyh->core.w) |
224*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_SIZE, HEIGHT, asyh->core.h),
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun HEAD_SET_STORAGE(i),
227*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_STORAGE, BLOCK_HEIGHT, asyh->core.blockh) |
228*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_STORAGE, PITCH, asyh->core.pitch >> 8) |
229*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_STORAGE, PITCH, asyh->core.blocks) |
230*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_STORAGE, MEMORY_LAYOUT, asyh->core.layout),
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun HEAD_SET_PARAMS(i),
233*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_PARAMS, FORMAT, asyh->core.format) |
234*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PARAMS, SUPER_SAMPLE, X1_AA) |
235*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PARAMS, GAMMA, LINEAR),
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun HEAD_SET_CONTEXT_DMAS_ISO(i),
238*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTEXT_DMAS_ISO, HANDLE, asyh->core.handle));
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_VIEWPORT_POINT_IN(i),
241*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_POINT_IN, X, asyh->core.x) |
242*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_POINT_IN, Y, asyh->core.y));
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun int
head907d_olut_clr(struct nv50_head * head)247*4882a593Smuzhiyun head907d_olut_clr(struct nv50_head *head)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
250*4882a593Smuzhiyun const int i = head->base.index;
251*4882a593Smuzhiyun int ret;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 4)))
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_OUTPUT_LUT_LO(i),
257*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_OUTPUT_LUT_LO, ENABLE, DISABLE));
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTEXT_DMA_LUT(i), 0x00000000);
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun int
head907d_olut_set(struct nv50_head * head,struct nv50_head_atom * asyh)264*4882a593Smuzhiyun head907d_olut_set(struct nv50_head *head, struct nv50_head_atom *asyh)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
267*4882a593Smuzhiyun const int i = head->base.index;
268*4882a593Smuzhiyun int ret;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 5)))
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_OUTPUT_LUT_LO(i),
274*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_OUTPUT_LUT_LO, ENABLE, ENABLE) |
275*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_OUTPUT_LUT_LO, MODE, asyh->olut.mode) |
276*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_OUTPUT_LUT_LO, NEVER_YIELD_TO_BASE, DISABLE),
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun HEAD_SET_OUTPUT_LUT_HI(i),
279*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_OUTPUT_LUT_HI, ORIGIN, asyh->olut.offset >> 8));
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTEXT_DMA_LUT(i), asyh->olut.handle);
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun void
head907d_olut_load(struct drm_color_lut * in,int size,void __iomem * mem)286*4882a593Smuzhiyun head907d_olut_load(struct drm_color_lut *in, int size, void __iomem *mem)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun for (; size--; in++, mem += 8) {
289*4882a593Smuzhiyun writew(drm_color_lut_extract(in-> red, 14) + 0x6000, mem + 0);
290*4882a593Smuzhiyun writew(drm_color_lut_extract(in->green, 14) + 0x6000, mem + 2);
291*4882a593Smuzhiyun writew(drm_color_lut_extract(in-> blue, 14) + 0x6000, mem + 4);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* INTERPOLATE modes require a "next" entry to interpolate with,
295*4882a593Smuzhiyun * so we replicate the last entry to deal with this for now.
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun writew(readw(mem - 8), mem + 0);
298*4882a593Smuzhiyun writew(readw(mem - 6), mem + 2);
299*4882a593Smuzhiyun writew(readw(mem - 4), mem + 4);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun bool
head907d_olut(struct nv50_head * head,struct nv50_head_atom * asyh,int size)303*4882a593Smuzhiyun head907d_olut(struct nv50_head *head, struct nv50_head_atom *asyh, int size)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun if (size != 256 && size != 1024)
306*4882a593Smuzhiyun return false;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (size == 1024)
309*4882a593Smuzhiyun asyh->olut.mode = NV907D_HEAD_SET_OUTPUT_LUT_LO_MODE_INTERPOLATE_1025_UNITY_RANGE;
310*4882a593Smuzhiyun else
311*4882a593Smuzhiyun asyh->olut.mode = NV907D_HEAD_SET_OUTPUT_LUT_LO_MODE_INTERPOLATE_257_UNITY_RANGE;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun asyh->olut.load = head907d_olut_load;
314*4882a593Smuzhiyun return true;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun int
head907d_mode(struct nv50_head * head,struct nv50_head_atom * asyh)318*4882a593Smuzhiyun head907d_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
321*4882a593Smuzhiyun struct nv50_head_mode *m = &asyh->mode;
322*4882a593Smuzhiyun const int i = head->base.index;
323*4882a593Smuzhiyun int ret;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 14)))
326*4882a593Smuzhiyun return ret;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_OVERSCAN_COLOR(i),
329*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_OVERSCAN_COLOR, RED, 0) |
330*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_OVERSCAN_COLOR, GRN, 0) |
331*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_OVERSCAN_COLOR, BLU, 0),
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun HEAD_SET_RASTER_SIZE(i),
334*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_SIZE, WIDTH, m->h.active) |
335*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_SIZE, HEIGHT, m->v.active),
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun HEAD_SET_RASTER_SYNC_END(i),
338*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_SYNC_END, X, m->h.synce) |
339*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_SYNC_END, Y, m->v.synce),
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun HEAD_SET_RASTER_BLANK_END(i),
342*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_BLANK_END, X, m->h.blanke) |
343*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_BLANK_END, Y, m->v.blanke),
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun HEAD_SET_RASTER_BLANK_START(i),
346*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_BLANK_START, X, m->h.blanks) |
347*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_BLANK_START, Y, m->v.blanks),
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun HEAD_SET_RASTER_VERT_BLANK2(i),
350*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_VERT_BLANK2, YSTART, m->v.blank2s) |
351*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_RASTER_VERT_BLANK2, YEND, m->v.blank2e));
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_DEFAULT_BASE_COLOR(i),
354*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_DEFAULT_BASE_COLOR, RED, 0) |
355*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_DEFAULT_BASE_COLOR, GREEN, 0) |
356*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_DEFAULT_BASE_COLOR, BLUE, 0),
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun HEAD_SET_CRC_CONTROL(i),
359*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, CONTROLLING_CHANNEL, CORE) |
360*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, EXPECT_BUFFER_COLLAPSE, FALSE) |
361*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, TIMESTAMP_MODE, FALSE) |
362*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, PRIMARY_OUTPUT, NONE) |
363*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, SECONDARY_OUTPUT, NONE));
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_PIXEL_CLOCK_FREQUENCY(i),
366*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_PIXEL_CLOCK_FREQUENCY, HERTZ, m->clock * 1000) |
367*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PIXEL_CLOCK_FREQUENCY, ADJ1000DIV1001, FALSE),
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun HEAD_SET_PIXEL_CLOCK_CONFIGURATION(i),
370*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PIXEL_CLOCK_CONFIGURATION, MODE, CLK_CUSTOM) |
371*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PIXEL_CLOCK_CONFIGURATION, NOT_DRIVER, FALSE) |
372*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PIXEL_CLOCK_CONFIGURATION, ENABLE_HOPPING, FALSE),
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun HEAD_SET_PIXEL_CLOCK_FREQUENCY_MAX(i),
375*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_PIXEL_CLOCK_FREQUENCY_MAX, HERTZ, m->clock * 1000) |
376*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_PIXEL_CLOCK_FREQUENCY_MAX, ADJ1000DIV1001, FALSE));
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun int
head907d_view(struct nv50_head * head,struct nv50_head_atom * asyh)381*4882a593Smuzhiyun head907d_view(struct nv50_head *head, struct nv50_head_atom *asyh)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
384*4882a593Smuzhiyun const int i = head->base.index;
385*4882a593Smuzhiyun int ret;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 8)))
388*4882a593Smuzhiyun return ret;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTROL_OUTPUT_SCALER(i),
391*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CONTROL_OUTPUT_SCALER, VERTICAL_TAPS, TAPS_1) |
392*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CONTROL_OUTPUT_SCALER, HORIZONTAL_TAPS, TAPS_1) |
393*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_OUTPUT_SCALER, HRESPONSE_BIAS, 0) |
394*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_CONTROL_OUTPUT_SCALER, VRESPONSE_BIAS, 0));
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_VIEWPORT_SIZE_IN(i),
397*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_SIZE_IN, WIDTH, asyh->view.iW) |
398*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_SIZE_IN, HEIGHT, asyh->view.iH));
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_VIEWPORT_SIZE_OUT(i),
401*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_SIZE_OUT, WIDTH, asyh->view.oW) |
402*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_SIZE_OUT, HEIGHT, asyh->view.oH),
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun HEAD_SET_VIEWPORT_SIZE_OUT_MIN(i),
405*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_SIZE_OUT_MIN, WIDTH, asyh->view.oW) |
406*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_SIZE_OUT_MIN, HEIGHT, asyh->view.oH),
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun HEAD_SET_VIEWPORT_SIZE_OUT_MAX(i),
409*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_SIZE_OUT_MAX, WIDTH, asyh->view.oW) |
410*4882a593Smuzhiyun NVVAL(NV907D, HEAD_SET_VIEWPORT_SIZE_OUT_MAX, HEIGHT, asyh->view.oH));
411*4882a593Smuzhiyun return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun const struct nv50_head_func
415*4882a593Smuzhiyun head907d = {
416*4882a593Smuzhiyun .view = head907d_view,
417*4882a593Smuzhiyun .mode = head907d_mode,
418*4882a593Smuzhiyun .olut = head907d_olut,
419*4882a593Smuzhiyun .olut_size = 1024,
420*4882a593Smuzhiyun .olut_set = head907d_olut_set,
421*4882a593Smuzhiyun .olut_clr = head907d_olut_clr,
422*4882a593Smuzhiyun .core_calc = head507d_core_calc,
423*4882a593Smuzhiyun .core_set = head907d_core_set,
424*4882a593Smuzhiyun .core_clr = head907d_core_clr,
425*4882a593Smuzhiyun .curs_layout = head507d_curs_layout,
426*4882a593Smuzhiyun .curs_format = head507d_curs_format,
427*4882a593Smuzhiyun .curs_set = head907d_curs_set,
428*4882a593Smuzhiyun .curs_clr = head907d_curs_clr,
429*4882a593Smuzhiyun .base = head907d_base,
430*4882a593Smuzhiyun .ovly = head907d_ovly,
431*4882a593Smuzhiyun .dither = head907d_dither,
432*4882a593Smuzhiyun .procamp = head907d_procamp,
433*4882a593Smuzhiyun .or = head907d_or,
434*4882a593Smuzhiyun };
435