1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2018 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #include "head.h"
23*4882a593Smuzhiyun #include "base.h"
24*4882a593Smuzhiyun #include "core.h"
25*4882a593Smuzhiyun #include "curs.h"
26*4882a593Smuzhiyun #include "ovly.h"
27*4882a593Smuzhiyun #include "crc.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <nvif/class.h>
30*4882a593Smuzhiyun #include <nvif/event.h>
31*4882a593Smuzhiyun #include <nvif/cl0046.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
34*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
35*4882a593Smuzhiyun #include <drm/drm_vblank.h>
36*4882a593Smuzhiyun #include "nouveau_connector.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun void
nv50_head_flush_clr(struct nv50_head * head,struct nv50_head_atom * asyh,bool flush)39*4882a593Smuzhiyun nv50_head_flush_clr(struct nv50_head *head,
40*4882a593Smuzhiyun struct nv50_head_atom *asyh, bool flush)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun union nv50_head_atom_mask clr = {
43*4882a593Smuzhiyun .mask = asyh->clr.mask & ~(flush ? 0 : asyh->set.mask),
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun if (clr.crc) nv50_crc_atomic_clr(head);
46*4882a593Smuzhiyun if (clr.olut) head->func->olut_clr(head);
47*4882a593Smuzhiyun if (clr.core) head->func->core_clr(head);
48*4882a593Smuzhiyun if (clr.curs) head->func->curs_clr(head);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun void
nv50_head_flush_set_wndw(struct nv50_head * head,struct nv50_head_atom * asyh)52*4882a593Smuzhiyun nv50_head_flush_set_wndw(struct nv50_head *head, struct nv50_head_atom *asyh)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun if (asyh->set.curs ) head->func->curs_set(head, asyh);
55*4882a593Smuzhiyun if (asyh->set.olut ) {
56*4882a593Smuzhiyun asyh->olut.offset = nv50_lut_load(&head->olut,
57*4882a593Smuzhiyun asyh->olut.buffer,
58*4882a593Smuzhiyun asyh->state.gamma_lut,
59*4882a593Smuzhiyun asyh->olut.load);
60*4882a593Smuzhiyun head->func->olut_set(head, asyh);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun void
nv50_head_flush_set(struct nv50_head * head,struct nv50_head_atom * asyh)65*4882a593Smuzhiyun nv50_head_flush_set(struct nv50_head *head, struct nv50_head_atom *asyh)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun if (asyh->set.view ) head->func->view (head, asyh);
68*4882a593Smuzhiyun if (asyh->set.mode ) head->func->mode (head, asyh);
69*4882a593Smuzhiyun if (asyh->set.core ) head->func->core_set(head, asyh);
70*4882a593Smuzhiyun if (asyh->set.base ) head->func->base (head, asyh);
71*4882a593Smuzhiyun if (asyh->set.ovly ) head->func->ovly (head, asyh);
72*4882a593Smuzhiyun if (asyh->set.dither ) head->func->dither (head, asyh);
73*4882a593Smuzhiyun if (asyh->set.procamp) head->func->procamp (head, asyh);
74*4882a593Smuzhiyun if (asyh->set.crc ) nv50_crc_atomic_set (head, asyh);
75*4882a593Smuzhiyun if (asyh->set.or ) head->func->or (head, asyh);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static void
nv50_head_atomic_check_procamp(struct nv50_head_atom * armh,struct nv50_head_atom * asyh,struct nouveau_conn_atom * asyc)79*4882a593Smuzhiyun nv50_head_atomic_check_procamp(struct nv50_head_atom *armh,
80*4882a593Smuzhiyun struct nv50_head_atom *asyh,
81*4882a593Smuzhiyun struct nouveau_conn_atom *asyc)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun const int vib = asyc->procamp.color_vibrance - 100;
84*4882a593Smuzhiyun const int hue = asyc->procamp.vibrant_hue - 90;
85*4882a593Smuzhiyun const int adj = (vib > 0) ? 50 : 0;
86*4882a593Smuzhiyun asyh->procamp.sat.cos = ((vib * 2047 + adj) / 100) & 0xfff;
87*4882a593Smuzhiyun asyh->procamp.sat.sin = ((hue * 2047) / 100) & 0xfff;
88*4882a593Smuzhiyun asyh->set.procamp = true;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun static void
nv50_head_atomic_check_dither(struct nv50_head_atom * armh,struct nv50_head_atom * asyh,struct nouveau_conn_atom * asyc)92*4882a593Smuzhiyun nv50_head_atomic_check_dither(struct nv50_head_atom *armh,
93*4882a593Smuzhiyun struct nv50_head_atom *asyh,
94*4882a593Smuzhiyun struct nouveau_conn_atom *asyc)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u32 mode = 0x00;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (asyc->dither.mode) {
99*4882a593Smuzhiyun if (asyc->dither.mode == DITHERING_MODE_AUTO) {
100*4882a593Smuzhiyun if (asyh->base.depth > asyh->or.bpc * 3)
101*4882a593Smuzhiyun mode = DITHERING_MODE_DYNAMIC2X2;
102*4882a593Smuzhiyun } else {
103*4882a593Smuzhiyun mode = asyc->dither.mode;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (asyc->dither.depth == DITHERING_DEPTH_AUTO) {
107*4882a593Smuzhiyun if (asyh->or.bpc >= 8)
108*4882a593Smuzhiyun mode |= DITHERING_DEPTH_8BPC;
109*4882a593Smuzhiyun } else {
110*4882a593Smuzhiyun mode |= asyc->dither.depth;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun asyh->dither.enable = NVVAL_GET(mode, NV507D, HEAD_SET_DITHER_CONTROL, ENABLE);
115*4882a593Smuzhiyun asyh->dither.bits = NVVAL_GET(mode, NV507D, HEAD_SET_DITHER_CONTROL, BITS);
116*4882a593Smuzhiyun asyh->dither.mode = NVVAL_GET(mode, NV507D, HEAD_SET_DITHER_CONTROL, MODE);
117*4882a593Smuzhiyun asyh->set.dither = true;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static void
nv50_head_atomic_check_view(struct nv50_head_atom * armh,struct nv50_head_atom * asyh,struct nouveau_conn_atom * asyc)121*4882a593Smuzhiyun nv50_head_atomic_check_view(struct nv50_head_atom *armh,
122*4882a593Smuzhiyun struct nv50_head_atom *asyh,
123*4882a593Smuzhiyun struct nouveau_conn_atom *asyc)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct drm_connector *connector = asyc->state.connector;
126*4882a593Smuzhiyun struct drm_display_mode *omode = &asyh->state.adjusted_mode;
127*4882a593Smuzhiyun struct drm_display_mode *umode = &asyh->state.mode;
128*4882a593Smuzhiyun int mode = asyc->scaler.mode;
129*4882a593Smuzhiyun struct edid *edid;
130*4882a593Smuzhiyun int umode_vdisplay, omode_hdisplay, omode_vdisplay;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (connector->edid_blob_ptr)
133*4882a593Smuzhiyun edid = (struct edid *)connector->edid_blob_ptr->data;
134*4882a593Smuzhiyun else
135*4882a593Smuzhiyun edid = NULL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (!asyc->scaler.full) {
138*4882a593Smuzhiyun if (mode == DRM_MODE_SCALE_NONE)
139*4882a593Smuzhiyun omode = umode;
140*4882a593Smuzhiyun } else {
141*4882a593Smuzhiyun /* Non-EDID LVDS/eDP mode. */
142*4882a593Smuzhiyun mode = DRM_MODE_SCALE_FULLSCREEN;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* For the user-specified mode, we must ignore doublescan and
146*4882a593Smuzhiyun * the like, but honor frame packing.
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun umode_vdisplay = umode->vdisplay;
149*4882a593Smuzhiyun if ((umode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
150*4882a593Smuzhiyun umode_vdisplay += umode->vtotal;
151*4882a593Smuzhiyun asyh->view.iW = umode->hdisplay;
152*4882a593Smuzhiyun asyh->view.iH = umode_vdisplay;
153*4882a593Smuzhiyun /* For the output mode, we can just use the stock helper. */
154*4882a593Smuzhiyun drm_mode_get_hv_timing(omode, &omode_hdisplay, &omode_vdisplay);
155*4882a593Smuzhiyun asyh->view.oW = omode_hdisplay;
156*4882a593Smuzhiyun asyh->view.oH = omode_vdisplay;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Add overscan compensation if necessary, will keep the aspect
159*4882a593Smuzhiyun * ratio the same as the backend mode unless overridden by the
160*4882a593Smuzhiyun * user setting both hborder and vborder properties.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun if ((asyc->scaler.underscan.mode == UNDERSCAN_ON ||
163*4882a593Smuzhiyun (asyc->scaler.underscan.mode == UNDERSCAN_AUTO &&
164*4882a593Smuzhiyun drm_detect_hdmi_monitor(edid)))) {
165*4882a593Smuzhiyun u32 bX = asyc->scaler.underscan.hborder;
166*4882a593Smuzhiyun u32 bY = asyc->scaler.underscan.vborder;
167*4882a593Smuzhiyun u32 r = (asyh->view.oH << 19) / asyh->view.oW;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (bX) {
170*4882a593Smuzhiyun asyh->view.oW -= (bX * 2);
171*4882a593Smuzhiyun if (bY) asyh->view.oH -= (bY * 2);
172*4882a593Smuzhiyun else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
173*4882a593Smuzhiyun } else {
174*4882a593Smuzhiyun asyh->view.oW -= (asyh->view.oW >> 4) + 32;
175*4882a593Smuzhiyun if (bY) asyh->view.oH -= (bY * 2);
176*4882a593Smuzhiyun else asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Handle CENTER/ASPECT scaling, taking into account the areas
181*4882a593Smuzhiyun * removed already for overscan compensation.
182*4882a593Smuzhiyun */
183*4882a593Smuzhiyun switch (mode) {
184*4882a593Smuzhiyun case DRM_MODE_SCALE_CENTER:
185*4882a593Smuzhiyun /* NOTE: This will cause scaling when the input is
186*4882a593Smuzhiyun * larger than the output.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun asyh->view.oW = min(asyh->view.iW, asyh->view.oW);
189*4882a593Smuzhiyun asyh->view.oH = min(asyh->view.iH, asyh->view.oH);
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun case DRM_MODE_SCALE_ASPECT:
192*4882a593Smuzhiyun /* Determine whether the scaling should be on width or on
193*4882a593Smuzhiyun * height. This is done by comparing the aspect ratios of the
194*4882a593Smuzhiyun * sizes. If the output AR is larger than input AR, that means
195*4882a593Smuzhiyun * we want to change the width (letterboxed on the
196*4882a593Smuzhiyun * left/right), otherwise on the height (letterboxed on the
197*4882a593Smuzhiyun * top/bottom).
198*4882a593Smuzhiyun *
199*4882a593Smuzhiyun * E.g. 4:3 (1.333) AR image displayed on a 16:10 (1.6) AR
200*4882a593Smuzhiyun * screen will have letterboxes on the left/right. However a
201*4882a593Smuzhiyun * 16:9 (1.777) AR image on that same screen will have
202*4882a593Smuzhiyun * letterboxes on the top/bottom.
203*4882a593Smuzhiyun *
204*4882a593Smuzhiyun * inputAR = iW / iH; outputAR = oW / oH
205*4882a593Smuzhiyun * outputAR > inputAR is equivalent to oW * iH > iW * oH
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun if (asyh->view.oW * asyh->view.iH > asyh->view.iW * asyh->view.oH) {
208*4882a593Smuzhiyun /* Recompute output width, i.e. left/right letterbox */
209*4882a593Smuzhiyun u32 r = (asyh->view.iW << 19) / asyh->view.iH;
210*4882a593Smuzhiyun asyh->view.oW = ((asyh->view.oH * r) + (r / 2)) >> 19;
211*4882a593Smuzhiyun } else {
212*4882a593Smuzhiyun /* Recompute output height, i.e. top/bottom letterbox */
213*4882a593Smuzhiyun u32 r = (asyh->view.iH << 19) / asyh->view.iW;
214*4882a593Smuzhiyun asyh->view.oH = ((asyh->view.oW * r) + (r / 2)) >> 19;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun default:
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun asyh->set.view = true;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static int
nv50_head_atomic_check_lut(struct nv50_head * head,struct nv50_head_atom * asyh)225*4882a593Smuzhiyun nv50_head_atomic_check_lut(struct nv50_head *head,
226*4882a593Smuzhiyun struct nv50_head_atom *asyh)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(head->base.base.dev);
229*4882a593Smuzhiyun struct drm_property_blob *olut = asyh->state.gamma_lut;
230*4882a593Smuzhiyun int size;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Determine whether core output LUT should be enabled. */
233*4882a593Smuzhiyun if (olut) {
234*4882a593Smuzhiyun /* Check if any window(s) have stolen the core output LUT
235*4882a593Smuzhiyun * to as an input LUT for legacy gamma + I8 colour format.
236*4882a593Smuzhiyun */
237*4882a593Smuzhiyun if (asyh->wndw.olut) {
238*4882a593Smuzhiyun /* If any window has stolen the core output LUT,
239*4882a593Smuzhiyun * all of them must.
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun if (asyh->wndw.olut != asyh->wndw.mask)
242*4882a593Smuzhiyun return -EINVAL;
243*4882a593Smuzhiyun olut = NULL;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (!olut) {
248*4882a593Smuzhiyun if (!head->func->olut_identity) {
249*4882a593Smuzhiyun asyh->olut.handle = 0;
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun size = 0;
253*4882a593Smuzhiyun } else {
254*4882a593Smuzhiyun size = drm_color_lut_size(olut);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (!head->func->olut(head, asyh, size)) {
258*4882a593Smuzhiyun DRM_DEBUG_KMS("Invalid olut\n");
259*4882a593Smuzhiyun return -EINVAL;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun asyh->olut.handle = disp->core->chan.vram.handle;
262*4882a593Smuzhiyun asyh->olut.buffer = !asyh->olut.buffer;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun static void
nv50_head_atomic_check_mode(struct nv50_head * head,struct nv50_head_atom * asyh)268*4882a593Smuzhiyun nv50_head_atomic_check_mode(struct nv50_head *head, struct nv50_head_atom *asyh)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct drm_display_mode *mode = &asyh->state.adjusted_mode;
271*4882a593Smuzhiyun struct nv50_head_mode *m = &asyh->mode;
272*4882a593Smuzhiyun u32 blankus;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /*
277*4882a593Smuzhiyun * DRM modes are defined in terms of a repeating interval
278*4882a593Smuzhiyun * starting with the active display area. The hardware modes
279*4882a593Smuzhiyun * are defined in terms of a repeating interval starting one
280*4882a593Smuzhiyun * unit (pixel or line) into the sync pulse. So, add bias.
281*4882a593Smuzhiyun */
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun m->h.active = mode->crtc_htotal;
284*4882a593Smuzhiyun m->h.synce = mode->crtc_hsync_end - mode->crtc_hsync_start - 1;
285*4882a593Smuzhiyun m->h.blanke = mode->crtc_hblank_end - mode->crtc_hsync_start - 1;
286*4882a593Smuzhiyun m->h.blanks = m->h.blanke + mode->crtc_hdisplay;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun m->v.active = mode->crtc_vtotal;
289*4882a593Smuzhiyun m->v.synce = mode->crtc_vsync_end - mode->crtc_vsync_start - 1;
290*4882a593Smuzhiyun m->v.blanke = mode->crtc_vblank_end - mode->crtc_vsync_start - 1;
291*4882a593Smuzhiyun m->v.blanks = m->v.blanke + mode->crtc_vdisplay;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*XXX: Safe underestimate, even "0" works */
294*4882a593Smuzhiyun blankus = (m->v.active - mode->crtc_vdisplay - 2) * m->h.active;
295*4882a593Smuzhiyun blankus *= 1000;
296*4882a593Smuzhiyun blankus /= mode->crtc_clock;
297*4882a593Smuzhiyun m->v.blankus = blankus;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
300*4882a593Smuzhiyun m->v.blank2e = m->v.active + m->v.blanke;
301*4882a593Smuzhiyun m->v.blank2s = m->v.blank2e + mode->crtc_vdisplay;
302*4882a593Smuzhiyun m->v.active = (m->v.active * 2) + 1;
303*4882a593Smuzhiyun m->interlace = true;
304*4882a593Smuzhiyun } else {
305*4882a593Smuzhiyun m->v.blank2e = 0;
306*4882a593Smuzhiyun m->v.blank2s = 1;
307*4882a593Smuzhiyun m->interlace = false;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun m->clock = mode->crtc_clock;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun asyh->or.nhsync = !!(mode->flags & DRM_MODE_FLAG_NHSYNC);
312*4882a593Smuzhiyun asyh->or.nvsync = !!(mode->flags & DRM_MODE_FLAG_NVSYNC);
313*4882a593Smuzhiyun asyh->set.or = head->func->or != NULL;
314*4882a593Smuzhiyun asyh->set.mode = true;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static int
nv50_head_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * state)318*4882a593Smuzhiyun nv50_head_atomic_check(struct drm_crtc *crtc, struct drm_crtc_state *state)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(crtc->dev);
321*4882a593Smuzhiyun struct nv50_head *head = nv50_head(crtc);
322*4882a593Smuzhiyun struct nv50_head_atom *armh = nv50_head_atom(crtc->state);
323*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(state);
324*4882a593Smuzhiyun struct nouveau_conn_atom *asyc = NULL;
325*4882a593Smuzhiyun struct drm_connector_state *conns;
326*4882a593Smuzhiyun struct drm_connector *conn;
327*4882a593Smuzhiyun int i, ret;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun NV_ATOMIC(drm, "%s atomic_check %d\n", crtc->name, asyh->state.active);
330*4882a593Smuzhiyun if (asyh->state.active) {
331*4882a593Smuzhiyun for_each_new_connector_in_state(asyh->state.state, conn, conns, i) {
332*4882a593Smuzhiyun if (conns->crtc == crtc) {
333*4882a593Smuzhiyun asyc = nouveau_conn_atom(conns);
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (armh->state.active) {
339*4882a593Smuzhiyun if (asyc) {
340*4882a593Smuzhiyun if (asyh->state.mode_changed)
341*4882a593Smuzhiyun asyc->set.scaler = true;
342*4882a593Smuzhiyun if (armh->base.depth != asyh->base.depth)
343*4882a593Smuzhiyun asyc->set.dither = true;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun } else {
346*4882a593Smuzhiyun if (asyc)
347*4882a593Smuzhiyun asyc->set.mask = ~0;
348*4882a593Smuzhiyun asyh->set.mask = ~0;
349*4882a593Smuzhiyun asyh->set.or = head->func->or != NULL;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (asyh->state.mode_changed || asyh->state.connectors_changed)
353*4882a593Smuzhiyun nv50_head_atomic_check_mode(head, asyh);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (asyh->state.color_mgmt_changed ||
356*4882a593Smuzhiyun memcmp(&armh->wndw, &asyh->wndw, sizeof(asyh->wndw))) {
357*4882a593Smuzhiyun int ret = nv50_head_atomic_check_lut(head, asyh);
358*4882a593Smuzhiyun if (ret)
359*4882a593Smuzhiyun return ret;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun asyh->olut.visible = asyh->olut.handle != 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (asyc) {
365*4882a593Smuzhiyun if (asyc->set.scaler)
366*4882a593Smuzhiyun nv50_head_atomic_check_view(armh, asyh, asyc);
367*4882a593Smuzhiyun if (asyc->set.dither)
368*4882a593Smuzhiyun nv50_head_atomic_check_dither(armh, asyh, asyc);
369*4882a593Smuzhiyun if (asyc->set.procamp)
370*4882a593Smuzhiyun nv50_head_atomic_check_procamp(armh, asyh, asyc);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (head->func->core_calc) {
374*4882a593Smuzhiyun head->func->core_calc(head, asyh);
375*4882a593Smuzhiyun if (!asyh->core.visible)
376*4882a593Smuzhiyun asyh->olut.visible = false;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun asyh->set.base = armh->base.cpp != asyh->base.cpp;
380*4882a593Smuzhiyun asyh->set.ovly = armh->ovly.cpp != asyh->ovly.cpp;
381*4882a593Smuzhiyun } else {
382*4882a593Smuzhiyun asyh->olut.visible = false;
383*4882a593Smuzhiyun asyh->core.visible = false;
384*4882a593Smuzhiyun asyh->curs.visible = false;
385*4882a593Smuzhiyun asyh->base.cpp = 0;
386*4882a593Smuzhiyun asyh->ovly.cpp = 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (!drm_atomic_crtc_needs_modeset(&asyh->state)) {
390*4882a593Smuzhiyun if (asyh->core.visible) {
391*4882a593Smuzhiyun if (memcmp(&armh->core, &asyh->core, sizeof(asyh->core)))
392*4882a593Smuzhiyun asyh->set.core = true;
393*4882a593Smuzhiyun } else
394*4882a593Smuzhiyun if (armh->core.visible) {
395*4882a593Smuzhiyun asyh->clr.core = true;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (asyh->curs.visible) {
399*4882a593Smuzhiyun if (memcmp(&armh->curs, &asyh->curs, sizeof(asyh->curs)))
400*4882a593Smuzhiyun asyh->set.curs = true;
401*4882a593Smuzhiyun } else
402*4882a593Smuzhiyun if (armh->curs.visible) {
403*4882a593Smuzhiyun asyh->clr.curs = true;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (asyh->olut.visible) {
407*4882a593Smuzhiyun if (memcmp(&armh->olut, &asyh->olut, sizeof(asyh->olut)))
408*4882a593Smuzhiyun asyh->set.olut = true;
409*4882a593Smuzhiyun } else
410*4882a593Smuzhiyun if (armh->olut.visible) {
411*4882a593Smuzhiyun asyh->clr.olut = true;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun } else {
414*4882a593Smuzhiyun asyh->clr.olut = armh->olut.visible;
415*4882a593Smuzhiyun asyh->clr.core = armh->core.visible;
416*4882a593Smuzhiyun asyh->clr.curs = armh->curs.visible;
417*4882a593Smuzhiyun asyh->set.olut = asyh->olut.visible;
418*4882a593Smuzhiyun asyh->set.core = asyh->core.visible;
419*4882a593Smuzhiyun asyh->set.curs = asyh->curs.visible;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun ret = nv50_crc_atomic_check_head(head, asyh, armh);
423*4882a593Smuzhiyun if (ret)
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (asyh->clr.mask || asyh->set.mask)
427*4882a593Smuzhiyun nv50_atom(asyh->state.state)->lock_core = true;
428*4882a593Smuzhiyun return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs
432*4882a593Smuzhiyun nv50_head_help = {
433*4882a593Smuzhiyun .atomic_check = nv50_head_atomic_check,
434*4882a593Smuzhiyun .get_scanout_position = nouveau_display_scanoutpos,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static void
nv50_head_atomic_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)438*4882a593Smuzhiyun nv50_head_atomic_destroy_state(struct drm_crtc *crtc,
439*4882a593Smuzhiyun struct drm_crtc_state *state)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(state);
442*4882a593Smuzhiyun __drm_atomic_helper_crtc_destroy_state(&asyh->state);
443*4882a593Smuzhiyun kfree(asyh);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static struct drm_crtc_state *
nv50_head_atomic_duplicate_state(struct drm_crtc * crtc)447*4882a593Smuzhiyun nv50_head_atomic_duplicate_state(struct drm_crtc *crtc)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct nv50_head_atom *armh = nv50_head_atom(crtc->state);
450*4882a593Smuzhiyun struct nv50_head_atom *asyh;
451*4882a593Smuzhiyun if (!(asyh = kmalloc(sizeof(*asyh), GFP_KERNEL)))
452*4882a593Smuzhiyun return NULL;
453*4882a593Smuzhiyun __drm_atomic_helper_crtc_duplicate_state(crtc, &asyh->state);
454*4882a593Smuzhiyun asyh->wndw = armh->wndw;
455*4882a593Smuzhiyun asyh->view = armh->view;
456*4882a593Smuzhiyun asyh->mode = armh->mode;
457*4882a593Smuzhiyun asyh->olut = armh->olut;
458*4882a593Smuzhiyun asyh->core = armh->core;
459*4882a593Smuzhiyun asyh->curs = armh->curs;
460*4882a593Smuzhiyun asyh->base = armh->base;
461*4882a593Smuzhiyun asyh->ovly = armh->ovly;
462*4882a593Smuzhiyun asyh->dither = armh->dither;
463*4882a593Smuzhiyun asyh->procamp = armh->procamp;
464*4882a593Smuzhiyun asyh->crc = armh->crc;
465*4882a593Smuzhiyun asyh->or = armh->or;
466*4882a593Smuzhiyun asyh->dp = armh->dp;
467*4882a593Smuzhiyun asyh->clr.mask = 0;
468*4882a593Smuzhiyun asyh->set.mask = 0;
469*4882a593Smuzhiyun return &asyh->state;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static void
nv50_head_reset(struct drm_crtc * crtc)473*4882a593Smuzhiyun nv50_head_reset(struct drm_crtc *crtc)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct nv50_head_atom *asyh;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (WARN_ON(!(asyh = kzalloc(sizeof(*asyh), GFP_KERNEL))))
478*4882a593Smuzhiyun return;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (crtc->state)
481*4882a593Smuzhiyun nv50_head_atomic_destroy_state(crtc, crtc->state);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun __drm_atomic_helper_crtc_reset(crtc, &asyh->state);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static int
nv50_head_late_register(struct drm_crtc * crtc)487*4882a593Smuzhiyun nv50_head_late_register(struct drm_crtc *crtc)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun return nv50_head_crc_late_register(nv50_head(crtc));
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static void
nv50_head_destroy(struct drm_crtc * crtc)493*4882a593Smuzhiyun nv50_head_destroy(struct drm_crtc *crtc)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct nv50_head *head = nv50_head(crtc);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun nvif_notify_dtor(&head->base.vblank);
498*4882a593Smuzhiyun nv50_lut_fini(&head->olut);
499*4882a593Smuzhiyun drm_crtc_cleanup(crtc);
500*4882a593Smuzhiyun kfree(head);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun static const struct drm_crtc_funcs
504*4882a593Smuzhiyun nv50_head_func = {
505*4882a593Smuzhiyun .reset = nv50_head_reset,
506*4882a593Smuzhiyun .gamma_set = drm_atomic_helper_legacy_gamma_set,
507*4882a593Smuzhiyun .destroy = nv50_head_destroy,
508*4882a593Smuzhiyun .set_config = drm_atomic_helper_set_config,
509*4882a593Smuzhiyun .page_flip = drm_atomic_helper_page_flip,
510*4882a593Smuzhiyun .atomic_duplicate_state = nv50_head_atomic_duplicate_state,
511*4882a593Smuzhiyun .atomic_destroy_state = nv50_head_atomic_destroy_state,
512*4882a593Smuzhiyun .enable_vblank = nouveau_display_vblank_enable,
513*4882a593Smuzhiyun .disable_vblank = nouveau_display_vblank_disable,
514*4882a593Smuzhiyun .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
515*4882a593Smuzhiyun .late_register = nv50_head_late_register,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static const struct drm_crtc_funcs
519*4882a593Smuzhiyun nvd9_head_func = {
520*4882a593Smuzhiyun .reset = nv50_head_reset,
521*4882a593Smuzhiyun .gamma_set = drm_atomic_helper_legacy_gamma_set,
522*4882a593Smuzhiyun .destroy = nv50_head_destroy,
523*4882a593Smuzhiyun .set_config = drm_atomic_helper_set_config,
524*4882a593Smuzhiyun .page_flip = drm_atomic_helper_page_flip,
525*4882a593Smuzhiyun .atomic_duplicate_state = nv50_head_atomic_duplicate_state,
526*4882a593Smuzhiyun .atomic_destroy_state = nv50_head_atomic_destroy_state,
527*4882a593Smuzhiyun .enable_vblank = nouveau_display_vblank_enable,
528*4882a593Smuzhiyun .disable_vblank = nouveau_display_vblank_disable,
529*4882a593Smuzhiyun .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
530*4882a593Smuzhiyun .verify_crc_source = nv50_crc_verify_source,
531*4882a593Smuzhiyun .get_crc_sources = nv50_crc_get_sources,
532*4882a593Smuzhiyun .set_crc_source = nv50_crc_set_source,
533*4882a593Smuzhiyun .late_register = nv50_head_late_register,
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun
nv50_head_vblank_handler(struct nvif_notify * notify)536*4882a593Smuzhiyun static int nv50_head_vblank_handler(struct nvif_notify *notify)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc =
539*4882a593Smuzhiyun container_of(notify, struct nouveau_crtc, vblank);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (drm_crtc_handle_vblank(&nv_crtc->base))
542*4882a593Smuzhiyun nv50_crc_handle_vblank(nv50_head(&nv_crtc->base));
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun return NVIF_NOTIFY_KEEP;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun struct nv50_head *
nv50_head_create(struct drm_device * dev,int index)548*4882a593Smuzhiyun nv50_head_create(struct drm_device *dev, int index)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
551*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(dev);
552*4882a593Smuzhiyun struct nv50_head *head;
553*4882a593Smuzhiyun struct nv50_wndw *base, *ovly, *curs;
554*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc;
555*4882a593Smuzhiyun struct drm_crtc *crtc;
556*4882a593Smuzhiyun const struct drm_crtc_funcs *funcs;
557*4882a593Smuzhiyun int ret;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun head = kzalloc(sizeof(*head), GFP_KERNEL);
560*4882a593Smuzhiyun if (!head)
561*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun head->func = disp->core->func->head;
564*4882a593Smuzhiyun head->base.index = index;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (disp->disp->object.oclass < GF110_DISP)
567*4882a593Smuzhiyun funcs = &nv50_head_func;
568*4882a593Smuzhiyun else
569*4882a593Smuzhiyun funcs = &nvd9_head_func;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (disp->disp->object.oclass < GV100_DISP) {
572*4882a593Smuzhiyun ret = nv50_base_new(drm, head->base.index, &base);
573*4882a593Smuzhiyun ret = nv50_ovly_new(drm, head->base.index, &ovly);
574*4882a593Smuzhiyun } else {
575*4882a593Smuzhiyun ret = nv50_wndw_new(drm, DRM_PLANE_TYPE_PRIMARY,
576*4882a593Smuzhiyun head->base.index * 2 + 0, &base);
577*4882a593Smuzhiyun ret = nv50_wndw_new(drm, DRM_PLANE_TYPE_OVERLAY,
578*4882a593Smuzhiyun head->base.index * 2 + 1, &ovly);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun if (ret == 0)
581*4882a593Smuzhiyun ret = nv50_curs_new(drm, head->base.index, &curs);
582*4882a593Smuzhiyun if (ret) {
583*4882a593Smuzhiyun kfree(head);
584*4882a593Smuzhiyun return ERR_PTR(ret);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun nv_crtc = &head->base;
588*4882a593Smuzhiyun crtc = &nv_crtc->base;
589*4882a593Smuzhiyun drm_crtc_init_with_planes(dev, crtc, &base->plane, &curs->plane,
590*4882a593Smuzhiyun funcs, "head-%d", head->base.index);
591*4882a593Smuzhiyun drm_crtc_helper_add(crtc, &nv50_head_help);
592*4882a593Smuzhiyun /* Keep the legacy gamma size at 256 to avoid compatibility issues */
593*4882a593Smuzhiyun drm_mode_crtc_set_gamma_size(crtc, 256);
594*4882a593Smuzhiyun drm_crtc_enable_color_mgmt(crtc, base->func->ilut_size,
595*4882a593Smuzhiyun disp->disp->object.oclass >= GF110_DISP,
596*4882a593Smuzhiyun head->func->olut_size);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (head->func->olut_set) {
599*4882a593Smuzhiyun ret = nv50_lut_init(disp, &drm->client.mmu, &head->olut);
600*4882a593Smuzhiyun if (ret) {
601*4882a593Smuzhiyun nv50_head_destroy(crtc);
602*4882a593Smuzhiyun return ERR_PTR(ret);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun ret = nvif_notify_ctor(&disp->disp->object, "kmsVbl", nv50_head_vblank_handler,
607*4882a593Smuzhiyun false, NV04_DISP_NTFY_VBLANK,
608*4882a593Smuzhiyun &(struct nvif_notify_head_req_v0) {
609*4882a593Smuzhiyun .head = nv_crtc->index,
610*4882a593Smuzhiyun },
611*4882a593Smuzhiyun sizeof(struct nvif_notify_head_req_v0),
612*4882a593Smuzhiyun sizeof(struct nvif_notify_head_rep_v0),
613*4882a593Smuzhiyun &nv_crtc->vblank);
614*4882a593Smuzhiyun if (ret)
615*4882a593Smuzhiyun return ERR_PTR(ret);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun return head;
618*4882a593Smuzhiyun }
619