1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2011 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Ben Skeggs
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun #include "disp.h"
25*4882a593Smuzhiyun #include "atom.h"
26*4882a593Smuzhiyun #include "core.h"
27*4882a593Smuzhiyun #include "head.h"
28*4882a593Smuzhiyun #include "wndw.h"
29*4882a593Smuzhiyun #include "handles.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <linux/dma-mapping.h>
32*4882a593Smuzhiyun #include <linux/hdmi.h>
33*4882a593Smuzhiyun #include <linux/component.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
36*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
37*4882a593Smuzhiyun #include <drm/drm_edid.h>
38*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
39*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
40*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
41*4882a593Smuzhiyun #include <drm/drm_scdc_helper.h>
42*4882a593Smuzhiyun #include <drm/drm_vblank.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include <nvif/push507c.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #include <nvif/class.h>
47*4882a593Smuzhiyun #include <nvif/cl0002.h>
48*4882a593Smuzhiyun #include <nvif/cl5070.h>
49*4882a593Smuzhiyun #include <nvif/cl507d.h>
50*4882a593Smuzhiyun #include <nvif/event.h>
51*4882a593Smuzhiyun #include <nvif/timer.h>
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #include <nvhw/class/cl507c.h>
54*4882a593Smuzhiyun #include <nvhw/class/cl507d.h>
55*4882a593Smuzhiyun #include <nvhw/class/cl837d.h>
56*4882a593Smuzhiyun #include <nvhw/class/cl887d.h>
57*4882a593Smuzhiyun #include <nvhw/class/cl907d.h>
58*4882a593Smuzhiyun #include <nvhw/class/cl917d.h>
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #include "nouveau_drv.h"
61*4882a593Smuzhiyun #include "nouveau_dma.h"
62*4882a593Smuzhiyun #include "nouveau_gem.h"
63*4882a593Smuzhiyun #include "nouveau_connector.h"
64*4882a593Smuzhiyun #include "nouveau_encoder.h"
65*4882a593Smuzhiyun #include "nouveau_fence.h"
66*4882a593Smuzhiyun #include "nouveau_fbcon.h"
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #include <subdev/bios/dp.h>
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /******************************************************************************
71*4882a593Smuzhiyun * EVO channel
72*4882a593Smuzhiyun *****************************************************************************/
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static int
nv50_chan_create(struct nvif_device * device,struct nvif_object * disp,const s32 * oclass,u8 head,void * data,u32 size,struct nv50_chan * chan)75*4882a593Smuzhiyun nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
76*4882a593Smuzhiyun const s32 *oclass, u8 head, void *data, u32 size,
77*4882a593Smuzhiyun struct nv50_chan *chan)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct nvif_sclass *sclass;
80*4882a593Smuzhiyun int ret, i, n;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun chan->device = device;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun ret = n = nvif_object_sclass_get(disp, &sclass);
85*4882a593Smuzhiyun if (ret < 0)
86*4882a593Smuzhiyun return ret;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun while (oclass[0]) {
89*4882a593Smuzhiyun for (i = 0; i < n; i++) {
90*4882a593Smuzhiyun if (sclass[i].oclass == oclass[0]) {
91*4882a593Smuzhiyun ret = nvif_object_ctor(disp, "kmsChan", 0,
92*4882a593Smuzhiyun oclass[0], data, size,
93*4882a593Smuzhiyun &chan->user);
94*4882a593Smuzhiyun if (ret == 0)
95*4882a593Smuzhiyun nvif_object_map(&chan->user, NULL, 0);
96*4882a593Smuzhiyun nvif_object_sclass_put(&sclass);
97*4882a593Smuzhiyun return ret;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun oclass++;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun nvif_object_sclass_put(&sclass);
104*4882a593Smuzhiyun return -ENOSYS;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static void
nv50_chan_destroy(struct nv50_chan * chan)108*4882a593Smuzhiyun nv50_chan_destroy(struct nv50_chan *chan)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun nvif_object_dtor(&chan->user);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /******************************************************************************
114*4882a593Smuzhiyun * DMA EVO channel
115*4882a593Smuzhiyun *****************************************************************************/
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun void
nv50_dmac_destroy(struct nv50_dmac * dmac)118*4882a593Smuzhiyun nv50_dmac_destroy(struct nv50_dmac *dmac)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun nvif_object_dtor(&dmac->vram);
121*4882a593Smuzhiyun nvif_object_dtor(&dmac->sync);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun nv50_chan_destroy(&dmac->base);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun nvif_mem_dtor(&dmac->_push.mem);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static void
nv50_dmac_kick(struct nvif_push * push)129*4882a593Smuzhiyun nv50_dmac_kick(struct nvif_push *push)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct nv50_dmac *dmac = container_of(push, typeof(*dmac), _push);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun dmac->cur = push->cur - (u32 *)dmac->_push.mem.object.map.ptr;
134*4882a593Smuzhiyun if (dmac->put != dmac->cur) {
135*4882a593Smuzhiyun /* Push buffer fetches are not coherent with BAR1, we need to ensure
136*4882a593Smuzhiyun * writes have been flushed right through to VRAM before writing PUT.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun if (dmac->push->mem.type & NVIF_MEM_VRAM) {
139*4882a593Smuzhiyun struct nvif_device *device = dmac->base.device;
140*4882a593Smuzhiyun nvif_wr32(&device->object, 0x070000, 0x00000001);
141*4882a593Smuzhiyun nvif_msec(device, 2000,
142*4882a593Smuzhiyun if (!(nvif_rd32(&device->object, 0x070000) & 0x00000002))
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun );
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun NVIF_WV32(&dmac->base.user, NV507C, PUT, PTR, dmac->cur);
148*4882a593Smuzhiyun dmac->put = dmac->cur;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun push->bgn = push->cur;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static int
nv50_dmac_free(struct nv50_dmac * dmac)155*4882a593Smuzhiyun nv50_dmac_free(struct nv50_dmac *dmac)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun u32 get = NVIF_RV32(&dmac->base.user, NV507C, GET, PTR);
158*4882a593Smuzhiyun if (get > dmac->cur) /* NVIDIA stay 5 away from GET, do the same. */
159*4882a593Smuzhiyun return get - dmac->cur - 5;
160*4882a593Smuzhiyun return dmac->max - dmac->cur;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static int
nv50_dmac_wind(struct nv50_dmac * dmac)164*4882a593Smuzhiyun nv50_dmac_wind(struct nv50_dmac *dmac)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun /* Wait for GET to depart from the beginning of the push buffer to
167*4882a593Smuzhiyun * prevent writing PUT == GET, which would be ignored by HW.
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun u32 get = NVIF_RV32(&dmac->base.user, NV507C, GET, PTR);
170*4882a593Smuzhiyun if (get == 0) {
171*4882a593Smuzhiyun /* Corner-case, HW idle, but non-committed work pending. */
172*4882a593Smuzhiyun if (dmac->put == 0)
173*4882a593Smuzhiyun nv50_dmac_kick(dmac->push);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (nvif_msec(dmac->base.device, 2000,
176*4882a593Smuzhiyun if (NVIF_TV32(&dmac->base.user, NV507C, GET, PTR, >, 0))
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun ) < 0)
179*4882a593Smuzhiyun return -ETIMEDOUT;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun PUSH_RSVD(dmac->push, PUSH_JUMP(dmac->push, 0));
183*4882a593Smuzhiyun dmac->cur = 0;
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static int
nv50_dmac_wait(struct nvif_push * push,u32 size)188*4882a593Smuzhiyun nv50_dmac_wait(struct nvif_push *push, u32 size)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct nv50_dmac *dmac = container_of(push, typeof(*dmac), _push);
191*4882a593Smuzhiyun int free;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (WARN_ON(size > dmac->max))
194*4882a593Smuzhiyun return -EINVAL;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun dmac->cur = push->cur - (u32 *)dmac->_push.mem.object.map.ptr;
197*4882a593Smuzhiyun if (dmac->cur + size >= dmac->max) {
198*4882a593Smuzhiyun int ret = nv50_dmac_wind(dmac);
199*4882a593Smuzhiyun if (ret)
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun push->cur = dmac->_push.mem.object.map.ptr;
203*4882a593Smuzhiyun push->cur = push->cur + dmac->cur;
204*4882a593Smuzhiyun nv50_dmac_kick(push);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (nvif_msec(dmac->base.device, 2000,
208*4882a593Smuzhiyun if ((free = nv50_dmac_free(dmac)) >= size)
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun ) < 0) {
211*4882a593Smuzhiyun WARN_ON(1);
212*4882a593Smuzhiyun return -ETIMEDOUT;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun push->bgn = dmac->_push.mem.object.map.ptr;
216*4882a593Smuzhiyun push->bgn = push->bgn + dmac->cur;
217*4882a593Smuzhiyun push->cur = push->bgn;
218*4882a593Smuzhiyun push->end = push->cur + free;
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun int
nv50_dmac_create(struct nvif_device * device,struct nvif_object * disp,const s32 * oclass,u8 head,void * data,u32 size,s64 syncbuf,struct nv50_dmac * dmac)223*4882a593Smuzhiyun nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
224*4882a593Smuzhiyun const s32 *oclass, u8 head, void *data, u32 size, s64 syncbuf,
225*4882a593Smuzhiyun struct nv50_dmac *dmac)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct nouveau_cli *cli = (void *)device->object.client;
228*4882a593Smuzhiyun struct nv50_disp_core_channel_dma_v0 *args = data;
229*4882a593Smuzhiyun u8 type = NVIF_MEM_COHERENT;
230*4882a593Smuzhiyun int ret;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun mutex_init(&dmac->lock);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Pascal added support for 47-bit physical addresses, but some
235*4882a593Smuzhiyun * parts of EVO still only accept 40-bit PAs.
236*4882a593Smuzhiyun *
237*4882a593Smuzhiyun * To avoid issues on systems with large amounts of RAM, and on
238*4882a593Smuzhiyun * systems where an IOMMU maps pages at a high address, we need
239*4882a593Smuzhiyun * to allocate push buffers in VRAM instead.
240*4882a593Smuzhiyun *
241*4882a593Smuzhiyun * This appears to match NVIDIA's behaviour on Pascal.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun if (device->info.family == NV_DEVICE_INFO_V0_PASCAL)
244*4882a593Smuzhiyun type |= NVIF_MEM_VRAM;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ret = nvif_mem_ctor_map(&cli->mmu, "kmsChanPush", type, 0x1000,
247*4882a593Smuzhiyun &dmac->_push.mem);
248*4882a593Smuzhiyun if (ret)
249*4882a593Smuzhiyun return ret;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun dmac->ptr = dmac->_push.mem.object.map.ptr;
252*4882a593Smuzhiyun dmac->_push.wait = nv50_dmac_wait;
253*4882a593Smuzhiyun dmac->_push.kick = nv50_dmac_kick;
254*4882a593Smuzhiyun dmac->push = &dmac->_push;
255*4882a593Smuzhiyun dmac->push->bgn = dmac->_push.mem.object.map.ptr;
256*4882a593Smuzhiyun dmac->push->cur = dmac->push->bgn;
257*4882a593Smuzhiyun dmac->push->end = dmac->push->bgn;
258*4882a593Smuzhiyun dmac->max = 0x1000/4 - 1;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* EVO channels are affected by a HW bug where the last 12 DWORDs
261*4882a593Smuzhiyun * of the push buffer aren't able to be used safely.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun if (disp->oclass < GV100_DISP)
264*4882a593Smuzhiyun dmac->max -= 12;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun args->pushbuf = nvif_handle(&dmac->_push.mem.object);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun ret = nv50_chan_create(device, disp, oclass, head, data, size,
269*4882a593Smuzhiyun &dmac->base);
270*4882a593Smuzhiyun if (ret)
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (syncbuf < 0)
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ret = nvif_object_ctor(&dmac->base.user, "kmsSyncCtxDma", NV50_DISP_HANDLE_SYNCBUF,
277*4882a593Smuzhiyun NV_DMA_IN_MEMORY,
278*4882a593Smuzhiyun &(struct nv_dma_v0) {
279*4882a593Smuzhiyun .target = NV_DMA_V0_TARGET_VRAM,
280*4882a593Smuzhiyun .access = NV_DMA_V0_ACCESS_RDWR,
281*4882a593Smuzhiyun .start = syncbuf + 0x0000,
282*4882a593Smuzhiyun .limit = syncbuf + 0x0fff,
283*4882a593Smuzhiyun }, sizeof(struct nv_dma_v0),
284*4882a593Smuzhiyun &dmac->sync);
285*4882a593Smuzhiyun if (ret)
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ret = nvif_object_ctor(&dmac->base.user, "kmsVramCtxDma", NV50_DISP_HANDLE_VRAM,
289*4882a593Smuzhiyun NV_DMA_IN_MEMORY,
290*4882a593Smuzhiyun &(struct nv_dma_v0) {
291*4882a593Smuzhiyun .target = NV_DMA_V0_TARGET_VRAM,
292*4882a593Smuzhiyun .access = NV_DMA_V0_ACCESS_RDWR,
293*4882a593Smuzhiyun .start = 0,
294*4882a593Smuzhiyun .limit = device->info.ram_user - 1,
295*4882a593Smuzhiyun }, sizeof(struct nv_dma_v0),
296*4882a593Smuzhiyun &dmac->vram);
297*4882a593Smuzhiyun if (ret)
298*4882a593Smuzhiyun return ret;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return ret;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /******************************************************************************
304*4882a593Smuzhiyun * Output path helpers
305*4882a593Smuzhiyun *****************************************************************************/
306*4882a593Smuzhiyun static void
nv50_outp_release(struct nouveau_encoder * nv_encoder)307*4882a593Smuzhiyun nv50_outp_release(struct nouveau_encoder *nv_encoder)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
310*4882a593Smuzhiyun struct {
311*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
312*4882a593Smuzhiyun } args = {
313*4882a593Smuzhiyun .base.version = 1,
314*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_RELEASE,
315*4882a593Smuzhiyun .base.hasht = nv_encoder->dcb->hasht,
316*4882a593Smuzhiyun .base.hashm = nv_encoder->dcb->hashm,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
320*4882a593Smuzhiyun nv_encoder->or = -1;
321*4882a593Smuzhiyun nv_encoder->link = 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static int
nv50_outp_acquire(struct nouveau_encoder * nv_encoder,bool hda)325*4882a593Smuzhiyun nv50_outp_acquire(struct nouveau_encoder *nv_encoder, bool hda)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(nv_encoder->base.base.dev);
328*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(drm->dev);
329*4882a593Smuzhiyun struct {
330*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
331*4882a593Smuzhiyun struct nv50_disp_acquire_v0 info;
332*4882a593Smuzhiyun } args = {
333*4882a593Smuzhiyun .base.version = 1,
334*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_ACQUIRE,
335*4882a593Smuzhiyun .base.hasht = nv_encoder->dcb->hasht,
336*4882a593Smuzhiyun .base.hashm = nv_encoder->dcb->hashm,
337*4882a593Smuzhiyun .info.hda = hda,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun int ret;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
342*4882a593Smuzhiyun if (ret) {
343*4882a593Smuzhiyun NV_ERROR(drm, "error acquiring output path: %d\n", ret);
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun nv_encoder->or = args.info.or;
348*4882a593Smuzhiyun nv_encoder->link = args.info.link;
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static int
nv50_outp_atomic_check_view(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state,struct drm_display_mode * native_mode)353*4882a593Smuzhiyun nv50_outp_atomic_check_view(struct drm_encoder *encoder,
354*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
355*4882a593Smuzhiyun struct drm_connector_state *conn_state,
356*4882a593Smuzhiyun struct drm_display_mode *native_mode)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
359*4882a593Smuzhiyun struct drm_display_mode *mode = &crtc_state->mode;
360*4882a593Smuzhiyun struct drm_connector *connector = conn_state->connector;
361*4882a593Smuzhiyun struct nouveau_conn_atom *asyc = nouveau_conn_atom(conn_state);
362*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(encoder->dev);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun NV_ATOMIC(drm, "%s atomic_check\n", encoder->name);
365*4882a593Smuzhiyun asyc->scaler.full = false;
366*4882a593Smuzhiyun if (!native_mode)
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (asyc->scaler.mode == DRM_MODE_SCALE_NONE) {
370*4882a593Smuzhiyun switch (connector->connector_type) {
371*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_LVDS:
372*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_eDP:
373*4882a593Smuzhiyun /* Don't force scaler for EDID modes with
374*4882a593Smuzhiyun * same size as the native one (e.g. different
375*4882a593Smuzhiyun * refresh rate)
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun if (mode->hdisplay == native_mode->hdisplay &&
378*4882a593Smuzhiyun mode->vdisplay == native_mode->vdisplay &&
379*4882a593Smuzhiyun mode->type & DRM_MODE_TYPE_DRIVER)
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun mode = native_mode;
382*4882a593Smuzhiyun asyc->scaler.full = true;
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun default:
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun } else {
388*4882a593Smuzhiyun mode = native_mode;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (!drm_mode_equal(adjusted_mode, mode)) {
392*4882a593Smuzhiyun drm_mode_copy(adjusted_mode, mode);
393*4882a593Smuzhiyun crtc_state->mode_changed = true;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static int
nv50_outp_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)400*4882a593Smuzhiyun nv50_outp_atomic_check(struct drm_encoder *encoder,
401*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
402*4882a593Smuzhiyun struct drm_connector_state *conn_state)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct drm_connector *connector = conn_state->connector;
405*4882a593Smuzhiyun struct nouveau_connector *nv_connector = nouveau_connector(connector);
406*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(crtc_state);
407*4882a593Smuzhiyun int ret;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun ret = nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
410*4882a593Smuzhiyun nv_connector->native_mode);
411*4882a593Smuzhiyun if (ret)
412*4882a593Smuzhiyun return ret;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (crtc_state->mode_changed || crtc_state->connectors_changed)
415*4882a593Smuzhiyun asyh->or.bpc = connector->display_info.bpc;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun struct nouveau_connector *
nv50_outp_get_new_connector(struct nouveau_encoder * outp,struct drm_atomic_state * state)421*4882a593Smuzhiyun nv50_outp_get_new_connector(struct nouveau_encoder *outp,
422*4882a593Smuzhiyun struct drm_atomic_state *state)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct drm_connector *connector;
425*4882a593Smuzhiyun struct drm_connector_state *connector_state;
426*4882a593Smuzhiyun struct drm_encoder *encoder = to_drm_encoder(outp);
427*4882a593Smuzhiyun int i;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun for_each_new_connector_in_state(state, connector, connector_state, i) {
430*4882a593Smuzhiyun if (connector_state->best_encoder == encoder)
431*4882a593Smuzhiyun return nouveau_connector(connector);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return NULL;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun struct nouveau_connector *
nv50_outp_get_old_connector(struct nouveau_encoder * outp,struct drm_atomic_state * state)438*4882a593Smuzhiyun nv50_outp_get_old_connector(struct nouveau_encoder *outp,
439*4882a593Smuzhiyun struct drm_atomic_state *state)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun struct drm_connector *connector;
442*4882a593Smuzhiyun struct drm_connector_state *connector_state;
443*4882a593Smuzhiyun struct drm_encoder *encoder = to_drm_encoder(outp);
444*4882a593Smuzhiyun int i;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun for_each_old_connector_in_state(state, connector, connector_state, i) {
447*4882a593Smuzhiyun if (connector_state->best_encoder == encoder)
448*4882a593Smuzhiyun return nouveau_connector(connector);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return NULL;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /******************************************************************************
455*4882a593Smuzhiyun * DAC
456*4882a593Smuzhiyun *****************************************************************************/
457*4882a593Smuzhiyun static void
nv50_dac_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)458*4882a593Smuzhiyun nv50_dac_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
461*4882a593Smuzhiyun struct nv50_core *core = nv50_disp(encoder->dev)->core;
462*4882a593Smuzhiyun const u32 ctrl = NVDEF(NV507D, DAC_SET_CONTROL, OWNER, NONE);
463*4882a593Smuzhiyun if (nv_encoder->crtc)
464*4882a593Smuzhiyun core->func->dac->ctrl(core, nv_encoder->or, ctrl, NULL);
465*4882a593Smuzhiyun nv_encoder->crtc = NULL;
466*4882a593Smuzhiyun nv50_outp_release(nv_encoder);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static void
nv50_dac_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)470*4882a593Smuzhiyun nv50_dac_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
473*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
474*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
475*4882a593Smuzhiyun struct nv50_core *core = nv50_disp(encoder->dev)->core;
476*4882a593Smuzhiyun u32 ctrl = 0;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun switch (nv_crtc->index) {
479*4882a593Smuzhiyun case 0: ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, OWNER, HEAD0); break;
480*4882a593Smuzhiyun case 1: ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, OWNER, HEAD1); break;
481*4882a593Smuzhiyun case 2: ctrl |= NVDEF(NV907D, DAC_SET_CONTROL, OWNER_MASK, HEAD2); break;
482*4882a593Smuzhiyun case 3: ctrl |= NVDEF(NV907D, DAC_SET_CONTROL, OWNER_MASK, HEAD3); break;
483*4882a593Smuzhiyun default:
484*4882a593Smuzhiyun WARN_ON(1);
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ctrl |= NVDEF(NV507D, DAC_SET_CONTROL, PROTOCOL, RGB_CRT);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun nv50_outp_acquire(nv_encoder, false);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun core->func->dac->ctrl(core, nv_encoder->or, ctrl, asyh);
493*4882a593Smuzhiyun asyh->or.depth = 0;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun nv_encoder->crtc = encoder->crtc;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun static enum drm_connector_status
nv50_dac_detect(struct drm_encoder * encoder,struct drm_connector * connector)499*4882a593Smuzhiyun nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
502*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(encoder->dev);
503*4882a593Smuzhiyun struct {
504*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
505*4882a593Smuzhiyun struct nv50_disp_dac_load_v0 load;
506*4882a593Smuzhiyun } args = {
507*4882a593Smuzhiyun .base.version = 1,
508*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
509*4882a593Smuzhiyun .base.hasht = nv_encoder->dcb->hasht,
510*4882a593Smuzhiyun .base.hashm = nv_encoder->dcb->hashm,
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun int ret;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
515*4882a593Smuzhiyun if (args.load.data == 0)
516*4882a593Smuzhiyun args.load.data = 340;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun ret = nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
519*4882a593Smuzhiyun if (ret || !args.load.load)
520*4882a593Smuzhiyun return connector_status_disconnected;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return connector_status_connected;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs
526*4882a593Smuzhiyun nv50_dac_help = {
527*4882a593Smuzhiyun .atomic_check = nv50_outp_atomic_check,
528*4882a593Smuzhiyun .atomic_enable = nv50_dac_enable,
529*4882a593Smuzhiyun .atomic_disable = nv50_dac_disable,
530*4882a593Smuzhiyun .detect = nv50_dac_detect
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun static void
nv50_dac_destroy(struct drm_encoder * encoder)534*4882a593Smuzhiyun nv50_dac_destroy(struct drm_encoder *encoder)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
537*4882a593Smuzhiyun kfree(encoder);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun static const struct drm_encoder_funcs
541*4882a593Smuzhiyun nv50_dac_func = {
542*4882a593Smuzhiyun .destroy = nv50_dac_destroy,
543*4882a593Smuzhiyun };
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static int
nv50_dac_create(struct drm_connector * connector,struct dcb_output * dcbe)546*4882a593Smuzhiyun nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(connector->dev);
549*4882a593Smuzhiyun struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
550*4882a593Smuzhiyun struct nvkm_i2c_bus *bus;
551*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder;
552*4882a593Smuzhiyun struct drm_encoder *encoder;
553*4882a593Smuzhiyun int type = DRM_MODE_ENCODER_DAC;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
556*4882a593Smuzhiyun if (!nv_encoder)
557*4882a593Smuzhiyun return -ENOMEM;
558*4882a593Smuzhiyun nv_encoder->dcb = dcbe;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
561*4882a593Smuzhiyun if (bus)
562*4882a593Smuzhiyun nv_encoder->i2c = &bus->i2c;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun encoder = to_drm_encoder(nv_encoder);
565*4882a593Smuzhiyun encoder->possible_crtcs = dcbe->heads;
566*4882a593Smuzhiyun encoder->possible_clones = 0;
567*4882a593Smuzhiyun drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type,
568*4882a593Smuzhiyun "dac-%04x-%04x", dcbe->hasht, dcbe->hashm);
569*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &nv50_dac_help);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun drm_connector_attach_encoder(connector, encoder);
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun * audio component binding for ELD notification
577*4882a593Smuzhiyun */
578*4882a593Smuzhiyun static void
nv50_audio_component_eld_notify(struct drm_audio_component * acomp,int port,int dev_id)579*4882a593Smuzhiyun nv50_audio_component_eld_notify(struct drm_audio_component *acomp, int port,
580*4882a593Smuzhiyun int dev_id)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
583*4882a593Smuzhiyun acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
584*4882a593Smuzhiyun port, dev_id);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun static int
nv50_audio_component_get_eld(struct device * kdev,int port,int dev_id,bool * enabled,unsigned char * buf,int max_bytes)588*4882a593Smuzhiyun nv50_audio_component_get_eld(struct device *kdev, int port, int dev_id,
589*4882a593Smuzhiyun bool *enabled, unsigned char *buf, int max_bytes)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct drm_device *drm_dev = dev_get_drvdata(kdev);
592*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(drm_dev);
593*4882a593Smuzhiyun struct drm_encoder *encoder;
594*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder;
595*4882a593Smuzhiyun struct drm_connector *connector;
596*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc;
597*4882a593Smuzhiyun struct drm_connector_list_iter conn_iter;
598*4882a593Smuzhiyun int ret = 0;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun *enabled = false;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun drm_for_each_encoder(encoder, drm->dev) {
603*4882a593Smuzhiyun struct nouveau_connector *nv_connector = NULL;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun nv_encoder = nouveau_encoder(encoder);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun drm_connector_list_iter_begin(drm_dev, &conn_iter);
608*4882a593Smuzhiyun drm_for_each_connector_iter(connector, &conn_iter) {
609*4882a593Smuzhiyun if (connector->state->best_encoder == encoder) {
610*4882a593Smuzhiyun nv_connector = nouveau_connector(connector);
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun drm_connector_list_iter_end(&conn_iter);
615*4882a593Smuzhiyun if (!nv_connector)
616*4882a593Smuzhiyun continue;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun nv_crtc = nouveau_crtc(encoder->crtc);
619*4882a593Smuzhiyun if (!nv_crtc || nv_encoder->or != port ||
620*4882a593Smuzhiyun nv_crtc->index != dev_id)
621*4882a593Smuzhiyun continue;
622*4882a593Smuzhiyun *enabled = nv_encoder->audio;
623*4882a593Smuzhiyun if (*enabled) {
624*4882a593Smuzhiyun ret = drm_eld_size(nv_connector->base.eld);
625*4882a593Smuzhiyun memcpy(buf, nv_connector->base.eld,
626*4882a593Smuzhiyun min(max_bytes, ret));
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun return ret;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun static const struct drm_audio_component_ops nv50_audio_component_ops = {
635*4882a593Smuzhiyun .get_eld = nv50_audio_component_get_eld,
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static int
nv50_audio_component_bind(struct device * kdev,struct device * hda_kdev,void * data)639*4882a593Smuzhiyun nv50_audio_component_bind(struct device *kdev, struct device *hda_kdev,
640*4882a593Smuzhiyun void *data)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun struct drm_device *drm_dev = dev_get_drvdata(kdev);
643*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(drm_dev);
644*4882a593Smuzhiyun struct drm_audio_component *acomp = data;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun if (WARN_ON(!device_link_add(hda_kdev, kdev, DL_FLAG_STATELESS)))
647*4882a593Smuzhiyun return -ENOMEM;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun drm_modeset_lock_all(drm_dev);
650*4882a593Smuzhiyun acomp->ops = &nv50_audio_component_ops;
651*4882a593Smuzhiyun acomp->dev = kdev;
652*4882a593Smuzhiyun drm->audio.component = acomp;
653*4882a593Smuzhiyun drm_modeset_unlock_all(drm_dev);
654*4882a593Smuzhiyun return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun static void
nv50_audio_component_unbind(struct device * kdev,struct device * hda_kdev,void * data)658*4882a593Smuzhiyun nv50_audio_component_unbind(struct device *kdev, struct device *hda_kdev,
659*4882a593Smuzhiyun void *data)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun struct drm_device *drm_dev = dev_get_drvdata(kdev);
662*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(drm_dev);
663*4882a593Smuzhiyun struct drm_audio_component *acomp = data;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun drm_modeset_lock_all(drm_dev);
666*4882a593Smuzhiyun drm->audio.component = NULL;
667*4882a593Smuzhiyun acomp->ops = NULL;
668*4882a593Smuzhiyun acomp->dev = NULL;
669*4882a593Smuzhiyun drm_modeset_unlock_all(drm_dev);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun static const struct component_ops nv50_audio_component_bind_ops = {
673*4882a593Smuzhiyun .bind = nv50_audio_component_bind,
674*4882a593Smuzhiyun .unbind = nv50_audio_component_unbind,
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static void
nv50_audio_component_init(struct nouveau_drm * drm)678*4882a593Smuzhiyun nv50_audio_component_init(struct nouveau_drm *drm)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun if (!component_add(drm->dev->dev, &nv50_audio_component_bind_ops))
681*4882a593Smuzhiyun drm->audio.component_registered = true;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static void
nv50_audio_component_fini(struct nouveau_drm * drm)685*4882a593Smuzhiyun nv50_audio_component_fini(struct nouveau_drm *drm)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun if (drm->audio.component_registered) {
688*4882a593Smuzhiyun component_del(drm->dev->dev, &nv50_audio_component_bind_ops);
689*4882a593Smuzhiyun drm->audio.component_registered = false;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /******************************************************************************
694*4882a593Smuzhiyun * Audio
695*4882a593Smuzhiyun *****************************************************************************/
696*4882a593Smuzhiyun static void
nv50_audio_disable(struct drm_encoder * encoder,struct nouveau_crtc * nv_crtc)697*4882a593Smuzhiyun nv50_audio_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(encoder->dev);
700*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
701*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(encoder->dev);
702*4882a593Smuzhiyun struct {
703*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
704*4882a593Smuzhiyun struct nv50_disp_sor_hda_eld_v0 eld;
705*4882a593Smuzhiyun } args = {
706*4882a593Smuzhiyun .base.version = 1,
707*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
708*4882a593Smuzhiyun .base.hasht = nv_encoder->dcb->hasht,
709*4882a593Smuzhiyun .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
710*4882a593Smuzhiyun (0x0100 << nv_crtc->index),
711*4882a593Smuzhiyun };
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (!nv_encoder->audio)
714*4882a593Smuzhiyun return;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun nv_encoder->audio = false;
717*4882a593Smuzhiyun nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun nv50_audio_component_eld_notify(drm->audio.component, nv_encoder->or,
720*4882a593Smuzhiyun nv_crtc->index);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun static void
nv50_audio_enable(struct drm_encoder * encoder,struct drm_atomic_state * state,struct drm_display_mode * mode)724*4882a593Smuzhiyun nv50_audio_enable(struct drm_encoder *encoder, struct drm_atomic_state *state,
725*4882a593Smuzhiyun struct drm_display_mode *mode)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(encoder->dev);
728*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
729*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
730*4882a593Smuzhiyun struct nouveau_connector *nv_connector;
731*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(encoder->dev);
732*4882a593Smuzhiyun struct __packed {
733*4882a593Smuzhiyun struct {
734*4882a593Smuzhiyun struct nv50_disp_mthd_v1 mthd;
735*4882a593Smuzhiyun struct nv50_disp_sor_hda_eld_v0 eld;
736*4882a593Smuzhiyun } base;
737*4882a593Smuzhiyun u8 data[sizeof(nv_connector->base.eld)];
738*4882a593Smuzhiyun } args = {
739*4882a593Smuzhiyun .base.mthd.version = 1,
740*4882a593Smuzhiyun .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
741*4882a593Smuzhiyun .base.mthd.hasht = nv_encoder->dcb->hasht,
742*4882a593Smuzhiyun .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
743*4882a593Smuzhiyun (0x0100 << nv_crtc->index),
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun nv_connector = nv50_outp_get_new_connector(nv_encoder, state);
747*4882a593Smuzhiyun if (!drm_detect_monitor_audio(nv_connector->edid))
748*4882a593Smuzhiyun return;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun nvif_mthd(&disp->disp->object, 0, &args,
753*4882a593Smuzhiyun sizeof(args.base) + drm_eld_size(args.data));
754*4882a593Smuzhiyun nv_encoder->audio = true;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun nv50_audio_component_eld_notify(drm->audio.component, nv_encoder->or,
757*4882a593Smuzhiyun nv_crtc->index);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /******************************************************************************
761*4882a593Smuzhiyun * HDMI
762*4882a593Smuzhiyun *****************************************************************************/
763*4882a593Smuzhiyun static void
nv50_hdmi_disable(struct drm_encoder * encoder,struct nouveau_crtc * nv_crtc)764*4882a593Smuzhiyun nv50_hdmi_disable(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
767*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(encoder->dev);
768*4882a593Smuzhiyun struct {
769*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
770*4882a593Smuzhiyun struct nv50_disp_sor_hdmi_pwr_v0 pwr;
771*4882a593Smuzhiyun } args = {
772*4882a593Smuzhiyun .base.version = 1,
773*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
774*4882a593Smuzhiyun .base.hasht = nv_encoder->dcb->hasht,
775*4882a593Smuzhiyun .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
776*4882a593Smuzhiyun (0x0100 << nv_crtc->index),
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun nvif_mthd(&disp->disp->object, 0, &args, sizeof(args));
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun static void
nv50_hdmi_enable(struct drm_encoder * encoder,struct drm_atomic_state * state,struct drm_display_mode * mode)783*4882a593Smuzhiyun nv50_hdmi_enable(struct drm_encoder *encoder, struct drm_atomic_state *state,
784*4882a593Smuzhiyun struct drm_display_mode *mode)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(encoder->dev);
787*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
788*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
789*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(encoder->dev);
790*4882a593Smuzhiyun struct {
791*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
792*4882a593Smuzhiyun struct nv50_disp_sor_hdmi_pwr_v0 pwr;
793*4882a593Smuzhiyun u8 infoframes[2 * 17]; /* two frames, up to 17 bytes each */
794*4882a593Smuzhiyun } args = {
795*4882a593Smuzhiyun .base.version = 1,
796*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
797*4882a593Smuzhiyun .base.hasht = nv_encoder->dcb->hasht,
798*4882a593Smuzhiyun .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
799*4882a593Smuzhiyun (0x0100 << nv_crtc->index),
800*4882a593Smuzhiyun .pwr.state = 1,
801*4882a593Smuzhiyun .pwr.rekey = 56, /* binary driver, and tegra, constant */
802*4882a593Smuzhiyun };
803*4882a593Smuzhiyun struct nouveau_connector *nv_connector;
804*4882a593Smuzhiyun struct drm_hdmi_info *hdmi;
805*4882a593Smuzhiyun u32 max_ac_packet;
806*4882a593Smuzhiyun union hdmi_infoframe avi_frame;
807*4882a593Smuzhiyun union hdmi_infoframe vendor_frame;
808*4882a593Smuzhiyun bool high_tmds_clock_ratio = false, scrambling = false;
809*4882a593Smuzhiyun u8 config;
810*4882a593Smuzhiyun int ret;
811*4882a593Smuzhiyun int size;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun nv_connector = nv50_outp_get_new_connector(nv_encoder, state);
814*4882a593Smuzhiyun if (!drm_detect_hdmi_monitor(nv_connector->edid))
815*4882a593Smuzhiyun return;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun hdmi = &nv_connector->base.display_info.hdmi;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun ret = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame.avi,
820*4882a593Smuzhiyun &nv_connector->base, mode);
821*4882a593Smuzhiyun if (!ret) {
822*4882a593Smuzhiyun /* We have an AVI InfoFrame, populate it to the display */
823*4882a593Smuzhiyun args.pwr.avi_infoframe_length
824*4882a593Smuzhiyun = hdmi_infoframe_pack(&avi_frame, args.infoframes, 17);
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun ret = drm_hdmi_vendor_infoframe_from_display_mode(&vendor_frame.vendor.hdmi,
828*4882a593Smuzhiyun &nv_connector->base, mode);
829*4882a593Smuzhiyun if (!ret) {
830*4882a593Smuzhiyun /* We have a Vendor InfoFrame, populate it to the display */
831*4882a593Smuzhiyun args.pwr.vendor_infoframe_length
832*4882a593Smuzhiyun = hdmi_infoframe_pack(&vendor_frame,
833*4882a593Smuzhiyun args.infoframes
834*4882a593Smuzhiyun + args.pwr.avi_infoframe_length,
835*4882a593Smuzhiyun 17);
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun max_ac_packet = mode->htotal - mode->hdisplay;
839*4882a593Smuzhiyun max_ac_packet -= args.pwr.rekey;
840*4882a593Smuzhiyun max_ac_packet -= 18; /* constant from tegra */
841*4882a593Smuzhiyun args.pwr.max_ac_packet = max_ac_packet / 32;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun if (hdmi->scdc.scrambling.supported) {
844*4882a593Smuzhiyun high_tmds_clock_ratio = mode->clock > 340000;
845*4882a593Smuzhiyun scrambling = high_tmds_clock_ratio ||
846*4882a593Smuzhiyun hdmi->scdc.scrambling.low_rates;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun args.pwr.scdc =
850*4882a593Smuzhiyun NV50_DISP_SOR_HDMI_PWR_V0_SCDC_SCRAMBLE * scrambling |
851*4882a593Smuzhiyun NV50_DISP_SOR_HDMI_PWR_V0_SCDC_DIV_BY_4 * high_tmds_clock_ratio;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun size = sizeof(args.base)
854*4882a593Smuzhiyun + sizeof(args.pwr)
855*4882a593Smuzhiyun + args.pwr.avi_infoframe_length
856*4882a593Smuzhiyun + args.pwr.vendor_infoframe_length;
857*4882a593Smuzhiyun nvif_mthd(&disp->disp->object, 0, &args, size);
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun nv50_audio_enable(encoder, state, mode);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* If SCDC is supported by the downstream monitor, update
862*4882a593Smuzhiyun * divider / scrambling settings to what we programmed above.
863*4882a593Smuzhiyun */
864*4882a593Smuzhiyun if (!hdmi->scdc.scrambling.supported)
865*4882a593Smuzhiyun return;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ret = drm_scdc_readb(nv_encoder->i2c, SCDC_TMDS_CONFIG, &config);
868*4882a593Smuzhiyun if (ret < 0) {
869*4882a593Smuzhiyun NV_ERROR(drm, "Failure to read SCDC_TMDS_CONFIG: %d\n", ret);
870*4882a593Smuzhiyun return;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun config &= ~(SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 | SCDC_SCRAMBLING_ENABLE);
873*4882a593Smuzhiyun config |= SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 * high_tmds_clock_ratio;
874*4882a593Smuzhiyun config |= SCDC_SCRAMBLING_ENABLE * scrambling;
875*4882a593Smuzhiyun ret = drm_scdc_writeb(nv_encoder->i2c, SCDC_TMDS_CONFIG, config);
876*4882a593Smuzhiyun if (ret < 0)
877*4882a593Smuzhiyun NV_ERROR(drm, "Failure to write SCDC_TMDS_CONFIG = 0x%02x: %d\n",
878*4882a593Smuzhiyun config, ret);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /******************************************************************************
882*4882a593Smuzhiyun * MST
883*4882a593Smuzhiyun *****************************************************************************/
884*4882a593Smuzhiyun #define nv50_mstm(p) container_of((p), struct nv50_mstm, mgr)
885*4882a593Smuzhiyun #define nv50_mstc(p) container_of((p), struct nv50_mstc, connector)
886*4882a593Smuzhiyun #define nv50_msto(p) container_of((p), struct nv50_msto, encoder)
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun struct nv50_mstc {
889*4882a593Smuzhiyun struct nv50_mstm *mstm;
890*4882a593Smuzhiyun struct drm_dp_mst_port *port;
891*4882a593Smuzhiyun struct drm_connector connector;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun struct drm_display_mode *native;
894*4882a593Smuzhiyun struct edid *edid;
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun struct nv50_msto {
898*4882a593Smuzhiyun struct drm_encoder encoder;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun struct nv50_head *head;
901*4882a593Smuzhiyun struct nv50_mstc *mstc;
902*4882a593Smuzhiyun bool disabled;
903*4882a593Smuzhiyun };
904*4882a593Smuzhiyun
nv50_real_outp(struct drm_encoder * encoder)905*4882a593Smuzhiyun struct nouveau_encoder *nv50_real_outp(struct drm_encoder *encoder)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun struct nv50_msto *msto;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST)
910*4882a593Smuzhiyun return nouveau_encoder(encoder);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun msto = nv50_msto(encoder);
913*4882a593Smuzhiyun if (!msto->mstc)
914*4882a593Smuzhiyun return NULL;
915*4882a593Smuzhiyun return msto->mstc->mstm->outp;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun static struct drm_dp_payload *
nv50_msto_payload(struct nv50_msto * msto)919*4882a593Smuzhiyun nv50_msto_payload(struct nv50_msto *msto)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
922*4882a593Smuzhiyun struct nv50_mstc *mstc = msto->mstc;
923*4882a593Smuzhiyun struct nv50_mstm *mstm = mstc->mstm;
924*4882a593Smuzhiyun int vcpi = mstc->port->vcpi.vcpi, i;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun WARN_ON(!mutex_is_locked(&mstm->mgr.payload_lock));
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: vcpi %d\n", msto->encoder.name, vcpi);
929*4882a593Smuzhiyun for (i = 0; i < mstm->mgr.max_payloads; i++) {
930*4882a593Smuzhiyun struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
931*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: %d: vcpi %d start 0x%02x slots 0x%02x\n",
932*4882a593Smuzhiyun mstm->outp->base.base.name, i, payload->vcpi,
933*4882a593Smuzhiyun payload->start_slot, payload->num_slots);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun for (i = 0; i < mstm->mgr.max_payloads; i++) {
937*4882a593Smuzhiyun struct drm_dp_payload *payload = &mstm->mgr.payloads[i];
938*4882a593Smuzhiyun if (payload->vcpi == vcpi)
939*4882a593Smuzhiyun return payload;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun return NULL;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun static void
nv50_msto_cleanup(struct nv50_msto * msto)946*4882a593Smuzhiyun nv50_msto_cleanup(struct nv50_msto *msto)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
949*4882a593Smuzhiyun struct nv50_mstc *mstc = msto->mstc;
950*4882a593Smuzhiyun struct nv50_mstm *mstm = mstc->mstm;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun if (!msto->disabled)
953*4882a593Smuzhiyun return;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: msto cleanup\n", msto->encoder.name);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun drm_dp_mst_deallocate_vcpi(&mstm->mgr, mstc->port);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun msto->mstc = NULL;
960*4882a593Smuzhiyun msto->disabled = false;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun static void
nv50_msto_prepare(struct nv50_msto * msto)964*4882a593Smuzhiyun nv50_msto_prepare(struct nv50_msto *msto)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(msto->encoder.dev);
967*4882a593Smuzhiyun struct nv50_mstc *mstc = msto->mstc;
968*4882a593Smuzhiyun struct nv50_mstm *mstm = mstc->mstm;
969*4882a593Smuzhiyun struct {
970*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
971*4882a593Smuzhiyun struct nv50_disp_sor_dp_mst_vcpi_v0 vcpi;
972*4882a593Smuzhiyun } args = {
973*4882a593Smuzhiyun .base.version = 1,
974*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI,
975*4882a593Smuzhiyun .base.hasht = mstm->outp->dcb->hasht,
976*4882a593Smuzhiyun .base.hashm = (0xf0ff & mstm->outp->dcb->hashm) |
977*4882a593Smuzhiyun (0x0100 << msto->head->base.index),
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun mutex_lock(&mstm->mgr.payload_lock);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: msto prepare\n", msto->encoder.name);
983*4882a593Smuzhiyun if (mstc->port->vcpi.vcpi > 0) {
984*4882a593Smuzhiyun struct drm_dp_payload *payload = nv50_msto_payload(msto);
985*4882a593Smuzhiyun if (payload) {
986*4882a593Smuzhiyun args.vcpi.start_slot = payload->start_slot;
987*4882a593Smuzhiyun args.vcpi.num_slots = payload->num_slots;
988*4882a593Smuzhiyun args.vcpi.pbn = mstc->port->vcpi.pbn;
989*4882a593Smuzhiyun args.vcpi.aligned_pbn = mstc->port->vcpi.aligned_pbn;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: %s: %02x %02x %04x %04x\n",
994*4882a593Smuzhiyun msto->encoder.name, msto->head->base.base.name,
995*4882a593Smuzhiyun args.vcpi.start_slot, args.vcpi.num_slots,
996*4882a593Smuzhiyun args.vcpi.pbn, args.vcpi.aligned_pbn);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun nvif_mthd(&drm->display->disp.object, 0, &args, sizeof(args));
999*4882a593Smuzhiyun mutex_unlock(&mstm->mgr.payload_lock);
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun static int
nv50_msto_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)1003*4882a593Smuzhiyun nv50_msto_atomic_check(struct drm_encoder *encoder,
1004*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
1005*4882a593Smuzhiyun struct drm_connector_state *conn_state)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun struct drm_atomic_state *state = crtc_state->state;
1008*4882a593Smuzhiyun struct drm_connector *connector = conn_state->connector;
1009*4882a593Smuzhiyun struct nv50_mstc *mstc = nv50_mstc(connector);
1010*4882a593Smuzhiyun struct nv50_mstm *mstm = mstc->mstm;
1011*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(crtc_state);
1012*4882a593Smuzhiyun int slots;
1013*4882a593Smuzhiyun int ret;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun ret = nv50_outp_atomic_check_view(encoder, crtc_state, conn_state,
1016*4882a593Smuzhiyun mstc->native);
1017*4882a593Smuzhiyun if (ret)
1018*4882a593Smuzhiyun return ret;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun if (!crtc_state->mode_changed && !crtc_state->connectors_changed)
1021*4882a593Smuzhiyun return 0;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /*
1024*4882a593Smuzhiyun * When restoring duplicated states, we need to make sure that the bw
1025*4882a593Smuzhiyun * remains the same and avoid recalculating it, as the connector's bpc
1026*4882a593Smuzhiyun * may have changed after the state was duplicated
1027*4882a593Smuzhiyun */
1028*4882a593Smuzhiyun if (!state->duplicated) {
1029*4882a593Smuzhiyun const int clock = crtc_state->adjusted_mode.clock;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun asyh->or.bpc = connector->display_info.bpc;
1032*4882a593Smuzhiyun asyh->dp.pbn = drm_dp_calc_pbn_mode(clock, asyh->or.bpc * 3,
1033*4882a593Smuzhiyun false);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun slots = drm_dp_atomic_find_vcpi_slots(state, &mstm->mgr, mstc->port,
1037*4882a593Smuzhiyun asyh->dp.pbn, 0);
1038*4882a593Smuzhiyun if (slots < 0)
1039*4882a593Smuzhiyun return slots;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun asyh->dp.tu = slots;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun return 0;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun static u8
nv50_dp_bpc_to_depth(unsigned int bpc)1047*4882a593Smuzhiyun nv50_dp_bpc_to_depth(unsigned int bpc)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun switch (bpc) {
1050*4882a593Smuzhiyun case 6: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_18_444;
1051*4882a593Smuzhiyun case 8: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_24_444;
1052*4882a593Smuzhiyun case 10:
1053*4882a593Smuzhiyun default: return NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_BPP_30_444;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun static void
nv50_msto_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)1058*4882a593Smuzhiyun nv50_msto_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct nv50_head *head = nv50_head(encoder->crtc);
1061*4882a593Smuzhiyun struct nv50_head_atom *armh = nv50_head_atom(head->base.base.state);
1062*4882a593Smuzhiyun struct nv50_msto *msto = nv50_msto(encoder);
1063*4882a593Smuzhiyun struct nv50_mstc *mstc = NULL;
1064*4882a593Smuzhiyun struct nv50_mstm *mstm = NULL;
1065*4882a593Smuzhiyun struct drm_connector *connector;
1066*4882a593Smuzhiyun struct drm_connector_list_iter conn_iter;
1067*4882a593Smuzhiyun u8 proto;
1068*4882a593Smuzhiyun bool r;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun drm_connector_list_iter_begin(encoder->dev, &conn_iter);
1071*4882a593Smuzhiyun drm_for_each_connector_iter(connector, &conn_iter) {
1072*4882a593Smuzhiyun if (connector->state->best_encoder == &msto->encoder) {
1073*4882a593Smuzhiyun mstc = nv50_mstc(connector);
1074*4882a593Smuzhiyun mstm = mstc->mstm;
1075*4882a593Smuzhiyun break;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun drm_connector_list_iter_end(&conn_iter);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (WARN_ON(!mstc))
1081*4882a593Smuzhiyun return;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun r = drm_dp_mst_allocate_vcpi(&mstm->mgr, mstc->port, armh->dp.pbn,
1084*4882a593Smuzhiyun armh->dp.tu);
1085*4882a593Smuzhiyun if (!r)
1086*4882a593Smuzhiyun DRM_DEBUG_KMS("Failed to allocate VCPI\n");
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (!mstm->links++)
1089*4882a593Smuzhiyun nv50_outp_acquire(mstm->outp, false /*XXX: MST audio.*/);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun if (mstm->outp->link & 1)
1092*4882a593Smuzhiyun proto = NV917D_SOR_SET_CONTROL_PROTOCOL_DP_A;
1093*4882a593Smuzhiyun else
1094*4882a593Smuzhiyun proto = NV917D_SOR_SET_CONTROL_PROTOCOL_DP_B;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun mstm->outp->update(mstm->outp, head->base.index, armh, proto,
1097*4882a593Smuzhiyun nv50_dp_bpc_to_depth(armh->or.bpc));
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun msto->mstc = mstc;
1100*4882a593Smuzhiyun mstm->modified = true;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun static void
nv50_msto_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)1104*4882a593Smuzhiyun nv50_msto_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun struct nv50_msto *msto = nv50_msto(encoder);
1107*4882a593Smuzhiyun struct nv50_mstc *mstc = msto->mstc;
1108*4882a593Smuzhiyun struct nv50_mstm *mstm = mstc->mstm;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun drm_dp_mst_reset_vcpi_slots(&mstm->mgr, mstc->port);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun mstm->outp->update(mstm->outp, msto->head->base.index, NULL, 0, 0);
1113*4882a593Smuzhiyun mstm->modified = true;
1114*4882a593Smuzhiyun if (!--mstm->links)
1115*4882a593Smuzhiyun mstm->disabled = true;
1116*4882a593Smuzhiyun msto->disabled = true;
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs
1120*4882a593Smuzhiyun nv50_msto_help = {
1121*4882a593Smuzhiyun .atomic_disable = nv50_msto_disable,
1122*4882a593Smuzhiyun .atomic_enable = nv50_msto_enable,
1123*4882a593Smuzhiyun .atomic_check = nv50_msto_atomic_check,
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun static void
nv50_msto_destroy(struct drm_encoder * encoder)1127*4882a593Smuzhiyun nv50_msto_destroy(struct drm_encoder *encoder)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun struct nv50_msto *msto = nv50_msto(encoder);
1130*4882a593Smuzhiyun drm_encoder_cleanup(&msto->encoder);
1131*4882a593Smuzhiyun kfree(msto);
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun static const struct drm_encoder_funcs
1135*4882a593Smuzhiyun nv50_msto = {
1136*4882a593Smuzhiyun .destroy = nv50_msto_destroy,
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun static struct nv50_msto *
nv50_msto_new(struct drm_device * dev,struct nv50_head * head,int id)1140*4882a593Smuzhiyun nv50_msto_new(struct drm_device *dev, struct nv50_head *head, int id)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun struct nv50_msto *msto;
1143*4882a593Smuzhiyun int ret;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun msto = kzalloc(sizeof(*msto), GFP_KERNEL);
1146*4882a593Smuzhiyun if (!msto)
1147*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun ret = drm_encoder_init(dev, &msto->encoder, &nv50_msto,
1150*4882a593Smuzhiyun DRM_MODE_ENCODER_DPMST, "mst-%d", id);
1151*4882a593Smuzhiyun if (ret) {
1152*4882a593Smuzhiyun kfree(msto);
1153*4882a593Smuzhiyun return ERR_PTR(ret);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun drm_encoder_helper_add(&msto->encoder, &nv50_msto_help);
1157*4882a593Smuzhiyun msto->encoder.possible_crtcs = drm_crtc_mask(&head->base.base);
1158*4882a593Smuzhiyun msto->head = head;
1159*4882a593Smuzhiyun return msto;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun static struct drm_encoder *
nv50_mstc_atomic_best_encoder(struct drm_connector * connector,struct drm_connector_state * connector_state)1163*4882a593Smuzhiyun nv50_mstc_atomic_best_encoder(struct drm_connector *connector,
1164*4882a593Smuzhiyun struct drm_connector_state *connector_state)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun struct nv50_mstc *mstc = nv50_mstc(connector);
1167*4882a593Smuzhiyun struct drm_crtc *crtc = connector_state->crtc;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun if (!(mstc->mstm->outp->dcb->heads & drm_crtc_mask(crtc)))
1170*4882a593Smuzhiyun return NULL;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun return &nv50_head(crtc)->msto->encoder;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun static enum drm_mode_status
nv50_mstc_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1176*4882a593Smuzhiyun nv50_mstc_mode_valid(struct drm_connector *connector,
1177*4882a593Smuzhiyun struct drm_display_mode *mode)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun struct nv50_mstc *mstc = nv50_mstc(connector);
1180*4882a593Smuzhiyun struct nouveau_encoder *outp = mstc->mstm->outp;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* TODO: calculate the PBN from the dotclock and validate against the
1183*4882a593Smuzhiyun * MSTB's max possible PBN
1184*4882a593Smuzhiyun */
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun return nv50_dp_mode_valid(connector, outp, mode, NULL);
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun static int
nv50_mstc_get_modes(struct drm_connector * connector)1190*4882a593Smuzhiyun nv50_mstc_get_modes(struct drm_connector *connector)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct nv50_mstc *mstc = nv50_mstc(connector);
1193*4882a593Smuzhiyun int ret = 0;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun mstc->edid = drm_dp_mst_get_edid(&mstc->connector, mstc->port->mgr, mstc->port);
1196*4882a593Smuzhiyun drm_connector_update_edid_property(&mstc->connector, mstc->edid);
1197*4882a593Smuzhiyun if (mstc->edid)
1198*4882a593Smuzhiyun ret = drm_add_edid_modes(&mstc->connector, mstc->edid);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /*
1201*4882a593Smuzhiyun * XXX: Since we don't use HDR in userspace quite yet, limit the bpc
1202*4882a593Smuzhiyun * to 8 to save bandwidth on the topology. In the future, we'll want
1203*4882a593Smuzhiyun * to properly fix this by dynamically selecting the highest possible
1204*4882a593Smuzhiyun * bpc that would fit in the topology
1205*4882a593Smuzhiyun */
1206*4882a593Smuzhiyun if (connector->display_info.bpc)
1207*4882a593Smuzhiyun connector->display_info.bpc =
1208*4882a593Smuzhiyun clamp(connector->display_info.bpc, 6U, 8U);
1209*4882a593Smuzhiyun else
1210*4882a593Smuzhiyun connector->display_info.bpc = 8;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun if (mstc->native)
1213*4882a593Smuzhiyun drm_mode_destroy(mstc->connector.dev, mstc->native);
1214*4882a593Smuzhiyun mstc->native = nouveau_conn_native_mode(&mstc->connector);
1215*4882a593Smuzhiyun return ret;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun static int
nv50_mstc_atomic_check(struct drm_connector * connector,struct drm_atomic_state * state)1219*4882a593Smuzhiyun nv50_mstc_atomic_check(struct drm_connector *connector,
1220*4882a593Smuzhiyun struct drm_atomic_state *state)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun struct nv50_mstc *mstc = nv50_mstc(connector);
1223*4882a593Smuzhiyun struct drm_dp_mst_topology_mgr *mgr = &mstc->mstm->mgr;
1224*4882a593Smuzhiyun struct drm_connector_state *new_conn_state =
1225*4882a593Smuzhiyun drm_atomic_get_new_connector_state(state, connector);
1226*4882a593Smuzhiyun struct drm_connector_state *old_conn_state =
1227*4882a593Smuzhiyun drm_atomic_get_old_connector_state(state, connector);
1228*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
1229*4882a593Smuzhiyun struct drm_crtc *new_crtc = new_conn_state->crtc;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun if (!old_conn_state->crtc)
1232*4882a593Smuzhiyun return 0;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /* We only want to free VCPI if this state disables the CRTC on this
1235*4882a593Smuzhiyun * connector
1236*4882a593Smuzhiyun */
1237*4882a593Smuzhiyun if (new_crtc) {
1238*4882a593Smuzhiyun crtc_state = drm_atomic_get_new_crtc_state(state, new_crtc);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun if (!crtc_state ||
1241*4882a593Smuzhiyun !drm_atomic_crtc_needs_modeset(crtc_state) ||
1242*4882a593Smuzhiyun crtc_state->enable)
1243*4882a593Smuzhiyun return 0;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun return drm_dp_atomic_release_vcpi_slots(state, mgr, mstc->port);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun static int
nv50_mstc_detect(struct drm_connector * connector,struct drm_modeset_acquire_ctx * ctx,bool force)1250*4882a593Smuzhiyun nv50_mstc_detect(struct drm_connector *connector,
1251*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx, bool force)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun struct nv50_mstc *mstc = nv50_mstc(connector);
1254*4882a593Smuzhiyun int ret;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if (drm_connector_is_unregistered(connector))
1257*4882a593Smuzhiyun return connector_status_disconnected;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun ret = pm_runtime_get_sync(connector->dev->dev);
1260*4882a593Smuzhiyun if (ret < 0 && ret != -EACCES) {
1261*4882a593Smuzhiyun pm_runtime_put_autosuspend(connector->dev->dev);
1262*4882a593Smuzhiyun return connector_status_disconnected;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun ret = drm_dp_mst_detect_port(connector, ctx, mstc->port->mgr,
1266*4882a593Smuzhiyun mstc->port);
1267*4882a593Smuzhiyun if (ret != connector_status_connected)
1268*4882a593Smuzhiyun goto out;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun out:
1271*4882a593Smuzhiyun pm_runtime_mark_last_busy(connector->dev->dev);
1272*4882a593Smuzhiyun pm_runtime_put_autosuspend(connector->dev->dev);
1273*4882a593Smuzhiyun return ret;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun static const struct drm_connector_helper_funcs
1277*4882a593Smuzhiyun nv50_mstc_help = {
1278*4882a593Smuzhiyun .get_modes = nv50_mstc_get_modes,
1279*4882a593Smuzhiyun .mode_valid = nv50_mstc_mode_valid,
1280*4882a593Smuzhiyun .atomic_best_encoder = nv50_mstc_atomic_best_encoder,
1281*4882a593Smuzhiyun .atomic_check = nv50_mstc_atomic_check,
1282*4882a593Smuzhiyun .detect_ctx = nv50_mstc_detect,
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun static void
nv50_mstc_destroy(struct drm_connector * connector)1286*4882a593Smuzhiyun nv50_mstc_destroy(struct drm_connector *connector)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun struct nv50_mstc *mstc = nv50_mstc(connector);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun drm_connector_cleanup(&mstc->connector);
1291*4882a593Smuzhiyun drm_dp_mst_put_port_malloc(mstc->port);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun kfree(mstc);
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun static const struct drm_connector_funcs
1297*4882a593Smuzhiyun nv50_mstc = {
1298*4882a593Smuzhiyun .reset = nouveau_conn_reset,
1299*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
1300*4882a593Smuzhiyun .destroy = nv50_mstc_destroy,
1301*4882a593Smuzhiyun .atomic_duplicate_state = nouveau_conn_atomic_duplicate_state,
1302*4882a593Smuzhiyun .atomic_destroy_state = nouveau_conn_atomic_destroy_state,
1303*4882a593Smuzhiyun .atomic_set_property = nouveau_conn_atomic_set_property,
1304*4882a593Smuzhiyun .atomic_get_property = nouveau_conn_atomic_get_property,
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun static int
nv50_mstc_new(struct nv50_mstm * mstm,struct drm_dp_mst_port * port,const char * path,struct nv50_mstc ** pmstc)1308*4882a593Smuzhiyun nv50_mstc_new(struct nv50_mstm *mstm, struct drm_dp_mst_port *port,
1309*4882a593Smuzhiyun const char *path, struct nv50_mstc **pmstc)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct drm_device *dev = mstm->outp->base.base.dev;
1312*4882a593Smuzhiyun struct drm_crtc *crtc;
1313*4882a593Smuzhiyun struct nv50_mstc *mstc;
1314*4882a593Smuzhiyun int ret;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun if (!(mstc = *pmstc = kzalloc(sizeof(*mstc), GFP_KERNEL)))
1317*4882a593Smuzhiyun return -ENOMEM;
1318*4882a593Smuzhiyun mstc->mstm = mstm;
1319*4882a593Smuzhiyun mstc->port = port;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun ret = drm_connector_init(dev, &mstc->connector, &nv50_mstc,
1322*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DisplayPort);
1323*4882a593Smuzhiyun if (ret) {
1324*4882a593Smuzhiyun kfree(*pmstc);
1325*4882a593Smuzhiyun *pmstc = NULL;
1326*4882a593Smuzhiyun return ret;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun drm_connector_helper_add(&mstc->connector, &nv50_mstc_help);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun mstc->connector.funcs->reset(&mstc->connector);
1332*4882a593Smuzhiyun nouveau_conn_attach_properties(&mstc->connector);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun drm_for_each_crtc(crtc, dev) {
1335*4882a593Smuzhiyun if (!(mstm->outp->dcb->heads & drm_crtc_mask(crtc)))
1336*4882a593Smuzhiyun continue;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun drm_connector_attach_encoder(&mstc->connector,
1339*4882a593Smuzhiyun &nv50_head(crtc)->msto->encoder);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun drm_object_attach_property(&mstc->connector.base, dev->mode_config.path_property, 0);
1343*4882a593Smuzhiyun drm_object_attach_property(&mstc->connector.base, dev->mode_config.tile_property, 0);
1344*4882a593Smuzhiyun drm_connector_set_path_property(&mstc->connector, path);
1345*4882a593Smuzhiyun drm_dp_mst_get_port_malloc(port);
1346*4882a593Smuzhiyun return 0;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun static void
nv50_mstm_cleanup(struct nv50_mstm * mstm)1350*4882a593Smuzhiyun nv50_mstm_cleanup(struct nv50_mstm *mstm)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
1353*4882a593Smuzhiyun struct drm_encoder *encoder;
1354*4882a593Smuzhiyun int ret;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: mstm cleanup\n", mstm->outp->base.base.name);
1357*4882a593Smuzhiyun ret = drm_dp_check_act_status(&mstm->mgr);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun ret = drm_dp_update_payload_part2(&mstm->mgr);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
1362*4882a593Smuzhiyun if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1363*4882a593Smuzhiyun struct nv50_msto *msto = nv50_msto(encoder);
1364*4882a593Smuzhiyun struct nv50_mstc *mstc = msto->mstc;
1365*4882a593Smuzhiyun if (mstc && mstc->mstm == mstm)
1366*4882a593Smuzhiyun nv50_msto_cleanup(msto);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun mstm->modified = false;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun static void
nv50_mstm_prepare(struct nv50_mstm * mstm)1374*4882a593Smuzhiyun nv50_mstm_prepare(struct nv50_mstm *mstm)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(mstm->outp->base.base.dev);
1377*4882a593Smuzhiyun struct drm_encoder *encoder;
1378*4882a593Smuzhiyun int ret;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: mstm prepare\n", mstm->outp->base.base.name);
1381*4882a593Smuzhiyun ret = drm_dp_update_payload_part1(&mstm->mgr);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun drm_for_each_encoder(encoder, mstm->outp->base.base.dev) {
1384*4882a593Smuzhiyun if (encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
1385*4882a593Smuzhiyun struct nv50_msto *msto = nv50_msto(encoder);
1386*4882a593Smuzhiyun struct nv50_mstc *mstc = msto->mstc;
1387*4882a593Smuzhiyun if (mstc && mstc->mstm == mstm)
1388*4882a593Smuzhiyun nv50_msto_prepare(msto);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun if (mstm->disabled) {
1393*4882a593Smuzhiyun if (!mstm->links)
1394*4882a593Smuzhiyun nv50_outp_release(mstm->outp);
1395*4882a593Smuzhiyun mstm->disabled = false;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun static struct drm_connector *
nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr * mgr,struct drm_dp_mst_port * port,const char * path)1400*4882a593Smuzhiyun nv50_mstm_add_connector(struct drm_dp_mst_topology_mgr *mgr,
1401*4882a593Smuzhiyun struct drm_dp_mst_port *port, const char *path)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun struct nv50_mstm *mstm = nv50_mstm(mgr);
1404*4882a593Smuzhiyun struct nv50_mstc *mstc;
1405*4882a593Smuzhiyun int ret;
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun ret = nv50_mstc_new(mstm, port, path, &mstc);
1408*4882a593Smuzhiyun if (ret)
1409*4882a593Smuzhiyun return NULL;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun return &mstc->connector;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun static const struct drm_dp_mst_topology_cbs
1415*4882a593Smuzhiyun nv50_mstm = {
1416*4882a593Smuzhiyun .add_connector = nv50_mstm_add_connector,
1417*4882a593Smuzhiyun };
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun bool
nv50_mstm_service(struct nouveau_drm * drm,struct nouveau_connector * nv_connector,struct nv50_mstm * mstm)1420*4882a593Smuzhiyun nv50_mstm_service(struct nouveau_drm *drm,
1421*4882a593Smuzhiyun struct nouveau_connector *nv_connector,
1422*4882a593Smuzhiyun struct nv50_mstm *mstm)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct drm_dp_aux *aux = &nv_connector->aux;
1425*4882a593Smuzhiyun bool handled = true, ret = true;
1426*4882a593Smuzhiyun int rc;
1427*4882a593Smuzhiyun u8 esi[8] = {};
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun while (handled) {
1430*4882a593Smuzhiyun rc = drm_dp_dpcd_read(aux, DP_SINK_COUNT_ESI, esi, 8);
1431*4882a593Smuzhiyun if (rc != 8) {
1432*4882a593Smuzhiyun ret = false;
1433*4882a593Smuzhiyun break;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun drm_dp_mst_hpd_irq(&mstm->mgr, esi, &handled);
1437*4882a593Smuzhiyun if (!handled)
1438*4882a593Smuzhiyun break;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun rc = drm_dp_dpcd_write(aux, DP_SINK_COUNT_ESI + 1, &esi[1],
1441*4882a593Smuzhiyun 3);
1442*4882a593Smuzhiyun if (rc != 3) {
1443*4882a593Smuzhiyun ret = false;
1444*4882a593Smuzhiyun break;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun if (!ret)
1449*4882a593Smuzhiyun NV_DEBUG(drm, "Failed to handle ESI on %s: %d\n",
1450*4882a593Smuzhiyun nv_connector->base.name, rc);
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun return ret;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun void
nv50_mstm_remove(struct nv50_mstm * mstm)1456*4882a593Smuzhiyun nv50_mstm_remove(struct nv50_mstm *mstm)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun mstm->is_mst = false;
1459*4882a593Smuzhiyun drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, false);
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun static int
nv50_mstm_enable(struct nv50_mstm * mstm,int state)1463*4882a593Smuzhiyun nv50_mstm_enable(struct nv50_mstm *mstm, int state)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun struct nouveau_encoder *outp = mstm->outp;
1466*4882a593Smuzhiyun struct {
1467*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
1468*4882a593Smuzhiyun struct nv50_disp_sor_dp_mst_link_v0 mst;
1469*4882a593Smuzhiyun } args = {
1470*4882a593Smuzhiyun .base.version = 1,
1471*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_SOR_DP_MST_LINK,
1472*4882a593Smuzhiyun .base.hasht = outp->dcb->hasht,
1473*4882a593Smuzhiyun .base.hashm = outp->dcb->hashm,
1474*4882a593Smuzhiyun .mst.state = state,
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(outp->base.base.dev);
1477*4882a593Smuzhiyun struct nvif_object *disp = &drm->display->disp.object;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return nvif_mthd(disp, 0, &args, sizeof(args));
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun int
nv50_mstm_detect(struct nouveau_encoder * outp)1483*4882a593Smuzhiyun nv50_mstm_detect(struct nouveau_encoder *outp)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun struct nv50_mstm *mstm = outp->dp.mstm;
1486*4882a593Smuzhiyun struct drm_dp_aux *aux;
1487*4882a593Smuzhiyun int ret;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun if (!mstm || !mstm->can_mst)
1490*4882a593Smuzhiyun return 0;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun aux = mstm->mgr.aux;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun /* Clear any leftover MST state we didn't set ourselves by first
1495*4882a593Smuzhiyun * disabling MST if it was already enabled
1496*4882a593Smuzhiyun */
1497*4882a593Smuzhiyun ret = drm_dp_dpcd_writeb(aux, DP_MSTM_CTRL, 0);
1498*4882a593Smuzhiyun if (ret < 0)
1499*4882a593Smuzhiyun return ret;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun /* And start enabling */
1502*4882a593Smuzhiyun ret = nv50_mstm_enable(mstm, true);
1503*4882a593Smuzhiyun if (ret)
1504*4882a593Smuzhiyun return ret;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun ret = drm_dp_mst_topology_mgr_set_mst(&mstm->mgr, true);
1507*4882a593Smuzhiyun if (ret) {
1508*4882a593Smuzhiyun nv50_mstm_enable(mstm, false);
1509*4882a593Smuzhiyun return ret;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun mstm->is_mst = true;
1513*4882a593Smuzhiyun return 1;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun static void
nv50_mstm_fini(struct nouveau_encoder * outp)1517*4882a593Smuzhiyun nv50_mstm_fini(struct nouveau_encoder *outp)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun struct nv50_mstm *mstm = outp->dp.mstm;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun if (!mstm)
1522*4882a593Smuzhiyun return;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun /* Don't change the MST state of this connector until we've finished
1525*4882a593Smuzhiyun * resuming, since we can't safely grab hpd_irq_lock in our resume
1526*4882a593Smuzhiyun * path to protect mstm->is_mst without potentially deadlocking
1527*4882a593Smuzhiyun */
1528*4882a593Smuzhiyun mutex_lock(&outp->dp.hpd_irq_lock);
1529*4882a593Smuzhiyun mstm->suspended = true;
1530*4882a593Smuzhiyun mutex_unlock(&outp->dp.hpd_irq_lock);
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun if (mstm->is_mst)
1533*4882a593Smuzhiyun drm_dp_mst_topology_mgr_suspend(&mstm->mgr);
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun static void
nv50_mstm_init(struct nouveau_encoder * outp,bool runtime)1537*4882a593Smuzhiyun nv50_mstm_init(struct nouveau_encoder *outp, bool runtime)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun struct nv50_mstm *mstm = outp->dp.mstm;
1540*4882a593Smuzhiyun int ret = 0;
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun if (!mstm)
1543*4882a593Smuzhiyun return;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun if (mstm->is_mst) {
1546*4882a593Smuzhiyun ret = drm_dp_mst_topology_mgr_resume(&mstm->mgr, !runtime);
1547*4882a593Smuzhiyun if (ret == -1)
1548*4882a593Smuzhiyun nv50_mstm_remove(mstm);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun mutex_lock(&outp->dp.hpd_irq_lock);
1552*4882a593Smuzhiyun mstm->suspended = false;
1553*4882a593Smuzhiyun mutex_unlock(&outp->dp.hpd_irq_lock);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (ret == -1)
1556*4882a593Smuzhiyun drm_kms_helper_hotplug_event(mstm->mgr.dev);
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun static void
nv50_mstm_del(struct nv50_mstm ** pmstm)1560*4882a593Smuzhiyun nv50_mstm_del(struct nv50_mstm **pmstm)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun struct nv50_mstm *mstm = *pmstm;
1563*4882a593Smuzhiyun if (mstm) {
1564*4882a593Smuzhiyun drm_dp_mst_topology_mgr_destroy(&mstm->mgr);
1565*4882a593Smuzhiyun kfree(*pmstm);
1566*4882a593Smuzhiyun *pmstm = NULL;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun static int
nv50_mstm_new(struct nouveau_encoder * outp,struct drm_dp_aux * aux,int aux_max,int conn_base_id,struct nv50_mstm ** pmstm)1571*4882a593Smuzhiyun nv50_mstm_new(struct nouveau_encoder *outp, struct drm_dp_aux *aux, int aux_max,
1572*4882a593Smuzhiyun int conn_base_id, struct nv50_mstm **pmstm)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun const int max_payloads = hweight8(outp->dcb->heads);
1575*4882a593Smuzhiyun struct drm_device *dev = outp->base.base.dev;
1576*4882a593Smuzhiyun struct nv50_mstm *mstm;
1577*4882a593Smuzhiyun int ret;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun if (!(mstm = *pmstm = kzalloc(sizeof(*mstm), GFP_KERNEL)))
1580*4882a593Smuzhiyun return -ENOMEM;
1581*4882a593Smuzhiyun mstm->outp = outp;
1582*4882a593Smuzhiyun mstm->mgr.cbs = &nv50_mstm;
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun ret = drm_dp_mst_topology_mgr_init(&mstm->mgr, dev, aux, aux_max,
1585*4882a593Smuzhiyun max_payloads, conn_base_id);
1586*4882a593Smuzhiyun if (ret)
1587*4882a593Smuzhiyun return ret;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun return 0;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun /******************************************************************************
1593*4882a593Smuzhiyun * SOR
1594*4882a593Smuzhiyun *****************************************************************************/
1595*4882a593Smuzhiyun static void
nv50_sor_update(struct nouveau_encoder * nv_encoder,u8 head,struct nv50_head_atom * asyh,u8 proto,u8 depth)1596*4882a593Smuzhiyun nv50_sor_update(struct nouveau_encoder *nv_encoder, u8 head,
1597*4882a593Smuzhiyun struct nv50_head_atom *asyh, u8 proto, u8 depth)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(nv_encoder->base.base.dev);
1600*4882a593Smuzhiyun struct nv50_core *core = disp->core;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun if (!asyh) {
1603*4882a593Smuzhiyun nv_encoder->ctrl &= ~BIT(head);
1604*4882a593Smuzhiyun if (NVDEF_TEST(nv_encoder->ctrl, NV507D, SOR_SET_CONTROL, OWNER, ==, NONE))
1605*4882a593Smuzhiyun nv_encoder->ctrl = 0;
1606*4882a593Smuzhiyun } else {
1607*4882a593Smuzhiyun nv_encoder->ctrl |= NVVAL(NV507D, SOR_SET_CONTROL, PROTOCOL, proto);
1608*4882a593Smuzhiyun nv_encoder->ctrl |= BIT(head);
1609*4882a593Smuzhiyun asyh->or.depth = depth;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun core->func->sor->ctrl(core, nv_encoder->or, nv_encoder->ctrl, asyh);
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun static void
nv50_sor_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)1616*4882a593Smuzhiyun nv50_sor_disable(struct drm_encoder *encoder,
1617*4882a593Smuzhiyun struct drm_atomic_state *state)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1620*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1621*4882a593Smuzhiyun struct nouveau_connector *nv_connector =
1622*4882a593Smuzhiyun nv50_outp_get_old_connector(nv_encoder, state);
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun nv_encoder->crtc = NULL;
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun if (nv_crtc) {
1627*4882a593Smuzhiyun struct drm_dp_aux *aux = &nv_connector->aux;
1628*4882a593Smuzhiyun u8 pwr;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1631*4882a593Smuzhiyun int ret = drm_dp_dpcd_readb(aux, DP_SET_POWER, &pwr);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun if (ret == 0) {
1634*4882a593Smuzhiyun pwr &= ~DP_SET_POWER_MASK;
1635*4882a593Smuzhiyun pwr |= DP_SET_POWER_D3;
1636*4882a593Smuzhiyun drm_dp_dpcd_writeb(aux, DP_SET_POWER, pwr);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun nv_encoder->update(nv_encoder, nv_crtc->index, NULL, 0, 0);
1641*4882a593Smuzhiyun nv50_audio_disable(encoder, nv_crtc);
1642*4882a593Smuzhiyun nv50_hdmi_disable(&nv_encoder->base.base, nv_crtc);
1643*4882a593Smuzhiyun nv50_outp_release(nv_encoder);
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun static void
nv50_sor_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)1648*4882a593Smuzhiyun nv50_sor_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1651*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1652*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
1653*4882a593Smuzhiyun struct drm_display_mode *mode = &asyh->state.adjusted_mode;
1654*4882a593Smuzhiyun struct {
1655*4882a593Smuzhiyun struct nv50_disp_mthd_v1 base;
1656*4882a593Smuzhiyun struct nv50_disp_sor_lvds_script_v0 lvds;
1657*4882a593Smuzhiyun } lvds = {
1658*4882a593Smuzhiyun .base.version = 1,
1659*4882a593Smuzhiyun .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1660*4882a593Smuzhiyun .base.hasht = nv_encoder->dcb->hasht,
1661*4882a593Smuzhiyun .base.hashm = nv_encoder->dcb->hashm,
1662*4882a593Smuzhiyun };
1663*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(encoder->dev);
1664*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1665*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
1666*4882a593Smuzhiyun struct nouveau_connector *nv_connector;
1667*4882a593Smuzhiyun struct nvbios *bios = &drm->vbios;
1668*4882a593Smuzhiyun bool hda = false;
1669*4882a593Smuzhiyun u8 proto = NV507D_SOR_SET_CONTROL_PROTOCOL_CUSTOM;
1670*4882a593Smuzhiyun u8 depth = NV837D_SOR_SET_CONTROL_PIXEL_DEPTH_DEFAULT;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun nv_connector = nv50_outp_get_new_connector(nv_encoder, state);
1673*4882a593Smuzhiyun nv_encoder->crtc = encoder->crtc;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun if ((disp->disp->object.oclass == GT214_DISP ||
1676*4882a593Smuzhiyun disp->disp->object.oclass >= GF110_DISP) &&
1677*4882a593Smuzhiyun drm_detect_monitor_audio(nv_connector->edid))
1678*4882a593Smuzhiyun hda = true;
1679*4882a593Smuzhiyun nv50_outp_acquire(nv_encoder, hda);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun switch (nv_encoder->dcb->type) {
1682*4882a593Smuzhiyun case DCB_OUTPUT_TMDS:
1683*4882a593Smuzhiyun if (nv_encoder->link & 1) {
1684*4882a593Smuzhiyun proto = NV507D_SOR_SET_CONTROL_PROTOCOL_SINGLE_TMDS_A;
1685*4882a593Smuzhiyun /* Only enable dual-link if:
1686*4882a593Smuzhiyun * - Need to (i.e. rate > 165MHz)
1687*4882a593Smuzhiyun * - DCB says we can
1688*4882a593Smuzhiyun * - Not an HDMI monitor, since there's no dual-link
1689*4882a593Smuzhiyun * on HDMI.
1690*4882a593Smuzhiyun */
1691*4882a593Smuzhiyun if (mode->clock >= 165000 &&
1692*4882a593Smuzhiyun nv_encoder->dcb->duallink_possible &&
1693*4882a593Smuzhiyun !drm_detect_hdmi_monitor(nv_connector->edid))
1694*4882a593Smuzhiyun proto = NV507D_SOR_SET_CONTROL_PROTOCOL_DUAL_TMDS;
1695*4882a593Smuzhiyun } else {
1696*4882a593Smuzhiyun proto = NV507D_SOR_SET_CONTROL_PROTOCOL_SINGLE_TMDS_B;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun nv50_hdmi_enable(&nv_encoder->base.base, state, mode);
1700*4882a593Smuzhiyun break;
1701*4882a593Smuzhiyun case DCB_OUTPUT_LVDS:
1702*4882a593Smuzhiyun proto = NV507D_SOR_SET_CONTROL_PROTOCOL_LVDS_CUSTOM;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun if (bios->fp_no_ddc) {
1705*4882a593Smuzhiyun if (bios->fp.dual_link)
1706*4882a593Smuzhiyun lvds.lvds.script |= 0x0100;
1707*4882a593Smuzhiyun if (bios->fp.if_is_24bit)
1708*4882a593Smuzhiyun lvds.lvds.script |= 0x0200;
1709*4882a593Smuzhiyun } else {
1710*4882a593Smuzhiyun if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1711*4882a593Smuzhiyun if (((u8 *)nv_connector->edid)[121] == 2)
1712*4882a593Smuzhiyun lvds.lvds.script |= 0x0100;
1713*4882a593Smuzhiyun } else
1714*4882a593Smuzhiyun if (mode->clock >= bios->fp.duallink_transition_clk) {
1715*4882a593Smuzhiyun lvds.lvds.script |= 0x0100;
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun if (lvds.lvds.script & 0x0100) {
1719*4882a593Smuzhiyun if (bios->fp.strapless_is_24bit & 2)
1720*4882a593Smuzhiyun lvds.lvds.script |= 0x0200;
1721*4882a593Smuzhiyun } else {
1722*4882a593Smuzhiyun if (bios->fp.strapless_is_24bit & 1)
1723*4882a593Smuzhiyun lvds.lvds.script |= 0x0200;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun if (asyh->or.bpc == 8)
1727*4882a593Smuzhiyun lvds.lvds.script |= 0x0200;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun nvif_mthd(&disp->disp->object, 0, &lvds, sizeof(lvds));
1731*4882a593Smuzhiyun break;
1732*4882a593Smuzhiyun case DCB_OUTPUT_DP:
1733*4882a593Smuzhiyun depth = nv50_dp_bpc_to_depth(asyh->or.bpc);
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun if (nv_encoder->link & 1)
1736*4882a593Smuzhiyun proto = NV887D_SOR_SET_CONTROL_PROTOCOL_DP_A;
1737*4882a593Smuzhiyun else
1738*4882a593Smuzhiyun proto = NV887D_SOR_SET_CONTROL_PROTOCOL_DP_B;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun nv50_audio_enable(encoder, state, mode);
1741*4882a593Smuzhiyun break;
1742*4882a593Smuzhiyun default:
1743*4882a593Smuzhiyun BUG();
1744*4882a593Smuzhiyun break;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun nv_encoder->update(nv_encoder, nv_crtc->index, asyh, proto, depth);
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs
1751*4882a593Smuzhiyun nv50_sor_help = {
1752*4882a593Smuzhiyun .atomic_check = nv50_outp_atomic_check,
1753*4882a593Smuzhiyun .atomic_enable = nv50_sor_enable,
1754*4882a593Smuzhiyun .atomic_disable = nv50_sor_disable,
1755*4882a593Smuzhiyun };
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun static void
nv50_sor_destroy(struct drm_encoder * encoder)1758*4882a593Smuzhiyun nv50_sor_destroy(struct drm_encoder *encoder)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1761*4882a593Smuzhiyun nv50_mstm_del(&nv_encoder->dp.mstm);
1762*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun if (nv_encoder->dcb->type == DCB_OUTPUT_DP)
1765*4882a593Smuzhiyun mutex_destroy(&nv_encoder->dp.hpd_irq_lock);
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun kfree(encoder);
1768*4882a593Smuzhiyun }
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun static const struct drm_encoder_funcs
1771*4882a593Smuzhiyun nv50_sor_func = {
1772*4882a593Smuzhiyun .destroy = nv50_sor_destroy,
1773*4882a593Smuzhiyun };
1774*4882a593Smuzhiyun
nv50_has_mst(struct nouveau_drm * drm)1775*4882a593Smuzhiyun static bool nv50_has_mst(struct nouveau_drm *drm)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
1778*4882a593Smuzhiyun u32 data;
1779*4882a593Smuzhiyun u8 ver, hdr, cnt, len;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun data = nvbios_dp_table(bios, &ver, &hdr, &cnt, &len);
1782*4882a593Smuzhiyun return data && ver >= 0x40 && (nvbios_rd08(bios, data + 0x08) & 0x04);
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun static int
nv50_sor_create(struct drm_connector * connector,struct dcb_output * dcbe)1786*4882a593Smuzhiyun nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun struct nouveau_connector *nv_connector = nouveau_connector(connector);
1789*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(connector->dev);
1790*4882a593Smuzhiyun struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
1791*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder;
1792*4882a593Smuzhiyun struct drm_encoder *encoder;
1793*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(connector->dev);
1794*4882a593Smuzhiyun int type, ret;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun switch (dcbe->type) {
1797*4882a593Smuzhiyun case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
1798*4882a593Smuzhiyun case DCB_OUTPUT_TMDS:
1799*4882a593Smuzhiyun case DCB_OUTPUT_DP:
1800*4882a593Smuzhiyun default:
1801*4882a593Smuzhiyun type = DRM_MODE_ENCODER_TMDS;
1802*4882a593Smuzhiyun break;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1806*4882a593Smuzhiyun if (!nv_encoder)
1807*4882a593Smuzhiyun return -ENOMEM;
1808*4882a593Smuzhiyun nv_encoder->dcb = dcbe;
1809*4882a593Smuzhiyun nv_encoder->update = nv50_sor_update;
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun encoder = to_drm_encoder(nv_encoder);
1812*4882a593Smuzhiyun encoder->possible_crtcs = dcbe->heads;
1813*4882a593Smuzhiyun encoder->possible_clones = 0;
1814*4882a593Smuzhiyun drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type,
1815*4882a593Smuzhiyun "sor-%04x-%04x", dcbe->hasht, dcbe->hashm);
1816*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &nv50_sor_help);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun drm_connector_attach_encoder(connector, encoder);
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun disp->core->func->sor->get_caps(disp, nv_encoder, ffs(dcbe->or) - 1);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun if (dcbe->type == DCB_OUTPUT_DP) {
1823*4882a593Smuzhiyun struct nvkm_i2c_aux *aux =
1824*4882a593Smuzhiyun nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun mutex_init(&nv_encoder->dp.hpd_irq_lock);
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun if (aux) {
1829*4882a593Smuzhiyun if (disp->disp->object.oclass < GF110_DISP) {
1830*4882a593Smuzhiyun /* HW has no support for address-only
1831*4882a593Smuzhiyun * transactions, so we're required to
1832*4882a593Smuzhiyun * use custom I2C-over-AUX code.
1833*4882a593Smuzhiyun */
1834*4882a593Smuzhiyun nv_encoder->i2c = &aux->i2c;
1835*4882a593Smuzhiyun } else {
1836*4882a593Smuzhiyun nv_encoder->i2c = &nv_connector->aux.ddc;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun nv_encoder->aux = aux;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun if (nv_connector->type != DCB_CONNECTOR_eDP &&
1842*4882a593Smuzhiyun nv50_has_mst(drm)) {
1843*4882a593Smuzhiyun ret = nv50_mstm_new(nv_encoder, &nv_connector->aux,
1844*4882a593Smuzhiyun 16, nv_connector->base.base.id,
1845*4882a593Smuzhiyun &nv_encoder->dp.mstm);
1846*4882a593Smuzhiyun if (ret)
1847*4882a593Smuzhiyun return ret;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun } else {
1850*4882a593Smuzhiyun struct nvkm_i2c_bus *bus =
1851*4882a593Smuzhiyun nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
1852*4882a593Smuzhiyun if (bus)
1853*4882a593Smuzhiyun nv_encoder->i2c = &bus->i2c;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun return 0;
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun /******************************************************************************
1860*4882a593Smuzhiyun * PIOR
1861*4882a593Smuzhiyun *****************************************************************************/
1862*4882a593Smuzhiyun static int
nv50_pior_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)1863*4882a593Smuzhiyun nv50_pior_atomic_check(struct drm_encoder *encoder,
1864*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
1865*4882a593Smuzhiyun struct drm_connector_state *conn_state)
1866*4882a593Smuzhiyun {
1867*4882a593Smuzhiyun int ret = nv50_outp_atomic_check(encoder, crtc_state, conn_state);
1868*4882a593Smuzhiyun if (ret)
1869*4882a593Smuzhiyun return ret;
1870*4882a593Smuzhiyun crtc_state->adjusted_mode.clock *= 2;
1871*4882a593Smuzhiyun return 0;
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun static void
nv50_pior_disable(struct drm_encoder * encoder,struct drm_atomic_state * state)1875*4882a593Smuzhiyun nv50_pior_disable(struct drm_encoder *encoder, struct drm_atomic_state *state)
1876*4882a593Smuzhiyun {
1877*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1878*4882a593Smuzhiyun struct nv50_core *core = nv50_disp(encoder->dev)->core;
1879*4882a593Smuzhiyun const u32 ctrl = NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, NONE);
1880*4882a593Smuzhiyun if (nv_encoder->crtc)
1881*4882a593Smuzhiyun core->func->pior->ctrl(core, nv_encoder->or, ctrl, NULL);
1882*4882a593Smuzhiyun nv_encoder->crtc = NULL;
1883*4882a593Smuzhiyun nv50_outp_release(nv_encoder);
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun static void
nv50_pior_enable(struct drm_encoder * encoder,struct drm_atomic_state * state)1887*4882a593Smuzhiyun nv50_pior_enable(struct drm_encoder *encoder, struct drm_atomic_state *state)
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1890*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1891*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(nv_crtc->base.state);
1892*4882a593Smuzhiyun struct nv50_core *core = nv50_disp(encoder->dev)->core;
1893*4882a593Smuzhiyun u32 ctrl = 0;
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun switch (nv_crtc->index) {
1896*4882a593Smuzhiyun case 0: ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, HEAD0); break;
1897*4882a593Smuzhiyun case 1: ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, OWNER, HEAD1); break;
1898*4882a593Smuzhiyun default:
1899*4882a593Smuzhiyun WARN_ON(1);
1900*4882a593Smuzhiyun break;
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun nv50_outp_acquire(nv_encoder, false);
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun switch (asyh->or.bpc) {
1906*4882a593Smuzhiyun case 10: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_30_444; break;
1907*4882a593Smuzhiyun case 8: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_24_444; break;
1908*4882a593Smuzhiyun case 6: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_BPP_18_444; break;
1909*4882a593Smuzhiyun default: asyh->or.depth = NV837D_PIOR_SET_CONTROL_PIXEL_DEPTH_DEFAULT; break;
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun switch (nv_encoder->dcb->type) {
1913*4882a593Smuzhiyun case DCB_OUTPUT_TMDS:
1914*4882a593Smuzhiyun case DCB_OUTPUT_DP:
1915*4882a593Smuzhiyun ctrl |= NVDEF(NV507D, PIOR_SET_CONTROL, PROTOCOL, EXT_TMDS_ENC);
1916*4882a593Smuzhiyun break;
1917*4882a593Smuzhiyun default:
1918*4882a593Smuzhiyun BUG();
1919*4882a593Smuzhiyun break;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun core->func->pior->ctrl(core, nv_encoder->or, ctrl, asyh);
1923*4882a593Smuzhiyun nv_encoder->crtc = &nv_crtc->base;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs
1927*4882a593Smuzhiyun nv50_pior_help = {
1928*4882a593Smuzhiyun .atomic_check = nv50_pior_atomic_check,
1929*4882a593Smuzhiyun .atomic_enable = nv50_pior_enable,
1930*4882a593Smuzhiyun .atomic_disable = nv50_pior_disable,
1931*4882a593Smuzhiyun };
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun static void
nv50_pior_destroy(struct drm_encoder * encoder)1934*4882a593Smuzhiyun nv50_pior_destroy(struct drm_encoder *encoder)
1935*4882a593Smuzhiyun {
1936*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
1937*4882a593Smuzhiyun kfree(encoder);
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun static const struct drm_encoder_funcs
1941*4882a593Smuzhiyun nv50_pior_func = {
1942*4882a593Smuzhiyun .destroy = nv50_pior_destroy,
1943*4882a593Smuzhiyun };
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun static int
nv50_pior_create(struct drm_connector * connector,struct dcb_output * dcbe)1946*4882a593Smuzhiyun nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun struct drm_device *dev = connector->dev;
1949*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
1950*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(dev);
1951*4882a593Smuzhiyun struct nvkm_i2c *i2c = nvxx_i2c(&drm->client.device);
1952*4882a593Smuzhiyun struct nvkm_i2c_bus *bus = NULL;
1953*4882a593Smuzhiyun struct nvkm_i2c_aux *aux = NULL;
1954*4882a593Smuzhiyun struct i2c_adapter *ddc;
1955*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder;
1956*4882a593Smuzhiyun struct drm_encoder *encoder;
1957*4882a593Smuzhiyun int type;
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun switch (dcbe->type) {
1960*4882a593Smuzhiyun case DCB_OUTPUT_TMDS:
1961*4882a593Smuzhiyun bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
1962*4882a593Smuzhiyun ddc = bus ? &bus->i2c : NULL;
1963*4882a593Smuzhiyun type = DRM_MODE_ENCODER_TMDS;
1964*4882a593Smuzhiyun break;
1965*4882a593Smuzhiyun case DCB_OUTPUT_DP:
1966*4882a593Smuzhiyun aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
1967*4882a593Smuzhiyun ddc = aux ? &aux->i2c : NULL;
1968*4882a593Smuzhiyun type = DRM_MODE_ENCODER_TMDS;
1969*4882a593Smuzhiyun break;
1970*4882a593Smuzhiyun default:
1971*4882a593Smuzhiyun return -ENODEV;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1975*4882a593Smuzhiyun if (!nv_encoder)
1976*4882a593Smuzhiyun return -ENOMEM;
1977*4882a593Smuzhiyun nv_encoder->dcb = dcbe;
1978*4882a593Smuzhiyun nv_encoder->i2c = ddc;
1979*4882a593Smuzhiyun nv_encoder->aux = aux;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun encoder = to_drm_encoder(nv_encoder);
1982*4882a593Smuzhiyun encoder->possible_crtcs = dcbe->heads;
1983*4882a593Smuzhiyun encoder->possible_clones = 0;
1984*4882a593Smuzhiyun drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type,
1985*4882a593Smuzhiyun "pior-%04x-%04x", dcbe->hasht, dcbe->hashm);
1986*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &nv50_pior_help);
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun drm_connector_attach_encoder(connector, encoder);
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun disp->core->func->pior->get_caps(disp, nv_encoder, ffs(dcbe->or) - 1);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun return 0;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /******************************************************************************
1996*4882a593Smuzhiyun * Atomic
1997*4882a593Smuzhiyun *****************************************************************************/
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun static void
nv50_disp_atomic_commit_core(struct drm_atomic_state * state,u32 * interlock)2000*4882a593Smuzhiyun nv50_disp_atomic_commit_core(struct drm_atomic_state *state, u32 *interlock)
2001*4882a593Smuzhiyun {
2002*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(state->dev);
2003*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(drm->dev);
2004*4882a593Smuzhiyun struct nv50_core *core = disp->core;
2005*4882a593Smuzhiyun struct nv50_mstm *mstm;
2006*4882a593Smuzhiyun struct drm_encoder *encoder;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun NV_ATOMIC(drm, "commit core %08x\n", interlock[NV50_DISP_INTERLOCK_BASE]);
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun drm_for_each_encoder(encoder, drm->dev) {
2011*4882a593Smuzhiyun if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
2012*4882a593Smuzhiyun mstm = nouveau_encoder(encoder)->dp.mstm;
2013*4882a593Smuzhiyun if (mstm && mstm->modified)
2014*4882a593Smuzhiyun nv50_mstm_prepare(mstm);
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun core->func->ntfy_init(disp->sync, NV50_DISP_CORE_NTFY);
2019*4882a593Smuzhiyun core->func->update(core, interlock, true);
2020*4882a593Smuzhiyun if (core->func->ntfy_wait_done(disp->sync, NV50_DISP_CORE_NTFY,
2021*4882a593Smuzhiyun disp->core->chan.base.device))
2022*4882a593Smuzhiyun NV_ERROR(drm, "core notifier timeout\n");
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun drm_for_each_encoder(encoder, drm->dev) {
2025*4882a593Smuzhiyun if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
2026*4882a593Smuzhiyun mstm = nouveau_encoder(encoder)->dp.mstm;
2027*4882a593Smuzhiyun if (mstm && mstm->modified)
2028*4882a593Smuzhiyun nv50_mstm_cleanup(mstm);
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun }
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun static void
nv50_disp_atomic_commit_wndw(struct drm_atomic_state * state,u32 * interlock)2034*4882a593Smuzhiyun nv50_disp_atomic_commit_wndw(struct drm_atomic_state *state, u32 *interlock)
2035*4882a593Smuzhiyun {
2036*4882a593Smuzhiyun struct drm_plane_state *new_plane_state;
2037*4882a593Smuzhiyun struct drm_plane *plane;
2038*4882a593Smuzhiyun int i;
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2041*4882a593Smuzhiyun struct nv50_wndw *wndw = nv50_wndw(plane);
2042*4882a593Smuzhiyun if (interlock[wndw->interlock.type] & wndw->interlock.data) {
2043*4882a593Smuzhiyun if (wndw->func->update)
2044*4882a593Smuzhiyun wndw->func->update(wndw, interlock);
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun static void
nv50_disp_atomic_commit_tail(struct drm_atomic_state * state)2050*4882a593Smuzhiyun nv50_disp_atomic_commit_tail(struct drm_atomic_state *state)
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun struct drm_device *dev = state->dev;
2053*4882a593Smuzhiyun struct drm_crtc_state *new_crtc_state, *old_crtc_state;
2054*4882a593Smuzhiyun struct drm_crtc *crtc;
2055*4882a593Smuzhiyun struct drm_plane_state *new_plane_state;
2056*4882a593Smuzhiyun struct drm_plane *plane;
2057*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
2058*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(dev);
2059*4882a593Smuzhiyun struct nv50_atom *atom = nv50_atom(state);
2060*4882a593Smuzhiyun struct nv50_core *core = disp->core;
2061*4882a593Smuzhiyun struct nv50_outp_atom *outp, *outt;
2062*4882a593Smuzhiyun u32 interlock[NV50_DISP_INTERLOCK__SIZE] = {};
2063*4882a593Smuzhiyun int i;
2064*4882a593Smuzhiyun bool flushed = false;
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun NV_ATOMIC(drm, "commit %d %d\n", atom->lock_core, atom->flush_disable);
2067*4882a593Smuzhiyun nv50_crc_atomic_stop_reporting(state);
2068*4882a593Smuzhiyun drm_atomic_helper_wait_for_fences(dev, state, false);
2069*4882a593Smuzhiyun drm_atomic_helper_wait_for_dependencies(state);
2070*4882a593Smuzhiyun drm_atomic_helper_update_legacy_modeset_state(dev, state);
2071*4882a593Smuzhiyun drm_atomic_helper_calc_timestamping_constants(state);
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun if (atom->lock_core)
2074*4882a593Smuzhiyun mutex_lock(&disp->mutex);
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun /* Disable head(s). */
2077*4882a593Smuzhiyun for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
2078*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
2079*4882a593Smuzhiyun struct nv50_head *head = nv50_head(crtc);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: clr %04x (set %04x)\n", crtc->name,
2082*4882a593Smuzhiyun asyh->clr.mask, asyh->set.mask);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun if (old_crtc_state->active && !new_crtc_state->active) {
2085*4882a593Smuzhiyun pm_runtime_put_noidle(dev->dev);
2086*4882a593Smuzhiyun drm_crtc_vblank_off(crtc);
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun if (asyh->clr.mask) {
2090*4882a593Smuzhiyun nv50_head_flush_clr(head, asyh, atom->flush_disable);
2091*4882a593Smuzhiyun interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun /* Disable plane(s). */
2096*4882a593Smuzhiyun for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2097*4882a593Smuzhiyun struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
2098*4882a593Smuzhiyun struct nv50_wndw *wndw = nv50_wndw(plane);
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", plane->name,
2101*4882a593Smuzhiyun asyw->clr.mask, asyw->set.mask);
2102*4882a593Smuzhiyun if (!asyw->clr.mask)
2103*4882a593Smuzhiyun continue;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun nv50_wndw_flush_clr(wndw, interlock, atom->flush_disable, asyw);
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun /* Disable output path(s). */
2109*4882a593Smuzhiyun list_for_each_entry(outp, &atom->outp, head) {
2110*4882a593Smuzhiyun const struct drm_encoder_helper_funcs *help;
2111*4882a593Smuzhiyun struct drm_encoder *encoder;
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun encoder = outp->encoder;
2114*4882a593Smuzhiyun help = encoder->helper_private;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: clr %02x (set %02x)\n", encoder->name,
2117*4882a593Smuzhiyun outp->clr.mask, outp->set.mask);
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun if (outp->clr.mask) {
2120*4882a593Smuzhiyun help->atomic_disable(encoder, state);
2121*4882a593Smuzhiyun interlock[NV50_DISP_INTERLOCK_CORE] |= 1;
2122*4882a593Smuzhiyun if (outp->flush_disable) {
2123*4882a593Smuzhiyun nv50_disp_atomic_commit_wndw(state, interlock);
2124*4882a593Smuzhiyun nv50_disp_atomic_commit_core(state, interlock);
2125*4882a593Smuzhiyun memset(interlock, 0x00, sizeof(interlock));
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun flushed = true;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun }
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun /* Flush disable. */
2133*4882a593Smuzhiyun if (interlock[NV50_DISP_INTERLOCK_CORE]) {
2134*4882a593Smuzhiyun if (atom->flush_disable) {
2135*4882a593Smuzhiyun nv50_disp_atomic_commit_wndw(state, interlock);
2136*4882a593Smuzhiyun nv50_disp_atomic_commit_core(state, interlock);
2137*4882a593Smuzhiyun memset(interlock, 0x00, sizeof(interlock));
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun flushed = true;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun if (flushed)
2144*4882a593Smuzhiyun nv50_crc_atomic_release_notifier_contexts(state);
2145*4882a593Smuzhiyun nv50_crc_atomic_init_notifier_contexts(state);
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun /* Update output path(s). */
2148*4882a593Smuzhiyun list_for_each_entry_safe(outp, outt, &atom->outp, head) {
2149*4882a593Smuzhiyun const struct drm_encoder_helper_funcs *help;
2150*4882a593Smuzhiyun struct drm_encoder *encoder;
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun encoder = outp->encoder;
2153*4882a593Smuzhiyun help = encoder->helper_private;
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", encoder->name,
2156*4882a593Smuzhiyun outp->set.mask, outp->clr.mask);
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun if (outp->set.mask) {
2159*4882a593Smuzhiyun help->atomic_enable(encoder, state);
2160*4882a593Smuzhiyun interlock[NV50_DISP_INTERLOCK_CORE] = 1;
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun list_del(&outp->head);
2164*4882a593Smuzhiyun kfree(outp);
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun /* Update head(s). */
2168*4882a593Smuzhiyun for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
2169*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
2170*4882a593Smuzhiyun struct nv50_head *head = nv50_head(crtc);
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
2173*4882a593Smuzhiyun asyh->set.mask, asyh->clr.mask);
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun if (asyh->set.mask) {
2176*4882a593Smuzhiyun nv50_head_flush_set(head, asyh);
2177*4882a593Smuzhiyun interlock[NV50_DISP_INTERLOCK_CORE] = 1;
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun if (new_crtc_state->active) {
2181*4882a593Smuzhiyun if (!old_crtc_state->active) {
2182*4882a593Smuzhiyun drm_crtc_vblank_on(crtc);
2183*4882a593Smuzhiyun pm_runtime_get_noresume(dev->dev);
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun if (new_crtc_state->event)
2186*4882a593Smuzhiyun drm_crtc_vblank_get(crtc);
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun }
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun /* Update window->head assignment.
2191*4882a593Smuzhiyun *
2192*4882a593Smuzhiyun * This has to happen in an update that's not interlocked with
2193*4882a593Smuzhiyun * any window channels to avoid hitting HW error checks.
2194*4882a593Smuzhiyun *
2195*4882a593Smuzhiyun *TODO: Proper handling of window ownership (Turing apparently
2196*4882a593Smuzhiyun * supports non-fixed mappings).
2197*4882a593Smuzhiyun */
2198*4882a593Smuzhiyun if (core->assign_windows) {
2199*4882a593Smuzhiyun core->func->wndw.owner(core);
2200*4882a593Smuzhiyun nv50_disp_atomic_commit_core(state, interlock);
2201*4882a593Smuzhiyun core->assign_windows = false;
2202*4882a593Smuzhiyun interlock[NV50_DISP_INTERLOCK_CORE] = 0;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun /* Finish updating head(s)...
2206*4882a593Smuzhiyun *
2207*4882a593Smuzhiyun * NVD is rather picky about both where window assignments can change,
2208*4882a593Smuzhiyun * *and* about certain core and window channel states matching.
2209*4882a593Smuzhiyun *
2210*4882a593Smuzhiyun * The EFI GOP driver on newer GPUs configures window channels with a
2211*4882a593Smuzhiyun * different output format to what we do, and the core channel update
2212*4882a593Smuzhiyun * in the assign_windows case above would result in a state mismatch.
2213*4882a593Smuzhiyun *
2214*4882a593Smuzhiyun * Delay some of the head update until after that point to workaround
2215*4882a593Smuzhiyun * the issue. This only affects the initial modeset.
2216*4882a593Smuzhiyun *
2217*4882a593Smuzhiyun * TODO: handle this better when adding flexible window mapping
2218*4882a593Smuzhiyun */
2219*4882a593Smuzhiyun for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
2220*4882a593Smuzhiyun struct nv50_head_atom *asyh = nv50_head_atom(new_crtc_state);
2221*4882a593Smuzhiyun struct nv50_head *head = nv50_head(crtc);
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: set %04x (clr %04x)\n", crtc->name,
2224*4882a593Smuzhiyun asyh->set.mask, asyh->clr.mask);
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun if (asyh->set.mask) {
2227*4882a593Smuzhiyun nv50_head_flush_set_wndw(head, asyh);
2228*4882a593Smuzhiyun interlock[NV50_DISP_INTERLOCK_CORE] = 1;
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun /* Update plane(s). */
2233*4882a593Smuzhiyun for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2234*4882a593Smuzhiyun struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
2235*4882a593Smuzhiyun struct nv50_wndw *wndw = nv50_wndw(plane);
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun NV_ATOMIC(drm, "%s: set %02x (clr %02x)\n", plane->name,
2238*4882a593Smuzhiyun asyw->set.mask, asyw->clr.mask);
2239*4882a593Smuzhiyun if ( !asyw->set.mask &&
2240*4882a593Smuzhiyun (!asyw->clr.mask || atom->flush_disable))
2241*4882a593Smuzhiyun continue;
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun nv50_wndw_flush_set(wndw, interlock, asyw);
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun /* Flush update. */
2247*4882a593Smuzhiyun nv50_disp_atomic_commit_wndw(state, interlock);
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun if (interlock[NV50_DISP_INTERLOCK_CORE]) {
2250*4882a593Smuzhiyun if (interlock[NV50_DISP_INTERLOCK_BASE] ||
2251*4882a593Smuzhiyun interlock[NV50_DISP_INTERLOCK_OVLY] ||
2252*4882a593Smuzhiyun interlock[NV50_DISP_INTERLOCK_WNDW] ||
2253*4882a593Smuzhiyun !atom->state.legacy_cursor_update)
2254*4882a593Smuzhiyun nv50_disp_atomic_commit_core(state, interlock);
2255*4882a593Smuzhiyun else
2256*4882a593Smuzhiyun disp->core->func->update(disp->core, interlock, false);
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun if (atom->lock_core)
2260*4882a593Smuzhiyun mutex_unlock(&disp->mutex);
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /* Wait for HW to signal completion. */
2263*4882a593Smuzhiyun for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2264*4882a593Smuzhiyun struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
2265*4882a593Smuzhiyun struct nv50_wndw *wndw = nv50_wndw(plane);
2266*4882a593Smuzhiyun int ret = nv50_wndw_wait_armed(wndw, asyw);
2267*4882a593Smuzhiyun if (ret)
2268*4882a593Smuzhiyun NV_ERROR(drm, "%s: timeout\n", plane->name);
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
2272*4882a593Smuzhiyun if (new_crtc_state->event) {
2273*4882a593Smuzhiyun unsigned long flags;
2274*4882a593Smuzhiyun /* Get correct count/ts if racing with vblank irq */
2275*4882a593Smuzhiyun if (new_crtc_state->active)
2276*4882a593Smuzhiyun drm_crtc_accurate_vblank_count(crtc);
2277*4882a593Smuzhiyun spin_lock_irqsave(&crtc->dev->event_lock, flags);
2278*4882a593Smuzhiyun drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
2279*4882a593Smuzhiyun spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun new_crtc_state->event = NULL;
2282*4882a593Smuzhiyun if (new_crtc_state->active)
2283*4882a593Smuzhiyun drm_crtc_vblank_put(crtc);
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun nv50_crc_atomic_start_reporting(state);
2288*4882a593Smuzhiyun if (!flushed)
2289*4882a593Smuzhiyun nv50_crc_atomic_release_notifier_contexts(state);
2290*4882a593Smuzhiyun drm_atomic_helper_commit_hw_done(state);
2291*4882a593Smuzhiyun drm_atomic_helper_cleanup_planes(dev, state);
2292*4882a593Smuzhiyun drm_atomic_helper_commit_cleanup_done(state);
2293*4882a593Smuzhiyun drm_atomic_state_put(state);
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun /* Drop the RPM ref we got from nv50_disp_atomic_commit() */
2296*4882a593Smuzhiyun pm_runtime_mark_last_busy(dev->dev);
2297*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev->dev);
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun static void
nv50_disp_atomic_commit_work(struct work_struct * work)2301*4882a593Smuzhiyun nv50_disp_atomic_commit_work(struct work_struct *work)
2302*4882a593Smuzhiyun {
2303*4882a593Smuzhiyun struct drm_atomic_state *state =
2304*4882a593Smuzhiyun container_of(work, typeof(*state), commit_work);
2305*4882a593Smuzhiyun nv50_disp_atomic_commit_tail(state);
2306*4882a593Smuzhiyun }
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun static int
nv50_disp_atomic_commit(struct drm_device * dev,struct drm_atomic_state * state,bool nonblock)2309*4882a593Smuzhiyun nv50_disp_atomic_commit(struct drm_device *dev,
2310*4882a593Smuzhiyun struct drm_atomic_state *state, bool nonblock)
2311*4882a593Smuzhiyun {
2312*4882a593Smuzhiyun struct drm_plane_state *new_plane_state;
2313*4882a593Smuzhiyun struct drm_plane *plane;
2314*4882a593Smuzhiyun int ret, i;
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev->dev);
2317*4882a593Smuzhiyun if (ret < 0 && ret != -EACCES) {
2318*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev->dev);
2319*4882a593Smuzhiyun return ret;
2320*4882a593Smuzhiyun }
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun ret = drm_atomic_helper_setup_commit(state, nonblock);
2323*4882a593Smuzhiyun if (ret)
2324*4882a593Smuzhiyun goto done;
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun INIT_WORK(&state->commit_work, nv50_disp_atomic_commit_work);
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun ret = drm_atomic_helper_prepare_planes(dev, state);
2329*4882a593Smuzhiyun if (ret)
2330*4882a593Smuzhiyun goto done;
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun if (!nonblock) {
2333*4882a593Smuzhiyun ret = drm_atomic_helper_wait_for_fences(dev, state, true);
2334*4882a593Smuzhiyun if (ret)
2335*4882a593Smuzhiyun goto err_cleanup;
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun ret = drm_atomic_helper_swap_state(state, true);
2339*4882a593Smuzhiyun if (ret)
2340*4882a593Smuzhiyun goto err_cleanup;
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun for_each_new_plane_in_state(state, plane, new_plane_state, i) {
2343*4882a593Smuzhiyun struct nv50_wndw_atom *asyw = nv50_wndw_atom(new_plane_state);
2344*4882a593Smuzhiyun struct nv50_wndw *wndw = nv50_wndw(plane);
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun if (asyw->set.image)
2347*4882a593Smuzhiyun nv50_wndw_ntfy_enable(wndw, asyw);
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun drm_atomic_state_get(state);
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun /*
2353*4882a593Smuzhiyun * Grab another RPM ref for the commit tail, which will release the
2354*4882a593Smuzhiyun * ref when it's finished
2355*4882a593Smuzhiyun */
2356*4882a593Smuzhiyun pm_runtime_get_noresume(dev->dev);
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun if (nonblock)
2359*4882a593Smuzhiyun queue_work(system_unbound_wq, &state->commit_work);
2360*4882a593Smuzhiyun else
2361*4882a593Smuzhiyun nv50_disp_atomic_commit_tail(state);
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun err_cleanup:
2364*4882a593Smuzhiyun if (ret)
2365*4882a593Smuzhiyun drm_atomic_helper_cleanup_planes(dev, state);
2366*4882a593Smuzhiyun done:
2367*4882a593Smuzhiyun pm_runtime_put_autosuspend(dev->dev);
2368*4882a593Smuzhiyun return ret;
2369*4882a593Smuzhiyun }
2370*4882a593Smuzhiyun
2371*4882a593Smuzhiyun static struct nv50_outp_atom *
nv50_disp_outp_atomic_add(struct nv50_atom * atom,struct drm_encoder * encoder)2372*4882a593Smuzhiyun nv50_disp_outp_atomic_add(struct nv50_atom *atom, struct drm_encoder *encoder)
2373*4882a593Smuzhiyun {
2374*4882a593Smuzhiyun struct nv50_outp_atom *outp;
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun list_for_each_entry(outp, &atom->outp, head) {
2377*4882a593Smuzhiyun if (outp->encoder == encoder)
2378*4882a593Smuzhiyun return outp;
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun outp = kzalloc(sizeof(*outp), GFP_KERNEL);
2382*4882a593Smuzhiyun if (!outp)
2383*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun list_add(&outp->head, &atom->outp);
2386*4882a593Smuzhiyun outp->encoder = encoder;
2387*4882a593Smuzhiyun return outp;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun static int
nv50_disp_outp_atomic_check_clr(struct nv50_atom * atom,struct drm_connector_state * old_connector_state)2391*4882a593Smuzhiyun nv50_disp_outp_atomic_check_clr(struct nv50_atom *atom,
2392*4882a593Smuzhiyun struct drm_connector_state *old_connector_state)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun struct drm_encoder *encoder = old_connector_state->best_encoder;
2395*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state, *new_crtc_state;
2396*4882a593Smuzhiyun struct drm_crtc *crtc;
2397*4882a593Smuzhiyun struct nv50_outp_atom *outp;
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun if (!(crtc = old_connector_state->crtc))
2400*4882a593Smuzhiyun return 0;
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun old_crtc_state = drm_atomic_get_old_crtc_state(&atom->state, crtc);
2403*4882a593Smuzhiyun new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
2404*4882a593Smuzhiyun if (old_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
2405*4882a593Smuzhiyun outp = nv50_disp_outp_atomic_add(atom, encoder);
2406*4882a593Smuzhiyun if (IS_ERR(outp))
2407*4882a593Smuzhiyun return PTR_ERR(outp);
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun if (outp->encoder->encoder_type == DRM_MODE_ENCODER_DPMST) {
2410*4882a593Smuzhiyun outp->flush_disable = true;
2411*4882a593Smuzhiyun atom->flush_disable = true;
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun outp->clr.ctrl = true;
2414*4882a593Smuzhiyun atom->lock_core = true;
2415*4882a593Smuzhiyun }
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun return 0;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun static int
nv50_disp_outp_atomic_check_set(struct nv50_atom * atom,struct drm_connector_state * connector_state)2421*4882a593Smuzhiyun nv50_disp_outp_atomic_check_set(struct nv50_atom *atom,
2422*4882a593Smuzhiyun struct drm_connector_state *connector_state)
2423*4882a593Smuzhiyun {
2424*4882a593Smuzhiyun struct drm_encoder *encoder = connector_state->best_encoder;
2425*4882a593Smuzhiyun struct drm_crtc_state *new_crtc_state;
2426*4882a593Smuzhiyun struct drm_crtc *crtc;
2427*4882a593Smuzhiyun struct nv50_outp_atom *outp;
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun if (!(crtc = connector_state->crtc))
2430*4882a593Smuzhiyun return 0;
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun new_crtc_state = drm_atomic_get_new_crtc_state(&atom->state, crtc);
2433*4882a593Smuzhiyun if (new_crtc_state->active && drm_atomic_crtc_needs_modeset(new_crtc_state)) {
2434*4882a593Smuzhiyun outp = nv50_disp_outp_atomic_add(atom, encoder);
2435*4882a593Smuzhiyun if (IS_ERR(outp))
2436*4882a593Smuzhiyun return PTR_ERR(outp);
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun outp->set.ctrl = true;
2439*4882a593Smuzhiyun atom->lock_core = true;
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun return 0;
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun static int
nv50_disp_atomic_check(struct drm_device * dev,struct drm_atomic_state * state)2446*4882a593Smuzhiyun nv50_disp_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
2447*4882a593Smuzhiyun {
2448*4882a593Smuzhiyun struct nv50_atom *atom = nv50_atom(state);
2449*4882a593Smuzhiyun struct nv50_core *core = nv50_disp(dev)->core;
2450*4882a593Smuzhiyun struct drm_connector_state *old_connector_state, *new_connector_state;
2451*4882a593Smuzhiyun struct drm_connector *connector;
2452*4882a593Smuzhiyun struct drm_crtc_state *new_crtc_state;
2453*4882a593Smuzhiyun struct drm_crtc *crtc;
2454*4882a593Smuzhiyun struct nv50_head *head;
2455*4882a593Smuzhiyun struct nv50_head_atom *asyh;
2456*4882a593Smuzhiyun int ret, i;
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun if (core->assign_windows && core->func->head->static_wndw_map) {
2459*4882a593Smuzhiyun drm_for_each_crtc(crtc, dev) {
2460*4882a593Smuzhiyun new_crtc_state = drm_atomic_get_crtc_state(state,
2461*4882a593Smuzhiyun crtc);
2462*4882a593Smuzhiyun if (IS_ERR(new_crtc_state))
2463*4882a593Smuzhiyun return PTR_ERR(new_crtc_state);
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun head = nv50_head(crtc);
2466*4882a593Smuzhiyun asyh = nv50_head_atom(new_crtc_state);
2467*4882a593Smuzhiyun core->func->head->static_wndw_map(head, asyh);
2468*4882a593Smuzhiyun }
2469*4882a593Smuzhiyun }
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun /* We need to handle colour management on a per-plane basis. */
2472*4882a593Smuzhiyun for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
2473*4882a593Smuzhiyun if (new_crtc_state->color_mgmt_changed) {
2474*4882a593Smuzhiyun ret = drm_atomic_add_affected_planes(state, crtc);
2475*4882a593Smuzhiyun if (ret)
2476*4882a593Smuzhiyun return ret;
2477*4882a593Smuzhiyun }
2478*4882a593Smuzhiyun }
2479*4882a593Smuzhiyun
2480*4882a593Smuzhiyun ret = drm_atomic_helper_check(dev, state);
2481*4882a593Smuzhiyun if (ret)
2482*4882a593Smuzhiyun return ret;
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun for_each_oldnew_connector_in_state(state, connector, old_connector_state, new_connector_state, i) {
2485*4882a593Smuzhiyun ret = nv50_disp_outp_atomic_check_clr(atom, old_connector_state);
2486*4882a593Smuzhiyun if (ret)
2487*4882a593Smuzhiyun return ret;
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun ret = nv50_disp_outp_atomic_check_set(atom, new_connector_state);
2490*4882a593Smuzhiyun if (ret)
2491*4882a593Smuzhiyun return ret;
2492*4882a593Smuzhiyun }
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun ret = drm_dp_mst_atomic_check(state);
2495*4882a593Smuzhiyun if (ret)
2496*4882a593Smuzhiyun return ret;
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun nv50_crc_atomic_check_outp(atom);
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun return 0;
2501*4882a593Smuzhiyun }
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun static void
nv50_disp_atomic_state_clear(struct drm_atomic_state * state)2504*4882a593Smuzhiyun nv50_disp_atomic_state_clear(struct drm_atomic_state *state)
2505*4882a593Smuzhiyun {
2506*4882a593Smuzhiyun struct nv50_atom *atom = nv50_atom(state);
2507*4882a593Smuzhiyun struct nv50_outp_atom *outp, *outt;
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun list_for_each_entry_safe(outp, outt, &atom->outp, head) {
2510*4882a593Smuzhiyun list_del(&outp->head);
2511*4882a593Smuzhiyun kfree(outp);
2512*4882a593Smuzhiyun }
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun drm_atomic_state_default_clear(state);
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun static void
nv50_disp_atomic_state_free(struct drm_atomic_state * state)2518*4882a593Smuzhiyun nv50_disp_atomic_state_free(struct drm_atomic_state *state)
2519*4882a593Smuzhiyun {
2520*4882a593Smuzhiyun struct nv50_atom *atom = nv50_atom(state);
2521*4882a593Smuzhiyun drm_atomic_state_default_release(&atom->state);
2522*4882a593Smuzhiyun kfree(atom);
2523*4882a593Smuzhiyun }
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun static struct drm_atomic_state *
nv50_disp_atomic_state_alloc(struct drm_device * dev)2526*4882a593Smuzhiyun nv50_disp_atomic_state_alloc(struct drm_device *dev)
2527*4882a593Smuzhiyun {
2528*4882a593Smuzhiyun struct nv50_atom *atom;
2529*4882a593Smuzhiyun if (!(atom = kzalloc(sizeof(*atom), GFP_KERNEL)) ||
2530*4882a593Smuzhiyun drm_atomic_state_init(dev, &atom->state) < 0) {
2531*4882a593Smuzhiyun kfree(atom);
2532*4882a593Smuzhiyun return NULL;
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun INIT_LIST_HEAD(&atom->outp);
2535*4882a593Smuzhiyun return &atom->state;
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun static const struct drm_mode_config_funcs
2539*4882a593Smuzhiyun nv50_disp_func = {
2540*4882a593Smuzhiyun .fb_create = nouveau_user_framebuffer_create,
2541*4882a593Smuzhiyun .output_poll_changed = nouveau_fbcon_output_poll_changed,
2542*4882a593Smuzhiyun .atomic_check = nv50_disp_atomic_check,
2543*4882a593Smuzhiyun .atomic_commit = nv50_disp_atomic_commit,
2544*4882a593Smuzhiyun .atomic_state_alloc = nv50_disp_atomic_state_alloc,
2545*4882a593Smuzhiyun .atomic_state_clear = nv50_disp_atomic_state_clear,
2546*4882a593Smuzhiyun .atomic_state_free = nv50_disp_atomic_state_free,
2547*4882a593Smuzhiyun };
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun /******************************************************************************
2550*4882a593Smuzhiyun * Init
2551*4882a593Smuzhiyun *****************************************************************************/
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun static void
nv50_display_fini(struct drm_device * dev,bool runtime,bool suspend)2554*4882a593Smuzhiyun nv50_display_fini(struct drm_device *dev, bool runtime, bool suspend)
2555*4882a593Smuzhiyun {
2556*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
2557*4882a593Smuzhiyun struct drm_encoder *encoder;
2558*4882a593Smuzhiyun struct drm_plane *plane;
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun drm_for_each_plane(plane, dev) {
2561*4882a593Smuzhiyun struct nv50_wndw *wndw = nv50_wndw(plane);
2562*4882a593Smuzhiyun if (plane->funcs != &nv50_wndw)
2563*4882a593Smuzhiyun continue;
2564*4882a593Smuzhiyun nv50_wndw_fini(wndw);
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2568*4882a593Smuzhiyun if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST)
2569*4882a593Smuzhiyun nv50_mstm_fini(nouveau_encoder(encoder));
2570*4882a593Smuzhiyun }
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun if (!runtime)
2573*4882a593Smuzhiyun cancel_work_sync(&drm->hpd_work);
2574*4882a593Smuzhiyun }
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun static int
nv50_display_init(struct drm_device * dev,bool resume,bool runtime)2577*4882a593Smuzhiyun nv50_display_init(struct drm_device *dev, bool resume, bool runtime)
2578*4882a593Smuzhiyun {
2579*4882a593Smuzhiyun struct nv50_core *core = nv50_disp(dev)->core;
2580*4882a593Smuzhiyun struct drm_encoder *encoder;
2581*4882a593Smuzhiyun struct drm_plane *plane;
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun if (resume || runtime)
2584*4882a593Smuzhiyun core->func->init(core);
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2587*4882a593Smuzhiyun if (encoder->encoder_type != DRM_MODE_ENCODER_DPMST) {
2588*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder =
2589*4882a593Smuzhiyun nouveau_encoder(encoder);
2590*4882a593Smuzhiyun nv50_mstm_init(nv_encoder, runtime);
2591*4882a593Smuzhiyun }
2592*4882a593Smuzhiyun }
2593*4882a593Smuzhiyun
2594*4882a593Smuzhiyun drm_for_each_plane(plane, dev) {
2595*4882a593Smuzhiyun struct nv50_wndw *wndw = nv50_wndw(plane);
2596*4882a593Smuzhiyun if (plane->funcs != &nv50_wndw)
2597*4882a593Smuzhiyun continue;
2598*4882a593Smuzhiyun nv50_wndw_init(wndw);
2599*4882a593Smuzhiyun }
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun return 0;
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun
2604*4882a593Smuzhiyun static void
nv50_display_destroy(struct drm_device * dev)2605*4882a593Smuzhiyun nv50_display_destroy(struct drm_device *dev)
2606*4882a593Smuzhiyun {
2607*4882a593Smuzhiyun struct nv50_disp *disp = nv50_disp(dev);
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun nv50_audio_component_fini(nouveau_drm(dev));
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun nvif_object_unmap(&disp->caps);
2612*4882a593Smuzhiyun nvif_object_dtor(&disp->caps);
2613*4882a593Smuzhiyun nv50_core_del(&disp->core);
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun nouveau_bo_unmap(disp->sync);
2616*4882a593Smuzhiyun if (disp->sync)
2617*4882a593Smuzhiyun nouveau_bo_unpin(disp->sync);
2618*4882a593Smuzhiyun nouveau_bo_ref(NULL, &disp->sync);
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun nouveau_display(dev)->priv = NULL;
2621*4882a593Smuzhiyun kfree(disp);
2622*4882a593Smuzhiyun }
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun int
nv50_display_create(struct drm_device * dev)2625*4882a593Smuzhiyun nv50_display_create(struct drm_device *dev)
2626*4882a593Smuzhiyun {
2627*4882a593Smuzhiyun struct nvif_device *device = &nouveau_drm(dev)->client.device;
2628*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
2629*4882a593Smuzhiyun struct dcb_table *dcb = &drm->vbios.dcb;
2630*4882a593Smuzhiyun struct drm_connector *connector, *tmp;
2631*4882a593Smuzhiyun struct nv50_disp *disp;
2632*4882a593Smuzhiyun struct dcb_output *dcbe;
2633*4882a593Smuzhiyun int crtcs, ret, i;
2634*4882a593Smuzhiyun bool has_mst = nv50_has_mst(drm);
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2637*4882a593Smuzhiyun if (!disp)
2638*4882a593Smuzhiyun return -ENOMEM;
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun mutex_init(&disp->mutex);
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun nouveau_display(dev)->priv = disp;
2643*4882a593Smuzhiyun nouveau_display(dev)->dtor = nv50_display_destroy;
2644*4882a593Smuzhiyun nouveau_display(dev)->init = nv50_display_init;
2645*4882a593Smuzhiyun nouveau_display(dev)->fini = nv50_display_fini;
2646*4882a593Smuzhiyun disp->disp = &nouveau_display(dev)->disp;
2647*4882a593Smuzhiyun dev->mode_config.funcs = &nv50_disp_func;
2648*4882a593Smuzhiyun dev->mode_config.quirk_addfb_prefer_xbgr_30bpp = true;
2649*4882a593Smuzhiyun dev->mode_config.normalize_zpos = true;
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun /* small shared memory area we use for notifiers and semaphores */
2652*4882a593Smuzhiyun ret = nouveau_bo_new(&drm->client, 4096, 0x1000,
2653*4882a593Smuzhiyun NOUVEAU_GEM_DOMAIN_VRAM,
2654*4882a593Smuzhiyun 0, 0x0000, NULL, NULL, &disp->sync);
2655*4882a593Smuzhiyun if (!ret) {
2656*4882a593Smuzhiyun ret = nouveau_bo_pin(disp->sync, NOUVEAU_GEM_DOMAIN_VRAM, true);
2657*4882a593Smuzhiyun if (!ret) {
2658*4882a593Smuzhiyun ret = nouveau_bo_map(disp->sync);
2659*4882a593Smuzhiyun if (ret)
2660*4882a593Smuzhiyun nouveau_bo_unpin(disp->sync);
2661*4882a593Smuzhiyun }
2662*4882a593Smuzhiyun if (ret)
2663*4882a593Smuzhiyun nouveau_bo_ref(NULL, &disp->sync);
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun if (ret)
2667*4882a593Smuzhiyun goto out;
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun /* allocate master evo channel */
2670*4882a593Smuzhiyun ret = nv50_core_new(drm, &disp->core);
2671*4882a593Smuzhiyun if (ret)
2672*4882a593Smuzhiyun goto out;
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun disp->core->func->init(disp->core);
2675*4882a593Smuzhiyun if (disp->core->func->caps_init) {
2676*4882a593Smuzhiyun ret = disp->core->func->caps_init(drm, disp);
2677*4882a593Smuzhiyun if (ret)
2678*4882a593Smuzhiyun goto out;
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun /* Assign the correct format modifiers */
2682*4882a593Smuzhiyun if (disp->disp->object.oclass >= TU102_DISP)
2683*4882a593Smuzhiyun nouveau_display(dev)->format_modifiers = wndwc57e_modifiers;
2684*4882a593Smuzhiyun else
2685*4882a593Smuzhiyun if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_FERMI)
2686*4882a593Smuzhiyun nouveau_display(dev)->format_modifiers = disp90xx_modifiers;
2687*4882a593Smuzhiyun else
2688*4882a593Smuzhiyun nouveau_display(dev)->format_modifiers = disp50xx_modifiers;
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun /* create crtc objects to represent the hw heads */
2691*4882a593Smuzhiyun if (disp->disp->object.oclass >= GV100_DISP)
2692*4882a593Smuzhiyun crtcs = nvif_rd32(&device->object, 0x610060) & 0xff;
2693*4882a593Smuzhiyun else
2694*4882a593Smuzhiyun if (disp->disp->object.oclass >= GF110_DISP)
2695*4882a593Smuzhiyun crtcs = nvif_rd32(&device->object, 0x612004) & 0xf;
2696*4882a593Smuzhiyun else
2697*4882a593Smuzhiyun crtcs = 0x3;
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun for (i = 0; i < fls(crtcs); i++) {
2700*4882a593Smuzhiyun struct nv50_head *head;
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun if (!(crtcs & (1 << i)))
2703*4882a593Smuzhiyun continue;
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun head = nv50_head_create(dev, i);
2706*4882a593Smuzhiyun if (IS_ERR(head)) {
2707*4882a593Smuzhiyun ret = PTR_ERR(head);
2708*4882a593Smuzhiyun goto out;
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun if (has_mst) {
2712*4882a593Smuzhiyun head->msto = nv50_msto_new(dev, head, i);
2713*4882a593Smuzhiyun if (IS_ERR(head->msto)) {
2714*4882a593Smuzhiyun ret = PTR_ERR(head->msto);
2715*4882a593Smuzhiyun head->msto = NULL;
2716*4882a593Smuzhiyun goto out;
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun /*
2720*4882a593Smuzhiyun * FIXME: This is a hack to workaround the following
2721*4882a593Smuzhiyun * issues:
2722*4882a593Smuzhiyun *
2723*4882a593Smuzhiyun * https://gitlab.gnome.org/GNOME/mutter/issues/759
2724*4882a593Smuzhiyun * https://gitlab.freedesktop.org/xorg/xserver/merge_requests/277
2725*4882a593Smuzhiyun *
2726*4882a593Smuzhiyun * Once these issues are closed, this should be
2727*4882a593Smuzhiyun * removed
2728*4882a593Smuzhiyun */
2729*4882a593Smuzhiyun head->msto->encoder.possible_crtcs = crtcs;
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun /* create encoder/connector objects based on VBIOS DCB table */
2734*4882a593Smuzhiyun for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2735*4882a593Smuzhiyun connector = nouveau_connector_create(dev, dcbe);
2736*4882a593Smuzhiyun if (IS_ERR(connector))
2737*4882a593Smuzhiyun continue;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun if (dcbe->location == DCB_LOC_ON_CHIP) {
2740*4882a593Smuzhiyun switch (dcbe->type) {
2741*4882a593Smuzhiyun case DCB_OUTPUT_TMDS:
2742*4882a593Smuzhiyun case DCB_OUTPUT_LVDS:
2743*4882a593Smuzhiyun case DCB_OUTPUT_DP:
2744*4882a593Smuzhiyun ret = nv50_sor_create(connector, dcbe);
2745*4882a593Smuzhiyun break;
2746*4882a593Smuzhiyun case DCB_OUTPUT_ANALOG:
2747*4882a593Smuzhiyun ret = nv50_dac_create(connector, dcbe);
2748*4882a593Smuzhiyun break;
2749*4882a593Smuzhiyun default:
2750*4882a593Smuzhiyun ret = -ENODEV;
2751*4882a593Smuzhiyun break;
2752*4882a593Smuzhiyun }
2753*4882a593Smuzhiyun } else {
2754*4882a593Smuzhiyun ret = nv50_pior_create(connector, dcbe);
2755*4882a593Smuzhiyun }
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun if (ret) {
2758*4882a593Smuzhiyun NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2759*4882a593Smuzhiyun dcbe->location, dcbe->type,
2760*4882a593Smuzhiyun ffs(dcbe->or) - 1, ret);
2761*4882a593Smuzhiyun ret = 0;
2762*4882a593Smuzhiyun }
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun
2765*4882a593Smuzhiyun /* cull any connectors we created that don't have an encoder */
2766*4882a593Smuzhiyun list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
2767*4882a593Smuzhiyun if (connector->possible_encoders)
2768*4882a593Smuzhiyun continue;
2769*4882a593Smuzhiyun
2770*4882a593Smuzhiyun NV_WARN(drm, "%s has no encoders, removing\n",
2771*4882a593Smuzhiyun connector->name);
2772*4882a593Smuzhiyun connector->funcs->destroy(connector);
2773*4882a593Smuzhiyun }
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun /* Disable vblank irqs aggressively for power-saving, safe on nv50+ */
2776*4882a593Smuzhiyun dev->vblank_disable_immediate = true;
2777*4882a593Smuzhiyun
2778*4882a593Smuzhiyun nv50_audio_component_init(drm);
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun out:
2781*4882a593Smuzhiyun if (ret)
2782*4882a593Smuzhiyun nv50_display_destroy(dev);
2783*4882a593Smuzhiyun return ret;
2784*4882a593Smuzhiyun }
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun /******************************************************************************
2787*4882a593Smuzhiyun * Format modifiers
2788*4882a593Smuzhiyun *****************************************************************************/
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun /****************************************************************
2791*4882a593Smuzhiyun * Log2(block height) ----------------------------+ *
2792*4882a593Smuzhiyun * Page Kind ----------------------------------+ | *
2793*4882a593Smuzhiyun * Gob Height/Page Kind Generation ------+ | | *
2794*4882a593Smuzhiyun * Sector layout -------+ | | | *
2795*4882a593Smuzhiyun * Compression ------+ | | | | */
2796*4882a593Smuzhiyun const u64 disp50xx_modifiers[] = { /* | | | | | */
2797*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 0),
2798*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 1),
2799*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 2),
2800*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 3),
2801*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 4),
2802*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x7a, 5),
2803*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 0),
2804*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 1),
2805*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 2),
2806*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 3),
2807*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 4),
2808*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x78, 5),
2809*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 0),
2810*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 1),
2811*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 2),
2812*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 3),
2813*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 4),
2814*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 1, 0x70, 5),
2815*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
2816*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
2817*4882a593Smuzhiyun };
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun /****************************************************************
2820*4882a593Smuzhiyun * Log2(block height) ----------------------------+ *
2821*4882a593Smuzhiyun * Page Kind ----------------------------------+ | *
2822*4882a593Smuzhiyun * Gob Height/Page Kind Generation ------+ | | *
2823*4882a593Smuzhiyun * Sector layout -------+ | | | *
2824*4882a593Smuzhiyun * Compression ------+ | | | | */
2825*4882a593Smuzhiyun const u64 disp90xx_modifiers[] = { /* | | | | | */
2826*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 0),
2827*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 1),
2828*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 2),
2829*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 3),
2830*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 4),
2831*4882a593Smuzhiyun DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 1, 0, 0xfe, 5),
2832*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
2833*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
2834*4882a593Smuzhiyun };
2835