xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/nouveau/dispnv50/crcc37d.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: MIT
2*4882a593Smuzhiyun #include <drm/drm_crtc.h>
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "crc.h"
5*4882a593Smuzhiyun #include "core.h"
6*4882a593Smuzhiyun #include "disp.h"
7*4882a593Smuzhiyun #include "head.h"
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <nvif/pushc37b.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <nvhw/class/clc37d.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define CRCC37D_MAX_ENTRIES 2047
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun struct crcc37d_notifier {
16*4882a593Smuzhiyun 	u32 status;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun 	/* reserved */
19*4882a593Smuzhiyun 	u32 :32;
20*4882a593Smuzhiyun 	u32 :32;
21*4882a593Smuzhiyun 	u32 :32;
22*4882a593Smuzhiyun 	u32 :32;
23*4882a593Smuzhiyun 	u32 :32;
24*4882a593Smuzhiyun 	u32 :32;
25*4882a593Smuzhiyun 	u32 :32;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	struct crcc37d_entry {
28*4882a593Smuzhiyun 		u32 status[2];
29*4882a593Smuzhiyun 		u32 :32; /* reserved */
30*4882a593Smuzhiyun 		u32 compositor_crc;
31*4882a593Smuzhiyun 		u32 rg_crc;
32*4882a593Smuzhiyun 		u32 output_crc[2];
33*4882a593Smuzhiyun 		u32 :32; /* reserved */
34*4882a593Smuzhiyun 	} entries[CRCC37D_MAX_ENTRIES];
35*4882a593Smuzhiyun } __packed;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static int
crcc37d_set_src(struct nv50_head * head,int or,enum nv50_crc_source_type source,struct nv50_crc_notifier_ctx * ctx,u32 wndw)38*4882a593Smuzhiyun crcc37d_set_src(struct nv50_head *head, int or,
39*4882a593Smuzhiyun 		enum nv50_crc_source_type source,
40*4882a593Smuzhiyun 		struct nv50_crc_notifier_ctx *ctx, u32 wndw)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
43*4882a593Smuzhiyun 	const int i = head->base.index;
44*4882a593Smuzhiyun 	u32 crc_args = NVVAL(NVC37D, HEAD_SET_CRC_CONTROL, CONTROLLING_CHANNEL, wndw) |
45*4882a593Smuzhiyun 		       NVDEF(NVC37D, HEAD_SET_CRC_CONTROL, EXPECT_BUFFER_COLLAPSE, FALSE) |
46*4882a593Smuzhiyun 		       NVDEF(NVC37D, HEAD_SET_CRC_CONTROL, SECONDARY_CRC, NONE) |
47*4882a593Smuzhiyun 		       NVDEF(NVC37D, HEAD_SET_CRC_CONTROL, CRC_DURING_SNOOZE, DISABLE);
48*4882a593Smuzhiyun 	int ret;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	switch (source) {
51*4882a593Smuzhiyun 	case NV50_CRC_SOURCE_TYPE_SOR:
52*4882a593Smuzhiyun 		crc_args |= NVDEF(NVC37D, HEAD_SET_CRC_CONTROL, PRIMARY_CRC, SOR(or));
53*4882a593Smuzhiyun 		break;
54*4882a593Smuzhiyun 	case NV50_CRC_SOURCE_TYPE_PIOR:
55*4882a593Smuzhiyun 		crc_args |= NVDEF(NVC37D, HEAD_SET_CRC_CONTROL, PRIMARY_CRC, PIOR(or));
56*4882a593Smuzhiyun 		break;
57*4882a593Smuzhiyun 	case NV50_CRC_SOURCE_TYPE_SF:
58*4882a593Smuzhiyun 		crc_args |= NVDEF(NVC37D, HEAD_SET_CRC_CONTROL, PRIMARY_CRC, SF);
59*4882a593Smuzhiyun 		break;
60*4882a593Smuzhiyun 	default:
61*4882a593Smuzhiyun 		break;
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if ((ret = PUSH_WAIT(push, 4)))
65*4882a593Smuzhiyun 		return ret;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (source) {
68*4882a593Smuzhiyun 		PUSH_MTHD(push, NVC37D, HEAD_SET_CONTEXT_DMA_CRC(i), ctx->ntfy.handle);
69*4882a593Smuzhiyun 		PUSH_MTHD(push, NVC37D, HEAD_SET_CRC_CONTROL(i), crc_args);
70*4882a593Smuzhiyun 	} else {
71*4882a593Smuzhiyun 		PUSH_MTHD(push, NVC37D, HEAD_SET_CRC_CONTROL(i), 0);
72*4882a593Smuzhiyun 		PUSH_MTHD(push, NVC37D, HEAD_SET_CONTEXT_DMA_CRC(i), 0);
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static int
crcc37d_set_ctx(struct nv50_head * head,struct nv50_crc_notifier_ctx * ctx)79*4882a593Smuzhiyun crcc37d_set_ctx(struct nv50_head *head, struct nv50_crc_notifier_ctx *ctx)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
82*4882a593Smuzhiyun 	const int i = head->base.index;
83*4882a593Smuzhiyun 	int ret;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if ((ret = PUSH_WAIT(push, 2)))
86*4882a593Smuzhiyun 		return ret;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	PUSH_MTHD(push, NVC37D, HEAD_SET_CONTEXT_DMA_CRC(i), ctx ? ctx->ntfy.handle : 0);
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
crcc37d_get_entry(struct nv50_head * head,struct nv50_crc_notifier_ctx * ctx,enum nv50_crc_source source,int idx)92*4882a593Smuzhiyun static u32 crcc37d_get_entry(struct nv50_head *head,
93*4882a593Smuzhiyun 			     struct nv50_crc_notifier_ctx *ctx,
94*4882a593Smuzhiyun 			     enum nv50_crc_source source, int idx)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct crcc37d_notifier __iomem *notifier = ctx->mem.object.map.ptr;
97*4882a593Smuzhiyun 	struct crcc37d_entry __iomem *entry = &notifier->entries[idx];
98*4882a593Smuzhiyun 	u32 __iomem *crc_addr;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (source == NV50_CRC_SOURCE_RG)
101*4882a593Smuzhiyun 		crc_addr = &entry->rg_crc;
102*4882a593Smuzhiyun 	else
103*4882a593Smuzhiyun 		crc_addr = &entry->output_crc[0];
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	return ioread32_native(crc_addr);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
crcc37d_ctx_finished(struct nv50_head * head,struct nv50_crc_notifier_ctx * ctx)108*4882a593Smuzhiyun static bool crcc37d_ctx_finished(struct nv50_head *head,
109*4882a593Smuzhiyun 				 struct nv50_crc_notifier_ctx *ctx)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(head->base.base.dev);
112*4882a593Smuzhiyun 	struct crcc37d_notifier __iomem *notifier = ctx->mem.object.map.ptr;
113*4882a593Smuzhiyun 	const u32 status = ioread32_native(&notifier->status);
114*4882a593Smuzhiyun 	const u32 overflow = status & 0x0000007e;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (!(status & 0x00000001))
117*4882a593Smuzhiyun 		return false;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if (overflow) {
120*4882a593Smuzhiyun 		const char *engine = NULL;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		switch (overflow) {
123*4882a593Smuzhiyun 		case 0x00000004: engine = "Front End"; break;
124*4882a593Smuzhiyun 		case 0x00000008: engine = "Compositor"; break;
125*4882a593Smuzhiyun 		case 0x00000010: engine = "RG"; break;
126*4882a593Smuzhiyun 		case 0x00000020: engine = "CRC output 1"; break;
127*4882a593Smuzhiyun 		case 0x00000040: engine = "CRC output 2"; break;
128*4882a593Smuzhiyun 		}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		if (engine)
131*4882a593Smuzhiyun 			NV_ERROR(drm,
132*4882a593Smuzhiyun 				 "CRC notifier context for head %d overflowed on %s: %x\n",
133*4882a593Smuzhiyun 				 head->base.index, engine, status);
134*4882a593Smuzhiyun 		else
135*4882a593Smuzhiyun 			NV_ERROR(drm,
136*4882a593Smuzhiyun 				 "CRC notifier context for head %d overflowed: %x\n",
137*4882a593Smuzhiyun 				 head->base.index, status);
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	NV_DEBUG(drm, "Head %d CRC context status: %x\n",
141*4882a593Smuzhiyun 		 head->base.index, status);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return true;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun const struct nv50_crc_func crcc37d = {
147*4882a593Smuzhiyun 	.set_src = crcc37d_set_src,
148*4882a593Smuzhiyun 	.set_ctx = crcc37d_set_ctx,
149*4882a593Smuzhiyun 	.get_entry = crcc37d_get_entry,
150*4882a593Smuzhiyun 	.ctx_finished = crcc37d_ctx_finished,
151*4882a593Smuzhiyun 	.flip_threshold = CRCC37D_MAX_ENTRIES - 30,
152*4882a593Smuzhiyun 	.num_entries = CRCC37D_MAX_ENTRIES,
153*4882a593Smuzhiyun 	.notifier_len = sizeof(struct crcc37d_notifier),
154*4882a593Smuzhiyun };
155