1*4882a593Smuzhiyun // SPDX-License-Identifier: MIT
2*4882a593Smuzhiyun #include <drm/drm_crtc.h>
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "crc.h"
5*4882a593Smuzhiyun #include "core.h"
6*4882a593Smuzhiyun #include "disp.h"
7*4882a593Smuzhiyun #include "head.h"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <nvif/push507c.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <nvhw/class/cl907d.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define CRC907D_MAX_ENTRIES 255
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun struct crc907d_notifier {
16*4882a593Smuzhiyun u32 status;
17*4882a593Smuzhiyun u32 :32; /* reserved */
18*4882a593Smuzhiyun struct crc907d_entry {
19*4882a593Smuzhiyun u32 status;
20*4882a593Smuzhiyun u32 compositor_crc;
21*4882a593Smuzhiyun u32 output_crc[2];
22*4882a593Smuzhiyun } entries[CRC907D_MAX_ENTRIES];
23*4882a593Smuzhiyun } __packed;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static int
crc907d_set_src(struct nv50_head * head,int or,enum nv50_crc_source_type source,struct nv50_crc_notifier_ctx * ctx,u32 wndw)26*4882a593Smuzhiyun crc907d_set_src(struct nv50_head *head, int or,
27*4882a593Smuzhiyun enum nv50_crc_source_type source,
28*4882a593Smuzhiyun struct nv50_crc_notifier_ctx *ctx, u32 wndw)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
31*4882a593Smuzhiyun const int i = head->base.index;
32*4882a593Smuzhiyun u32 crc_args = NVDEF(NV907D, HEAD_SET_CRC_CONTROL, CONTROLLING_CHANNEL, CORE) |
33*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, EXPECT_BUFFER_COLLAPSE, FALSE) |
34*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, TIMESTAMP_MODE, FALSE) |
35*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, SECONDARY_OUTPUT, NONE) |
36*4882a593Smuzhiyun NVDEF(NV907D, HEAD_SET_CRC_CONTROL, CRC_DURING_SNOOZE, DISABLE);
37*4882a593Smuzhiyun int ret;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun switch (source) {
40*4882a593Smuzhiyun case NV50_CRC_SOURCE_TYPE_SOR:
41*4882a593Smuzhiyun crc_args |= NVDEF(NV907D, HEAD_SET_CRC_CONTROL, PRIMARY_OUTPUT, SOR(or));
42*4882a593Smuzhiyun break;
43*4882a593Smuzhiyun case NV50_CRC_SOURCE_TYPE_PIOR:
44*4882a593Smuzhiyun crc_args |= NVDEF(NV907D, HEAD_SET_CRC_CONTROL, PRIMARY_OUTPUT, PIOR(or));
45*4882a593Smuzhiyun break;
46*4882a593Smuzhiyun case NV50_CRC_SOURCE_TYPE_DAC:
47*4882a593Smuzhiyun crc_args |= NVDEF(NV907D, HEAD_SET_CRC_CONTROL, PRIMARY_OUTPUT, DAC(or));
48*4882a593Smuzhiyun break;
49*4882a593Smuzhiyun case NV50_CRC_SOURCE_TYPE_RG:
50*4882a593Smuzhiyun crc_args |= NVDEF(NV907D, HEAD_SET_CRC_CONTROL, PRIMARY_OUTPUT, RG(i));
51*4882a593Smuzhiyun break;
52*4882a593Smuzhiyun case NV50_CRC_SOURCE_TYPE_SF:
53*4882a593Smuzhiyun crc_args |= NVDEF(NV907D, HEAD_SET_CRC_CONTROL, PRIMARY_OUTPUT, SF(i));
54*4882a593Smuzhiyun break;
55*4882a593Smuzhiyun case NV50_CRC_SOURCE_NONE:
56*4882a593Smuzhiyun crc_args |= NVDEF(NV907D, HEAD_SET_CRC_CONTROL, PRIMARY_OUTPUT, NONE);
57*4882a593Smuzhiyun break;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 4)))
61*4882a593Smuzhiyun return ret;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (source) {
64*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTEXT_DMA_CRC(i), ctx->ntfy.handle);
65*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CRC_CONTROL(i), crc_args);
66*4882a593Smuzhiyun } else {
67*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CRC_CONTROL(i), crc_args);
68*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTEXT_DMA_CRC(i), 0);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static int
crc907d_set_ctx(struct nv50_head * head,struct nv50_crc_notifier_ctx * ctx)75*4882a593Smuzhiyun crc907d_set_ctx(struct nv50_head *head, struct nv50_crc_notifier_ctx *ctx)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct nvif_push *push = nv50_disp(head->base.base.dev)->core->chan.push;
78*4882a593Smuzhiyun const int i = head->base.index;
79*4882a593Smuzhiyun int ret;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if ((ret = PUSH_WAIT(push, 2)))
82*4882a593Smuzhiyun return ret;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun PUSH_MTHD(push, NV907D, HEAD_SET_CONTEXT_DMA_CRC(i), ctx ? ctx->ntfy.handle : 0);
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
crc907d_get_entry(struct nv50_head * head,struct nv50_crc_notifier_ctx * ctx,enum nv50_crc_source source,int idx)88*4882a593Smuzhiyun static u32 crc907d_get_entry(struct nv50_head *head,
89*4882a593Smuzhiyun struct nv50_crc_notifier_ctx *ctx,
90*4882a593Smuzhiyun enum nv50_crc_source source, int idx)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct crc907d_notifier __iomem *notifier = ctx->mem.object.map.ptr;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return ioread32_native(¬ifier->entries[idx].output_crc[0]);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
crc907d_ctx_finished(struct nv50_head * head,struct nv50_crc_notifier_ctx * ctx)97*4882a593Smuzhiyun static bool crc907d_ctx_finished(struct nv50_head *head,
98*4882a593Smuzhiyun struct nv50_crc_notifier_ctx *ctx)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(head->base.base.dev);
101*4882a593Smuzhiyun struct crc907d_notifier __iomem *notifier = ctx->mem.object.map.ptr;
102*4882a593Smuzhiyun const u32 status = ioread32_native(¬ifier->status);
103*4882a593Smuzhiyun const u32 overflow = status & 0x0000003e;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (!(status & 0x00000001))
106*4882a593Smuzhiyun return false;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (overflow) {
109*4882a593Smuzhiyun const char *engine = NULL;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun switch (overflow) {
112*4882a593Smuzhiyun case 0x00000004: engine = "DSI"; break;
113*4882a593Smuzhiyun case 0x00000008: engine = "Compositor"; break;
114*4882a593Smuzhiyun case 0x00000010: engine = "CRC output 1"; break;
115*4882a593Smuzhiyun case 0x00000020: engine = "CRC output 2"; break;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (engine)
119*4882a593Smuzhiyun NV_ERROR(drm,
120*4882a593Smuzhiyun "CRC notifier context for head %d overflowed on %s: %x\n",
121*4882a593Smuzhiyun head->base.index, engine, status);
122*4882a593Smuzhiyun else
123*4882a593Smuzhiyun NV_ERROR(drm,
124*4882a593Smuzhiyun "CRC notifier context for head %d overflowed: %x\n",
125*4882a593Smuzhiyun head->base.index, status);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun NV_DEBUG(drm, "Head %d CRC context status: %x\n",
129*4882a593Smuzhiyun head->base.index, status);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return true;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun const struct nv50_crc_func crc907d = {
135*4882a593Smuzhiyun .set_src = crc907d_set_src,
136*4882a593Smuzhiyun .set_ctx = crc907d_set_ctx,
137*4882a593Smuzhiyun .get_entry = crc907d_get_entry,
138*4882a593Smuzhiyun .ctx_finished = crc907d_ctx_finished,
139*4882a593Smuzhiyun .flip_threshold = CRC907D_MAX_ENTRIES - 10,
140*4882a593Smuzhiyun .num_entries = CRC907D_MAX_ENTRIES,
141*4882a593Smuzhiyun .notifier_len = sizeof(struct crc907d_notifier),
142*4882a593Smuzhiyun };
143