xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/nouveau/dispnv50/base907c.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2018 Red Hat Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun #include "base.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <nvif/push507c.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <nvhw/class/cl907c.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static int
base907c_image_set(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw)29*4882a593Smuzhiyun base907c_image_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	struct nvif_push *push = wndw->wndw.push;
32*4882a593Smuzhiyun 	int ret;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if ((ret = PUSH_WAIT(push, 10)))
35*4882a593Smuzhiyun 		return ret;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_PRESENT_CONTROL,
38*4882a593Smuzhiyun 		  NVVAL(NV907C, SET_PRESENT_CONTROL, BEGIN_MODE, asyw->image.mode) |
39*4882a593Smuzhiyun 		  NVDEF(NV907C, SET_PRESENT_CONTROL, TIMESTAMP_MODE, DISABLE) |
40*4882a593Smuzhiyun 		  NVVAL(NV907C, SET_PRESENT_CONTROL, MIN_PRESENT_INTERVAL, asyw->image.interval));
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_CONTEXT_DMAS_ISO(0), asyw->image.handle, 1);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SURFACE_SET_OFFSET(0, 0), asyw->image.offset[0] >> 8,
45*4882a593Smuzhiyun 				SURFACE_SET_OFFSET(0, 1), 0x00000000,
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 				SURFACE_SET_SIZE(0),
48*4882a593Smuzhiyun 		  NVVAL(NV907C, SURFACE_SET_SIZE, WIDTH, asyw->image.w) |
49*4882a593Smuzhiyun 		  NVVAL(NV907C, SURFACE_SET_SIZE, HEIGHT, asyw->image.h),
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 				SURFACE_SET_STORAGE(0),
52*4882a593Smuzhiyun 		  NVVAL(NV907C, SURFACE_SET_STORAGE, BLOCK_HEIGHT, asyw->image.blockh) |
53*4882a593Smuzhiyun 		  NVVAL(NV907C, SURFACE_SET_STORAGE, PITCH, asyw->image.pitch[0] >> 8) |
54*4882a593Smuzhiyun 		  NVVAL(NV907C, SURFACE_SET_STORAGE, PITCH, asyw->image.blocks[0]) |
55*4882a593Smuzhiyun 		  NVVAL(NV907C, SURFACE_SET_STORAGE, MEMORY_LAYOUT, asyw->image.layout),
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 				SURFACE_SET_PARAMS(0),
58*4882a593Smuzhiyun 		  NVVAL(NV907C, SURFACE_SET_PARAMS, FORMAT, asyw->image.format) |
59*4882a593Smuzhiyun 		  NVDEF(NV907C, SURFACE_SET_PARAMS, SUPER_SAMPLE, X1_AA) |
60*4882a593Smuzhiyun 		  NVDEF(NV907C, SURFACE_SET_PARAMS, GAMMA, LINEAR) |
61*4882a593Smuzhiyun 		  NVDEF(NV907C, SURFACE_SET_PARAMS, LAYOUT, FRM));
62*4882a593Smuzhiyun 	return 0;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static int
base907c_xlut_clr(struct nv50_wndw * wndw)66*4882a593Smuzhiyun base907c_xlut_clr(struct nv50_wndw *wndw)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct nvif_push *push = wndw->wndw.push;
69*4882a593Smuzhiyun 	int ret;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if ((ret = PUSH_WAIT(push, 6)))
72*4882a593Smuzhiyun 		return ret;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_BASE_LUT_LO,
75*4882a593Smuzhiyun 		  NVDEF(NV907C, SET_BASE_LUT_LO, ENABLE, DISABLE));
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_OUTPUT_LUT_LO,
78*4882a593Smuzhiyun 		  NVDEF(NV907C, SET_OUTPUT_LUT_LO, ENABLE, DISABLE));
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_CONTEXT_DMA_LUT, 0x00000000);
81*4882a593Smuzhiyun 	return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static int
base907c_xlut_set(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw)85*4882a593Smuzhiyun base907c_xlut_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct nvif_push *push = wndw->wndw.push;
88*4882a593Smuzhiyun 	int ret;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if ((ret = PUSH_WAIT(push, 6)))
91*4882a593Smuzhiyun 		return ret;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_BASE_LUT_LO,
94*4882a593Smuzhiyun 		  NVVAL(NV907C, SET_BASE_LUT_LO, ENABLE, asyw->xlut.i.enable) |
95*4882a593Smuzhiyun 		  NVVAL(NV907C, SET_BASE_LUT_LO, MODE, asyw->xlut.i.mode),
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 				SET_BASE_LUT_HI, asyw->xlut.i.offset >> 8,
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 				SET_OUTPUT_LUT_LO,
100*4882a593Smuzhiyun 		  NVDEF(NV907C, SET_OUTPUT_LUT_LO, ENABLE, USE_CORE_LUT));
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_CONTEXT_DMA_LUT, asyw->xlut.handle);
103*4882a593Smuzhiyun 	return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static bool
base907c_ilut(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw,int size)107*4882a593Smuzhiyun base907c_ilut(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw, int size)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	if (size != 256 && size != 1024)
110*4882a593Smuzhiyun 		return false;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (size == 1024)
113*4882a593Smuzhiyun 		asyw->xlut.i.mode = NV907C_SET_BASE_LUT_LO_MODE_INTERPOLATE_1025_UNITY_RANGE;
114*4882a593Smuzhiyun 	else
115*4882a593Smuzhiyun 		asyw->xlut.i.mode = NV907C_SET_BASE_LUT_LO_MODE_INTERPOLATE_257_UNITY_RANGE;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	asyw->xlut.i.enable = NV907C_SET_BASE_LUT_LO_ENABLE_ENABLE;
118*4882a593Smuzhiyun 	asyw->xlut.i.load = head907d_olut_load;
119*4882a593Smuzhiyun 	return true;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static inline u32
csc_drm_to_base(u64 in)123*4882a593Smuzhiyun csc_drm_to_base(u64 in)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	/* base takes a 19-bit 2's complement value in S3.16 format */
126*4882a593Smuzhiyun 	bool sign = in & BIT_ULL(63);
127*4882a593Smuzhiyun 	u32 integer = (in >> 32) & 0x7fffffff;
128*4882a593Smuzhiyun 	u32 fraction = in & 0xffffffff;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (integer >= 4) {
131*4882a593Smuzhiyun 		return (1 << 18) - (sign ? 0 : 1);
132*4882a593Smuzhiyun 	} else {
133*4882a593Smuzhiyun 		u32 ret = (integer << 16) | (fraction >> 16);
134*4882a593Smuzhiyun 		if (sign)
135*4882a593Smuzhiyun 			ret = -ret;
136*4882a593Smuzhiyun 		return ret & GENMASK(18, 0);
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun void
base907c_csc(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw,const struct drm_color_ctm * ctm)141*4882a593Smuzhiyun base907c_csc(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw,
142*4882a593Smuzhiyun 	     const struct drm_color_ctm *ctm)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	int i, j;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	for (j = 0; j < 3; j++) {
147*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
148*4882a593Smuzhiyun 			u32 *val = &asyw->csc.matrix[j * 4 + i];
149*4882a593Smuzhiyun 			/* DRM does not support constant offset, while
150*4882a593Smuzhiyun 			 * HW CSC does. Skip it. */
151*4882a593Smuzhiyun 			if (i == 3) {
152*4882a593Smuzhiyun 				*val = 0;
153*4882a593Smuzhiyun 			} else {
154*4882a593Smuzhiyun 				*val = csc_drm_to_base(ctm->matrix[j * 3 + i]);
155*4882a593Smuzhiyun 			}
156*4882a593Smuzhiyun 		}
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static int
base907c_csc_clr(struct nv50_wndw * wndw)161*4882a593Smuzhiyun base907c_csc_clr(struct nv50_wndw *wndw)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct nvif_push *push = wndw->wndw.push;
164*4882a593Smuzhiyun 	int ret;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if ((ret = PUSH_WAIT(push, 2)))
167*4882a593Smuzhiyun 		return ret;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_CSC_RED2RED,
170*4882a593Smuzhiyun 		  NVDEF(NV907C, SET_CSC_RED2RED, OWNER, CORE));
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static int
base907c_csc_set(struct nv50_wndw * wndw,struct nv50_wndw_atom * asyw)175*4882a593Smuzhiyun base907c_csc_set(struct nv50_wndw *wndw, struct nv50_wndw_atom *asyw)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct nvif_push *push = wndw->wndw.push;
178*4882a593Smuzhiyun 	int ret;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if ((ret = PUSH_WAIT(push, 13)))
181*4882a593Smuzhiyun 		return ret;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	PUSH_MTHD(push, NV907C, SET_CSC_RED2RED,
184*4882a593Smuzhiyun 		  NVDEF(NV907C, SET_CSC_RED2RED, OWNER, BASE) |
185*4882a593Smuzhiyun 		  NVVAL(NV907C, SET_CSC_RED2RED, COEFF, asyw->csc.matrix[0]),
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 				SET_CSC_GRN2RED, &asyw->csc.matrix[1], 11);
188*4882a593Smuzhiyun 	return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun const struct nv50_wndw_func
192*4882a593Smuzhiyun base907c = {
193*4882a593Smuzhiyun 	.acquire = base507c_acquire,
194*4882a593Smuzhiyun 	.release = base507c_release,
195*4882a593Smuzhiyun 	.sema_set = base507c_sema_set,
196*4882a593Smuzhiyun 	.sema_clr = base507c_sema_clr,
197*4882a593Smuzhiyun 	.ntfy_reset = base507c_ntfy_reset,
198*4882a593Smuzhiyun 	.ntfy_set = base507c_ntfy_set,
199*4882a593Smuzhiyun 	.ntfy_clr = base507c_ntfy_clr,
200*4882a593Smuzhiyun 	.ntfy_wait_begun = base507c_ntfy_wait_begun,
201*4882a593Smuzhiyun 	.ilut = base907c_ilut,
202*4882a593Smuzhiyun 	.csc = base907c_csc,
203*4882a593Smuzhiyun 	.csc_set = base907c_csc_set,
204*4882a593Smuzhiyun 	.csc_clr = base907c_csc_clr,
205*4882a593Smuzhiyun 	.olut_core = true,
206*4882a593Smuzhiyun 	.ilut_size = 1024,
207*4882a593Smuzhiyun 	.xlut_set = base907c_xlut_set,
208*4882a593Smuzhiyun 	.xlut_clr = base907c_xlut_clr,
209*4882a593Smuzhiyun 	.image_set = base907c_image_set,
210*4882a593Smuzhiyun 	.image_clr = base507c_image_clr,
211*4882a593Smuzhiyun 	.update = base507c_update,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun int
base907c_new(struct nouveau_drm * drm,int head,s32 oclass,struct nv50_wndw ** pwndw)215*4882a593Smuzhiyun base907c_new(struct nouveau_drm *drm, int head, s32 oclass,
216*4882a593Smuzhiyun 	     struct nv50_wndw **pwndw)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	return base507c_new_(&base907c, base507c_format, drm, head, oclass,
219*4882a593Smuzhiyun 			     0x00000002 << (head * 4), pwndw);
220*4882a593Smuzhiyun }
221