xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/nouveau/dispnv04/tvnv17.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2009 Francisco Jerez.
3*4882a593Smuzhiyun  * All Rights Reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining
6*4882a593Smuzhiyun  * a copy of this software and associated documentation files (the
7*4882a593Smuzhiyun  * "Software"), to deal in the Software without restriction, including
8*4882a593Smuzhiyun  * without limitation the rights to use, copy, modify, merge, publish,
9*4882a593Smuzhiyun  * distribute, sublicense, and/or sell copies of the Software, and to
10*4882a593Smuzhiyun  * permit persons to whom the Software is furnished to do so, subject to
11*4882a593Smuzhiyun  * the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
14*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial
15*4882a593Smuzhiyun  * portions of the Software.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20*4882a593Smuzhiyun  * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21*4882a593Smuzhiyun  * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22*4882a593Smuzhiyun  * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23*4882a593Smuzhiyun  * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
29*4882a593Smuzhiyun #include "nouveau_drv.h"
30*4882a593Smuzhiyun #include "nouveau_reg.h"
31*4882a593Smuzhiyun #include "nouveau_encoder.h"
32*4882a593Smuzhiyun #include "nouveau_connector.h"
33*4882a593Smuzhiyun #include "nouveau_crtc.h"
34*4882a593Smuzhiyun #include "hw.h"
35*4882a593Smuzhiyun #include "tvnv17.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun MODULE_PARM_DESC(tv_norm, "Default TV norm.\n"
38*4882a593Smuzhiyun 		 "\t\tSupported: PAL, PAL-M, PAL-N, PAL-Nc, NTSC-M, NTSC-J,\n"
39*4882a593Smuzhiyun 		 "\t\t\thd480i, hd480p, hd576i, hd576p, hd720p, hd1080i.\n"
40*4882a593Smuzhiyun 		 "\t\tDefault: PAL\n"
41*4882a593Smuzhiyun 		 "\t\t*NOTE* Ignored for cards with external TV encoders.");
42*4882a593Smuzhiyun static char *nouveau_tv_norm;
43*4882a593Smuzhiyun module_param_named(tv_norm, nouveau_tv_norm, charp, 0400);
44*4882a593Smuzhiyun 
nv42_tv_sample_load(struct drm_encoder * encoder)45*4882a593Smuzhiyun static uint32_t nv42_tv_sample_load(struct drm_encoder *encoder)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
48*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(dev);
49*4882a593Smuzhiyun 	struct nvkm_gpio *gpio = nvxx_gpio(&drm->client.device);
50*4882a593Smuzhiyun 	uint32_t testval, regoffset = nv04_dac_output_offset(encoder);
51*4882a593Smuzhiyun 	uint32_t gpio0, gpio1, fp_htotal, fp_hsync_start, fp_hsync_end,
52*4882a593Smuzhiyun 		fp_control, test_ctrl, dacclk, ctv_14, ctv_1c, ctv_6c;
53*4882a593Smuzhiyun 	uint32_t sample = 0;
54*4882a593Smuzhiyun 	int head;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define RGB_TEST_DATA(r, g, b) (r << 0 | g << 10 | b << 20)
57*4882a593Smuzhiyun 	testval = RGB_TEST_DATA(0x82, 0xeb, 0x82);
58*4882a593Smuzhiyun 	if (drm->vbios.tvdactestval)
59*4882a593Smuzhiyun 		testval = drm->vbios.tvdactestval;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	dacclk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset);
62*4882a593Smuzhiyun 	head = (dacclk & 0x100) >> 8;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* Save the previous state. */
65*4882a593Smuzhiyun 	gpio1 = nvkm_gpio_get(gpio, 0, DCB_GPIO_TVDAC1, 0xff);
66*4882a593Smuzhiyun 	gpio0 = nvkm_gpio_get(gpio, 0, DCB_GPIO_TVDAC0, 0xff);
67*4882a593Smuzhiyun 	fp_htotal = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_HTOTAL);
68*4882a593Smuzhiyun 	fp_hsync_start = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_START);
69*4882a593Smuzhiyun 	fp_hsync_end = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_END);
70*4882a593Smuzhiyun 	fp_control = NVReadRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL);
71*4882a593Smuzhiyun 	test_ctrl = NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset);
72*4882a593Smuzhiyun 	ctv_1c = NVReadRAMDAC(dev, head, 0x680c1c);
73*4882a593Smuzhiyun 	ctv_14 = NVReadRAMDAC(dev, head, 0x680c14);
74*4882a593Smuzhiyun 	ctv_6c = NVReadRAMDAC(dev, head, 0x680c6c);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Prepare the DAC for load detection.  */
77*4882a593Smuzhiyun 	nvkm_gpio_set(gpio, 0, DCB_GPIO_TVDAC1, 0xff, true);
78*4882a593Smuzhiyun 	nvkm_gpio_set(gpio, 0, DCB_GPIO_TVDAC0, 0xff, true);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HTOTAL, 1343);
81*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_START, 1047);
82*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_END, 1183);
83*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL,
84*4882a593Smuzhiyun 		      NV_PRAMDAC_FP_TG_CONTROL_DISPEN_POS |
85*4882a593Smuzhiyun 		      NV_PRAMDAC_FP_TG_CONTROL_WIDTH_12 |
86*4882a593Smuzhiyun 		      NV_PRAMDAC_FP_TG_CONTROL_READ_PROG |
87*4882a593Smuzhiyun 		      NV_PRAMDAC_FP_TG_CONTROL_HSYNC_POS |
88*4882a593Smuzhiyun 		      NV_PRAMDAC_FP_TG_CONTROL_VSYNC_POS);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset, 0);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset,
93*4882a593Smuzhiyun 		      (dacclk & ~0xff) | 0x22);
94*4882a593Smuzhiyun 	msleep(1);
95*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset,
96*4882a593Smuzhiyun 		      (dacclk & ~0xff) | 0x21);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, 0x680c1c, 1 << 20);
99*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, 0x680c14, 4 << 16);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Sample pin 0x4 (usually S-video luma). */
102*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, 0x680c6c, testval >> 10 & 0x3ff);
103*4882a593Smuzhiyun 	msleep(20);
104*4882a593Smuzhiyun 	sample |= NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset)
105*4882a593Smuzhiyun 		& 0x4 << 28;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Sample the remaining pins. */
108*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, 0x680c6c, testval & 0x3ff);
109*4882a593Smuzhiyun 	msleep(20);
110*4882a593Smuzhiyun 	sample |= NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset)
111*4882a593Smuzhiyun 		& 0xa << 28;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Restore the previous state. */
114*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, 0x680c1c, ctv_1c);
115*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, 0x680c14, ctv_14);
116*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, 0x680c6c, ctv_6c);
117*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset, dacclk);
118*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset, test_ctrl);
119*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_TG_CONTROL, fp_control);
120*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_END, fp_hsync_end);
121*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HSYNC_START, fp_hsync_start);
122*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HTOTAL, fp_htotal);
123*4882a593Smuzhiyun 	nvkm_gpio_set(gpio, 0, DCB_GPIO_TVDAC1, 0xff, gpio1);
124*4882a593Smuzhiyun 	nvkm_gpio_set(gpio, 0, DCB_GPIO_TVDAC0, 0xff, gpio0);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return sample;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static bool
get_tv_detect_quirks(struct drm_device * dev,uint32_t * pin_mask)130*4882a593Smuzhiyun get_tv_detect_quirks(struct drm_device *dev, uint32_t *pin_mask)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(dev);
133*4882a593Smuzhiyun 	struct nvkm_device *device = nvxx_device(&drm->client.device);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (device->quirk && device->quirk->tv_pin_mask) {
136*4882a593Smuzhiyun 		*pin_mask = device->quirk->tv_pin_mask;
137*4882a593Smuzhiyun 		return false;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	return true;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static enum drm_connector_status
nv17_tv_detect(struct drm_encoder * encoder,struct drm_connector * connector)144*4882a593Smuzhiyun nv17_tv_detect(struct drm_encoder *encoder, struct drm_connector *connector)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
147*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(dev);
148*4882a593Smuzhiyun 	struct drm_mode_config *conf = &dev->mode_config;
149*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
150*4882a593Smuzhiyun 	struct dcb_output *dcb = tv_enc->base.dcb;
151*4882a593Smuzhiyun 	bool reliable = get_tv_detect_quirks(dev, &tv_enc->pin_mask);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if (nv04_dac_in_use(encoder))
154*4882a593Smuzhiyun 		return connector_status_disconnected;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (reliable) {
157*4882a593Smuzhiyun 		if (drm->client.device.info.chipset == 0x42 ||
158*4882a593Smuzhiyun 		    drm->client.device.info.chipset == 0x43)
159*4882a593Smuzhiyun 			tv_enc->pin_mask =
160*4882a593Smuzhiyun 				nv42_tv_sample_load(encoder) >> 28 & 0xe;
161*4882a593Smuzhiyun 		else
162*4882a593Smuzhiyun 			tv_enc->pin_mask =
163*4882a593Smuzhiyun 				nv17_dac_sample_load(encoder) >> 28 & 0xe;
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	switch (tv_enc->pin_mask) {
167*4882a593Smuzhiyun 	case 0x2:
168*4882a593Smuzhiyun 	case 0x4:
169*4882a593Smuzhiyun 		tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_Composite;
170*4882a593Smuzhiyun 		break;
171*4882a593Smuzhiyun 	case 0xc:
172*4882a593Smuzhiyun 		tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_SVIDEO;
173*4882a593Smuzhiyun 		break;
174*4882a593Smuzhiyun 	case 0xe:
175*4882a593Smuzhiyun 		if (dcb->tvconf.has_component_output)
176*4882a593Smuzhiyun 			tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_Component;
177*4882a593Smuzhiyun 		else
178*4882a593Smuzhiyun 			tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_SCART;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	default:
181*4882a593Smuzhiyun 		tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	drm_object_property_set_value(&connector->base,
186*4882a593Smuzhiyun 					 conf->tv_subconnector_property,
187*4882a593Smuzhiyun 					 tv_enc->subconnector);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (!reliable) {
190*4882a593Smuzhiyun 		return connector_status_unknown;
191*4882a593Smuzhiyun 	} else if (tv_enc->subconnector) {
192*4882a593Smuzhiyun 		NV_INFO(drm, "Load detected on output %c\n",
193*4882a593Smuzhiyun 			'@' + ffs(dcb->or));
194*4882a593Smuzhiyun 		return connector_status_connected;
195*4882a593Smuzhiyun 	} else {
196*4882a593Smuzhiyun 		return connector_status_disconnected;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
nv17_tv_get_ld_modes(struct drm_encoder * encoder,struct drm_connector * connector)200*4882a593Smuzhiyun static int nv17_tv_get_ld_modes(struct drm_encoder *encoder,
201*4882a593Smuzhiyun 				struct drm_connector *connector)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
204*4882a593Smuzhiyun 	const struct drm_display_mode *tv_mode;
205*4882a593Smuzhiyun 	int n = 0;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	for (tv_mode = nv17_tv_modes; tv_mode->hdisplay; tv_mode++) {
208*4882a593Smuzhiyun 		struct drm_display_mode *mode;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		mode = drm_mode_duplicate(encoder->dev, tv_mode);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		mode->clock = tv_norm->tv_enc_mode.vrefresh *
213*4882a593Smuzhiyun 			mode->htotal / 1000 *
214*4882a593Smuzhiyun 			mode->vtotal / 1000;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
217*4882a593Smuzhiyun 			mode->clock *= 2;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		if (mode->hdisplay == tv_norm->tv_enc_mode.hdisplay &&
220*4882a593Smuzhiyun 		    mode->vdisplay == tv_norm->tv_enc_mode.vdisplay)
221*4882a593Smuzhiyun 			mode->type |= DRM_MODE_TYPE_PREFERRED;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		drm_mode_probed_add(connector, mode);
224*4882a593Smuzhiyun 		n++;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return n;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
nv17_tv_get_hd_modes(struct drm_encoder * encoder,struct drm_connector * connector)230*4882a593Smuzhiyun static int nv17_tv_get_hd_modes(struct drm_encoder *encoder,
231*4882a593Smuzhiyun 				struct drm_connector *connector)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
234*4882a593Smuzhiyun 	struct drm_display_mode *output_mode = &tv_norm->ctv_enc_mode.mode;
235*4882a593Smuzhiyun 	struct drm_display_mode *mode;
236*4882a593Smuzhiyun 	const struct {
237*4882a593Smuzhiyun 		int hdisplay;
238*4882a593Smuzhiyun 		int vdisplay;
239*4882a593Smuzhiyun 	} modes[] = {
240*4882a593Smuzhiyun 		{ 640, 400 },
241*4882a593Smuzhiyun 		{ 640, 480 },
242*4882a593Smuzhiyun 		{ 720, 480 },
243*4882a593Smuzhiyun 		{ 720, 576 },
244*4882a593Smuzhiyun 		{ 800, 600 },
245*4882a593Smuzhiyun 		{ 1024, 768 },
246*4882a593Smuzhiyun 		{ 1280, 720 },
247*4882a593Smuzhiyun 		{ 1280, 1024 },
248*4882a593Smuzhiyun 		{ 1920, 1080 }
249*4882a593Smuzhiyun 	};
250*4882a593Smuzhiyun 	int i, n = 0;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(modes); i++) {
253*4882a593Smuzhiyun 		if (modes[i].hdisplay > output_mode->hdisplay ||
254*4882a593Smuzhiyun 		    modes[i].vdisplay > output_mode->vdisplay)
255*4882a593Smuzhiyun 			continue;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 		if (modes[i].hdisplay == output_mode->hdisplay &&
258*4882a593Smuzhiyun 		    modes[i].vdisplay == output_mode->vdisplay) {
259*4882a593Smuzhiyun 			mode = drm_mode_duplicate(encoder->dev, output_mode);
260*4882a593Smuzhiyun 			mode->type |= DRM_MODE_TYPE_PREFERRED;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		} else {
263*4882a593Smuzhiyun 			mode = drm_cvt_mode(encoder->dev, modes[i].hdisplay,
264*4882a593Smuzhiyun 					    modes[i].vdisplay, 60, false,
265*4882a593Smuzhiyun 					    (output_mode->flags &
266*4882a593Smuzhiyun 					     DRM_MODE_FLAG_INTERLACE), false);
267*4882a593Smuzhiyun 		}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 		/* CVT modes are sometimes unsuitable... */
270*4882a593Smuzhiyun 		if (output_mode->hdisplay <= 720
271*4882a593Smuzhiyun 		    || output_mode->hdisplay >= 1920) {
272*4882a593Smuzhiyun 			mode->htotal = output_mode->htotal;
273*4882a593Smuzhiyun 			mode->hsync_start = (mode->hdisplay + (mode->htotal
274*4882a593Smuzhiyun 					     - mode->hdisplay) * 9 / 10) & ~7;
275*4882a593Smuzhiyun 			mode->hsync_end = mode->hsync_start + 8;
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 		if (output_mode->vdisplay >= 1024) {
279*4882a593Smuzhiyun 			mode->vtotal = output_mode->vtotal;
280*4882a593Smuzhiyun 			mode->vsync_start = output_mode->vsync_start;
281*4882a593Smuzhiyun 			mode->vsync_end = output_mode->vsync_end;
282*4882a593Smuzhiyun 		}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		mode->type |= DRM_MODE_TYPE_DRIVER;
285*4882a593Smuzhiyun 		drm_mode_probed_add(connector, mode);
286*4882a593Smuzhiyun 		n++;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	return n;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
nv17_tv_get_modes(struct drm_encoder * encoder,struct drm_connector * connector)292*4882a593Smuzhiyun static int nv17_tv_get_modes(struct drm_encoder *encoder,
293*4882a593Smuzhiyun 			     struct drm_connector *connector)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (tv_norm->kind == CTV_ENC_MODE)
298*4882a593Smuzhiyun 		return nv17_tv_get_hd_modes(encoder, connector);
299*4882a593Smuzhiyun 	else
300*4882a593Smuzhiyun 		return nv17_tv_get_ld_modes(encoder, connector);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
nv17_tv_mode_valid(struct drm_encoder * encoder,struct drm_display_mode * mode)303*4882a593Smuzhiyun static int nv17_tv_mode_valid(struct drm_encoder *encoder,
304*4882a593Smuzhiyun 			      struct drm_display_mode *mode)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (tv_norm->kind == CTV_ENC_MODE) {
309*4882a593Smuzhiyun 		struct drm_display_mode *output_mode =
310*4882a593Smuzhiyun 						&tv_norm->ctv_enc_mode.mode;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		if (mode->clock > 400000)
313*4882a593Smuzhiyun 			return MODE_CLOCK_HIGH;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 		if (mode->hdisplay > output_mode->hdisplay ||
316*4882a593Smuzhiyun 		    mode->vdisplay > output_mode->vdisplay)
317*4882a593Smuzhiyun 			return MODE_BAD;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		if ((mode->flags & DRM_MODE_FLAG_INTERLACE) !=
320*4882a593Smuzhiyun 		    (output_mode->flags & DRM_MODE_FLAG_INTERLACE))
321*4882a593Smuzhiyun 			return MODE_NO_INTERLACE;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
324*4882a593Smuzhiyun 			return MODE_NO_DBLESCAN;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	} else {
327*4882a593Smuzhiyun 		const int vsync_tolerance = 600;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		if (mode->clock > 70000)
330*4882a593Smuzhiyun 			return MODE_CLOCK_HIGH;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		if (abs(drm_mode_vrefresh(mode) * 1000 -
333*4882a593Smuzhiyun 			tv_norm->tv_enc_mode.vrefresh) > vsync_tolerance)
334*4882a593Smuzhiyun 			return MODE_VSYNC;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 		/* The encoder takes care of the actual interlacing */
337*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
338*4882a593Smuzhiyun 			return MODE_NO_INTERLACE;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return MODE_OK;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
nv17_tv_mode_fixup(struct drm_encoder * encoder,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)344*4882a593Smuzhiyun static bool nv17_tv_mode_fixup(struct drm_encoder *encoder,
345*4882a593Smuzhiyun 			       const struct drm_display_mode *mode,
346*4882a593Smuzhiyun 			       struct drm_display_mode *adjusted_mode)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (nv04_dac_in_use(encoder))
351*4882a593Smuzhiyun 		return false;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (tv_norm->kind == CTV_ENC_MODE)
354*4882a593Smuzhiyun 		adjusted_mode->clock = tv_norm->ctv_enc_mode.mode.clock;
355*4882a593Smuzhiyun 	else
356*4882a593Smuzhiyun 		adjusted_mode->clock = 90000;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return true;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
nv17_tv_dpms(struct drm_encoder * encoder,int mode)361*4882a593Smuzhiyun static void  nv17_tv_dpms(struct drm_encoder *encoder, int mode)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
364*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(dev);
365*4882a593Smuzhiyun 	struct nvkm_gpio *gpio = nvxx_gpio(&drm->client.device);
366*4882a593Smuzhiyun 	struct nv17_tv_state *regs = &to_tv_enc(encoder)->state;
367*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (nouveau_encoder(encoder)->last_dpms == mode)
370*4882a593Smuzhiyun 		return;
371*4882a593Smuzhiyun 	nouveau_encoder(encoder)->last_dpms = mode;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	NV_INFO(drm, "Setting dpms mode %d on TV encoder (output %d)\n",
374*4882a593Smuzhiyun 		 mode, nouveau_encoder(encoder)->dcb->index);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	regs->ptv_200 &= ~1;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (tv_norm->kind == CTV_ENC_MODE) {
379*4882a593Smuzhiyun 		nv04_dfp_update_fp_control(encoder, mode);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	} else {
382*4882a593Smuzhiyun 		nv04_dfp_update_fp_control(encoder, DRM_MODE_DPMS_OFF);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		if (mode == DRM_MODE_DPMS_ON)
385*4882a593Smuzhiyun 			regs->ptv_200 |= 1;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	nv_load_ptv(dev, regs, 200);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	nvkm_gpio_set(gpio, 0, DCB_GPIO_TVDAC1, 0xff, mode == DRM_MODE_DPMS_ON);
391*4882a593Smuzhiyun 	nvkm_gpio_set(gpio, 0, DCB_GPIO_TVDAC0, 0xff, mode == DRM_MODE_DPMS_ON);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	nv04_dac_update_dacclk(encoder, mode == DRM_MODE_DPMS_ON);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
nv17_tv_prepare(struct drm_encoder * encoder)396*4882a593Smuzhiyun static void nv17_tv_prepare(struct drm_encoder *encoder)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
399*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(dev);
400*4882a593Smuzhiyun 	const struct drm_encoder_helper_funcs *helper = encoder->helper_private;
401*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
402*4882a593Smuzhiyun 	int head = nouveau_crtc(encoder->crtc)->index;
403*4882a593Smuzhiyun 	uint8_t *cr_lcd = &nv04_display(dev)->mode_reg.crtc_reg[head].CRTC[
404*4882a593Smuzhiyun 							NV_CIO_CRE_LCD__INDEX];
405*4882a593Smuzhiyun 	uint32_t dacclk_off = NV_PRAMDAC_DACCLK +
406*4882a593Smuzhiyun 					nv04_dac_output_offset(encoder);
407*4882a593Smuzhiyun 	uint32_t dacclk;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	helper->dpms(encoder, DRM_MODE_DPMS_OFF);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	nv04_dfp_disable(dev, head);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/* Unbind any FP encoders from this head if we need the FP
414*4882a593Smuzhiyun 	 * stuff enabled. */
415*4882a593Smuzhiyun 	if (tv_norm->kind == CTV_ENC_MODE) {
416*4882a593Smuzhiyun 		struct drm_encoder *enc;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		list_for_each_entry(enc, &dev->mode_config.encoder_list, head) {
419*4882a593Smuzhiyun 			struct dcb_output *dcb = nouveau_encoder(enc)->dcb;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 			if ((dcb->type == DCB_OUTPUT_TMDS ||
422*4882a593Smuzhiyun 			     dcb->type == DCB_OUTPUT_LVDS) &&
423*4882a593Smuzhiyun 			     !enc->crtc &&
424*4882a593Smuzhiyun 			     nv04_dfp_get_bound_head(dev, dcb) == head) {
425*4882a593Smuzhiyun 				nv04_dfp_bind_head(dev, dcb, head ^ 1,
426*4882a593Smuzhiyun 						drm->vbios.fp.dual_link);
427*4882a593Smuzhiyun 			}
428*4882a593Smuzhiyun 		}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (tv_norm->kind == CTV_ENC_MODE)
433*4882a593Smuzhiyun 		*cr_lcd |= 0x1 | (head ? 0x0 : 0x8);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* Set the DACCLK register */
436*4882a593Smuzhiyun 	dacclk = (NVReadRAMDAC(dev, 0, dacclk_off) & ~0x30) | 0x1;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
439*4882a593Smuzhiyun 		dacclk |= 0x1a << 16;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (tv_norm->kind == CTV_ENC_MODE) {
442*4882a593Smuzhiyun 		dacclk |=  0x20;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		if (head)
445*4882a593Smuzhiyun 			dacclk |= 0x100;
446*4882a593Smuzhiyun 		else
447*4882a593Smuzhiyun 			dacclk &= ~0x100;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	} else {
450*4882a593Smuzhiyun 		dacclk |= 0x10;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, 0, dacclk_off, dacclk);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
nv17_tv_mode_set(struct drm_encoder * encoder,struct drm_display_mode * drm_mode,struct drm_display_mode * adjusted_mode)457*4882a593Smuzhiyun static void nv17_tv_mode_set(struct drm_encoder *encoder,
458*4882a593Smuzhiyun 			     struct drm_display_mode *drm_mode,
459*4882a593Smuzhiyun 			     struct drm_display_mode *adjusted_mode)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
462*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(dev);
463*4882a593Smuzhiyun 	int head = nouveau_crtc(encoder->crtc)->index;
464*4882a593Smuzhiyun 	struct nv04_crtc_reg *regs = &nv04_display(dev)->mode_reg.crtc_reg[head];
465*4882a593Smuzhiyun 	struct nv17_tv_state *tv_regs = &to_tv_enc(encoder)->state;
466*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
467*4882a593Smuzhiyun 	int i;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	regs->CRTC[NV_CIO_CRE_53] = 0x40; /* FP_HTIMING */
470*4882a593Smuzhiyun 	regs->CRTC[NV_CIO_CRE_54] = 0; /* FP_VTIMING */
471*4882a593Smuzhiyun 	regs->ramdac_630 = 0x2; /* turn off green mode (tv test pattern?) */
472*4882a593Smuzhiyun 	regs->tv_setup = 1;
473*4882a593Smuzhiyun 	regs->ramdac_8c0 = 0x0;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (tv_norm->kind == TV_ENC_MODE) {
476*4882a593Smuzhiyun 		tv_regs->ptv_200 = 0x13111100;
477*4882a593Smuzhiyun 		if (head)
478*4882a593Smuzhiyun 			tv_regs->ptv_200 |= 0x10;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		tv_regs->ptv_20c = 0x808010;
481*4882a593Smuzhiyun 		tv_regs->ptv_304 = 0x2d00000;
482*4882a593Smuzhiyun 		tv_regs->ptv_600 = 0x0;
483*4882a593Smuzhiyun 		tv_regs->ptv_60c = 0x0;
484*4882a593Smuzhiyun 		tv_regs->ptv_610 = 0x1e00000;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 		if (tv_norm->tv_enc_mode.vdisplay == 576) {
487*4882a593Smuzhiyun 			tv_regs->ptv_508 = 0x1200000;
488*4882a593Smuzhiyun 			tv_regs->ptv_614 = 0x33;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		} else if (tv_norm->tv_enc_mode.vdisplay == 480) {
491*4882a593Smuzhiyun 			tv_regs->ptv_508 = 0xf00000;
492*4882a593Smuzhiyun 			tv_regs->ptv_614 = 0x13;
493*4882a593Smuzhiyun 		}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 		if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE) {
496*4882a593Smuzhiyun 			tv_regs->ptv_500 = 0xe8e0;
497*4882a593Smuzhiyun 			tv_regs->ptv_504 = 0x1710;
498*4882a593Smuzhiyun 			tv_regs->ptv_604 = 0x0;
499*4882a593Smuzhiyun 			tv_regs->ptv_608 = 0x0;
500*4882a593Smuzhiyun 		} else {
501*4882a593Smuzhiyun 			if (tv_norm->tv_enc_mode.vdisplay == 576) {
502*4882a593Smuzhiyun 				tv_regs->ptv_604 = 0x20;
503*4882a593Smuzhiyun 				tv_regs->ptv_608 = 0x10;
504*4882a593Smuzhiyun 				tv_regs->ptv_500 = 0x19710;
505*4882a593Smuzhiyun 				tv_regs->ptv_504 = 0x68f0;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 			} else if (tv_norm->tv_enc_mode.vdisplay == 480) {
508*4882a593Smuzhiyun 				tv_regs->ptv_604 = 0x10;
509*4882a593Smuzhiyun 				tv_regs->ptv_608 = 0x20;
510*4882a593Smuzhiyun 				tv_regs->ptv_500 = 0x4b90;
511*4882a593Smuzhiyun 				tv_regs->ptv_504 = 0x1b480;
512*4882a593Smuzhiyun 			}
513*4882a593Smuzhiyun 		}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 		for (i = 0; i < 0x40; i++)
516*4882a593Smuzhiyun 			tv_regs->tv_enc[i] = tv_norm->tv_enc_mode.tv_enc[i];
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	} else {
519*4882a593Smuzhiyun 		struct drm_display_mode *output_mode =
520*4882a593Smuzhiyun 						&tv_norm->ctv_enc_mode.mode;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		/* The registers in PRAMDAC+0xc00 control some timings and CSC
523*4882a593Smuzhiyun 		 * parameters for the CTV encoder (It's only used for "HD" TV
524*4882a593Smuzhiyun 		 * modes, I don't think I have enough working to guess what
525*4882a593Smuzhiyun 		 * they exactly mean...), it's probably connected at the
526*4882a593Smuzhiyun 		 * output of the FP encoder, but it also needs the analog
527*4882a593Smuzhiyun 		 * encoder in its OR enabled and routed to the head it's
528*4882a593Smuzhiyun 		 * using. It's enabled with the DACCLK register, bits [5:4].
529*4882a593Smuzhiyun 		 */
530*4882a593Smuzhiyun 		for (i = 0; i < 38; i++)
531*4882a593Smuzhiyun 			regs->ctv_regs[i] = tv_norm->ctv_enc_mode.ctv_regs[i];
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		regs->fp_horiz_regs[FP_DISPLAY_END] = output_mode->hdisplay - 1;
534*4882a593Smuzhiyun 		regs->fp_horiz_regs[FP_TOTAL] = output_mode->htotal - 1;
535*4882a593Smuzhiyun 		regs->fp_horiz_regs[FP_SYNC_START] =
536*4882a593Smuzhiyun 						output_mode->hsync_start - 1;
537*4882a593Smuzhiyun 		regs->fp_horiz_regs[FP_SYNC_END] = output_mode->hsync_end - 1;
538*4882a593Smuzhiyun 		regs->fp_horiz_regs[FP_CRTC] = output_mode->hdisplay +
539*4882a593Smuzhiyun 			max((output_mode->hdisplay-600)/40 - 1, 1);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		regs->fp_vert_regs[FP_DISPLAY_END] = output_mode->vdisplay - 1;
542*4882a593Smuzhiyun 		regs->fp_vert_regs[FP_TOTAL] = output_mode->vtotal - 1;
543*4882a593Smuzhiyun 		regs->fp_vert_regs[FP_SYNC_START] =
544*4882a593Smuzhiyun 						output_mode->vsync_start - 1;
545*4882a593Smuzhiyun 		regs->fp_vert_regs[FP_SYNC_END] = output_mode->vsync_end - 1;
546*4882a593Smuzhiyun 		regs->fp_vert_regs[FP_CRTC] = output_mode->vdisplay - 1;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		regs->fp_control = NV_PRAMDAC_FP_TG_CONTROL_DISPEN_POS |
549*4882a593Smuzhiyun 			NV_PRAMDAC_FP_TG_CONTROL_READ_PROG |
550*4882a593Smuzhiyun 			NV_PRAMDAC_FP_TG_CONTROL_WIDTH_12;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		if (output_mode->flags & DRM_MODE_FLAG_PVSYNC)
553*4882a593Smuzhiyun 			regs->fp_control |= NV_PRAMDAC_FP_TG_CONTROL_VSYNC_POS;
554*4882a593Smuzhiyun 		if (output_mode->flags & DRM_MODE_FLAG_PHSYNC)
555*4882a593Smuzhiyun 			regs->fp_control |= NV_PRAMDAC_FP_TG_CONTROL_HSYNC_POS;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		regs->fp_debug_0 = NV_PRAMDAC_FP_DEBUG_0_YWEIGHT_ROUND |
558*4882a593Smuzhiyun 			NV_PRAMDAC_FP_DEBUG_0_XWEIGHT_ROUND |
559*4882a593Smuzhiyun 			NV_PRAMDAC_FP_DEBUG_0_YINTERP_BILINEAR |
560*4882a593Smuzhiyun 			NV_PRAMDAC_FP_DEBUG_0_XINTERP_BILINEAR |
561*4882a593Smuzhiyun 			NV_RAMDAC_FP_DEBUG_0_TMDS_ENABLED |
562*4882a593Smuzhiyun 			NV_PRAMDAC_FP_DEBUG_0_YSCALE_ENABLE |
563*4882a593Smuzhiyun 			NV_PRAMDAC_FP_DEBUG_0_XSCALE_ENABLE;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 		regs->fp_debug_2 = 0;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 		regs->fp_margin_color = 0x801080;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
nv17_tv_commit(struct drm_encoder * encoder)572*4882a593Smuzhiyun static void nv17_tv_commit(struct drm_encoder *encoder)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
575*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(dev);
576*4882a593Smuzhiyun 	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
577*4882a593Smuzhiyun 	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
578*4882a593Smuzhiyun 	const struct drm_encoder_helper_funcs *helper = encoder->helper_private;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (get_tv_norm(encoder)->kind == TV_ENC_MODE) {
581*4882a593Smuzhiyun 		nv17_tv_update_rescaler(encoder);
582*4882a593Smuzhiyun 		nv17_tv_update_properties(encoder);
583*4882a593Smuzhiyun 	} else {
584*4882a593Smuzhiyun 		nv17_ctv_update_rescaler(encoder);
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	nv17_tv_state_load(dev, &to_tv_enc(encoder)->state);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* This could use refinement for flatpanels, but it should work */
590*4882a593Smuzhiyun 	if (drm->client.device.info.chipset < 0x44)
591*4882a593Smuzhiyun 		NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL +
592*4882a593Smuzhiyun 					nv04_dac_output_offset(encoder),
593*4882a593Smuzhiyun 					0xf0000000);
594*4882a593Smuzhiyun 	else
595*4882a593Smuzhiyun 		NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL +
596*4882a593Smuzhiyun 					nv04_dac_output_offset(encoder),
597*4882a593Smuzhiyun 					0x00100000);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	helper->dpms(encoder, DRM_MODE_DPMS_ON);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	NV_INFO(drm, "Output %s is running on CRTC %d using output %c\n",
602*4882a593Smuzhiyun 		nv04_encoder_get_connector(nv_encoder)->base.name,
603*4882a593Smuzhiyun 		nv_crtc->index, '@' + ffs(nv_encoder->dcb->or));
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
nv17_tv_save(struct drm_encoder * encoder)606*4882a593Smuzhiyun static void nv17_tv_save(struct drm_encoder *encoder)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
609*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	nouveau_encoder(encoder)->restore.output =
612*4882a593Smuzhiyun 					NVReadRAMDAC(dev, 0,
613*4882a593Smuzhiyun 					NV_PRAMDAC_DACCLK +
614*4882a593Smuzhiyun 					nv04_dac_output_offset(encoder));
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	nv17_tv_state_save(dev, &tv_enc->saved_state);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	tv_enc->state.ptv_200 = tv_enc->saved_state.ptv_200;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
nv17_tv_restore(struct drm_encoder * encoder)621*4882a593Smuzhiyun static void nv17_tv_restore(struct drm_encoder *encoder)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK +
626*4882a593Smuzhiyun 				nv04_dac_output_offset(encoder),
627*4882a593Smuzhiyun 				nouveau_encoder(encoder)->restore.output);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	nv17_tv_state_load(dev, &to_tv_enc(encoder)->saved_state);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	nouveau_encoder(encoder)->last_dpms = NV_DPMS_CLEARED;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
nv17_tv_create_resources(struct drm_encoder * encoder,struct drm_connector * connector)634*4882a593Smuzhiyun static int nv17_tv_create_resources(struct drm_encoder *encoder,
635*4882a593Smuzhiyun 				    struct drm_connector *connector)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
638*4882a593Smuzhiyun 	struct nouveau_drm *drm = nouveau_drm(dev);
639*4882a593Smuzhiyun 	struct drm_mode_config *conf = &dev->mode_config;
640*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
641*4882a593Smuzhiyun 	struct dcb_output *dcb = nouveau_encoder(encoder)->dcb;
642*4882a593Smuzhiyun 	int num_tv_norms = dcb->tvconf.has_component_output ? NUM_TV_NORMS :
643*4882a593Smuzhiyun 							NUM_LD_TV_NORMS;
644*4882a593Smuzhiyun 	int i;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	if (nouveau_tv_norm) {
647*4882a593Smuzhiyun 		i = match_string(nv17_tv_norm_names, num_tv_norms,
648*4882a593Smuzhiyun 				 nouveau_tv_norm);
649*4882a593Smuzhiyun 		if (i < 0)
650*4882a593Smuzhiyun 			NV_WARN(drm, "Invalid TV norm setting \"%s\"\n",
651*4882a593Smuzhiyun 				nouveau_tv_norm);
652*4882a593Smuzhiyun 		else
653*4882a593Smuzhiyun 			tv_enc->tv_norm = i;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	drm_mode_create_tv_properties(dev, num_tv_norms, nv17_tv_norm_names);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	drm_object_attach_property(&connector->base,
659*4882a593Smuzhiyun 					conf->tv_select_subconnector_property,
660*4882a593Smuzhiyun 					tv_enc->select_subconnector);
661*4882a593Smuzhiyun 	drm_object_attach_property(&connector->base,
662*4882a593Smuzhiyun 					conf->tv_subconnector_property,
663*4882a593Smuzhiyun 					tv_enc->subconnector);
664*4882a593Smuzhiyun 	drm_object_attach_property(&connector->base,
665*4882a593Smuzhiyun 					conf->tv_mode_property,
666*4882a593Smuzhiyun 					tv_enc->tv_norm);
667*4882a593Smuzhiyun 	drm_object_attach_property(&connector->base,
668*4882a593Smuzhiyun 					conf->tv_flicker_reduction_property,
669*4882a593Smuzhiyun 					tv_enc->flicker);
670*4882a593Smuzhiyun 	drm_object_attach_property(&connector->base,
671*4882a593Smuzhiyun 					conf->tv_saturation_property,
672*4882a593Smuzhiyun 					tv_enc->saturation);
673*4882a593Smuzhiyun 	drm_object_attach_property(&connector->base,
674*4882a593Smuzhiyun 					conf->tv_hue_property,
675*4882a593Smuzhiyun 					tv_enc->hue);
676*4882a593Smuzhiyun 	drm_object_attach_property(&connector->base,
677*4882a593Smuzhiyun 					conf->tv_overscan_property,
678*4882a593Smuzhiyun 					tv_enc->overscan);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
nv17_tv_set_property(struct drm_encoder * encoder,struct drm_connector * connector,struct drm_property * property,uint64_t val)683*4882a593Smuzhiyun static int nv17_tv_set_property(struct drm_encoder *encoder,
684*4882a593Smuzhiyun 				struct drm_connector *connector,
685*4882a593Smuzhiyun 				struct drm_property *property,
686*4882a593Smuzhiyun 				uint64_t val)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	struct drm_mode_config *conf = &encoder->dev->mode_config;
689*4882a593Smuzhiyun 	struct drm_crtc *crtc = encoder->crtc;
690*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
691*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
692*4882a593Smuzhiyun 	bool modes_changed = false;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	if (property == conf->tv_overscan_property) {
695*4882a593Smuzhiyun 		tv_enc->overscan = val;
696*4882a593Smuzhiyun 		if (encoder->crtc) {
697*4882a593Smuzhiyun 			if (tv_norm->kind == CTV_ENC_MODE)
698*4882a593Smuzhiyun 				nv17_ctv_update_rescaler(encoder);
699*4882a593Smuzhiyun 			else
700*4882a593Smuzhiyun 				nv17_tv_update_rescaler(encoder);
701*4882a593Smuzhiyun 		}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	} else if (property == conf->tv_saturation_property) {
704*4882a593Smuzhiyun 		if (tv_norm->kind != TV_ENC_MODE)
705*4882a593Smuzhiyun 			return -EINVAL;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		tv_enc->saturation = val;
708*4882a593Smuzhiyun 		nv17_tv_update_properties(encoder);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	} else if (property == conf->tv_hue_property) {
711*4882a593Smuzhiyun 		if (tv_norm->kind != TV_ENC_MODE)
712*4882a593Smuzhiyun 			return -EINVAL;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		tv_enc->hue = val;
715*4882a593Smuzhiyun 		nv17_tv_update_properties(encoder);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	} else if (property == conf->tv_flicker_reduction_property) {
718*4882a593Smuzhiyun 		if (tv_norm->kind != TV_ENC_MODE)
719*4882a593Smuzhiyun 			return -EINVAL;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 		tv_enc->flicker = val;
722*4882a593Smuzhiyun 		if (encoder->crtc)
723*4882a593Smuzhiyun 			nv17_tv_update_rescaler(encoder);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	} else if (property == conf->tv_mode_property) {
726*4882a593Smuzhiyun 		if (connector->dpms != DRM_MODE_DPMS_OFF)
727*4882a593Smuzhiyun 			return -EINVAL;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 		tv_enc->tv_norm = val;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		modes_changed = true;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	} else if (property == conf->tv_select_subconnector_property) {
734*4882a593Smuzhiyun 		if (tv_norm->kind != TV_ENC_MODE)
735*4882a593Smuzhiyun 			return -EINVAL;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		tv_enc->select_subconnector = val;
738*4882a593Smuzhiyun 		nv17_tv_update_properties(encoder);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	} else {
741*4882a593Smuzhiyun 		return -EINVAL;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	if (modes_changed) {
745*4882a593Smuzhiyun 		drm_helper_probe_single_connector_modes(connector, 0, 0);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		/* Disable the crtc to ensure a full modeset is
748*4882a593Smuzhiyun 		 * performed whenever it's turned on again. */
749*4882a593Smuzhiyun 		if (crtc)
750*4882a593Smuzhiyun 			drm_crtc_helper_set_mode(crtc, &crtc->mode,
751*4882a593Smuzhiyun 						 crtc->x, crtc->y,
752*4882a593Smuzhiyun 						 crtc->primary->fb);
753*4882a593Smuzhiyun 	}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	return 0;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
nv17_tv_destroy(struct drm_encoder * encoder)758*4882a593Smuzhiyun static void nv17_tv_destroy(struct drm_encoder *encoder)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	drm_encoder_cleanup(encoder);
763*4882a593Smuzhiyun 	kfree(tv_enc);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs nv17_tv_helper_funcs = {
767*4882a593Smuzhiyun 	.dpms = nv17_tv_dpms,
768*4882a593Smuzhiyun 	.mode_fixup = nv17_tv_mode_fixup,
769*4882a593Smuzhiyun 	.prepare = nv17_tv_prepare,
770*4882a593Smuzhiyun 	.commit = nv17_tv_commit,
771*4882a593Smuzhiyun 	.mode_set = nv17_tv_mode_set,
772*4882a593Smuzhiyun 	.detect = nv17_tv_detect,
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun static const struct drm_encoder_slave_funcs nv17_tv_slave_funcs = {
776*4882a593Smuzhiyun 	.get_modes = nv17_tv_get_modes,
777*4882a593Smuzhiyun 	.mode_valid = nv17_tv_mode_valid,
778*4882a593Smuzhiyun 	.create_resources = nv17_tv_create_resources,
779*4882a593Smuzhiyun 	.set_property = nv17_tv_set_property,
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun static const struct drm_encoder_funcs nv17_tv_funcs = {
783*4882a593Smuzhiyun 	.destroy = nv17_tv_destroy,
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun int
nv17_tv_create(struct drm_connector * connector,struct dcb_output * entry)787*4882a593Smuzhiyun nv17_tv_create(struct drm_connector *connector, struct dcb_output *entry)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
790*4882a593Smuzhiyun 	struct drm_encoder *encoder;
791*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = NULL;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	tv_enc = kzalloc(sizeof(*tv_enc), GFP_KERNEL);
794*4882a593Smuzhiyun 	if (!tv_enc)
795*4882a593Smuzhiyun 		return -ENOMEM;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	tv_enc->overscan = 50;
798*4882a593Smuzhiyun 	tv_enc->flicker = 50;
799*4882a593Smuzhiyun 	tv_enc->saturation = 50;
800*4882a593Smuzhiyun 	tv_enc->hue = 0;
801*4882a593Smuzhiyun 	tv_enc->tv_norm = TV_NORM_PAL;
802*4882a593Smuzhiyun 	tv_enc->subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
803*4882a593Smuzhiyun 	tv_enc->select_subconnector = DRM_MODE_SUBCONNECTOR_Automatic;
804*4882a593Smuzhiyun 	tv_enc->pin_mask = 0;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	encoder = to_drm_encoder(&tv_enc->base);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	tv_enc->base.dcb = entry;
809*4882a593Smuzhiyun 	tv_enc->base.or = ffs(entry->or) - 1;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	drm_encoder_init(dev, encoder, &nv17_tv_funcs, DRM_MODE_ENCODER_TVDAC,
812*4882a593Smuzhiyun 			 NULL);
813*4882a593Smuzhiyun 	drm_encoder_helper_add(encoder, &nv17_tv_helper_funcs);
814*4882a593Smuzhiyun 	to_encoder_slave(encoder)->slave_funcs = &nv17_tv_slave_funcs;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	tv_enc->base.enc_save = nv17_tv_save;
817*4882a593Smuzhiyun 	tv_enc->base.enc_restore = nv17_tv_restore;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	encoder->possible_crtcs = entry->heads;
820*4882a593Smuzhiyun 	encoder->possible_clones = 0;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	nv17_tv_create_resources(encoder, connector);
823*4882a593Smuzhiyun 	drm_connector_attach_encoder(connector, encoder);
824*4882a593Smuzhiyun 	return 0;
825*4882a593Smuzhiyun }
826