xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/nouveau/dispnv04/tvmodesnv17.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2009 Francisco Jerez.
3*4882a593Smuzhiyun  * All Rights Reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining
6*4882a593Smuzhiyun  * a copy of this software and associated documentation files (the
7*4882a593Smuzhiyun  * "Software"), to deal in the Software without restriction, including
8*4882a593Smuzhiyun  * without limitation the rights to use, copy, modify, merge, publish,
9*4882a593Smuzhiyun  * distribute, sublicense, and/or sell copies of the Software, and to
10*4882a593Smuzhiyun  * permit persons to whom the Software is furnished to do so, subject to
11*4882a593Smuzhiyun  * the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
14*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial
15*4882a593Smuzhiyun  * portions of the Software.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20*4882a593Smuzhiyun  * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21*4882a593Smuzhiyun  * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22*4882a593Smuzhiyun  * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23*4882a593Smuzhiyun  * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
28*4882a593Smuzhiyun #include "nouveau_drv.h"
29*4882a593Smuzhiyun #include "nouveau_encoder.h"
30*4882a593Smuzhiyun #include "nouveau_crtc.h"
31*4882a593Smuzhiyun #include "hw.h"
32*4882a593Smuzhiyun #include "tvnv17.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun const char * const nv17_tv_norm_names[NUM_TV_NORMS] = {
35*4882a593Smuzhiyun 	[TV_NORM_PAL] = "PAL",
36*4882a593Smuzhiyun 	[TV_NORM_PAL_M] = "PAL-M",
37*4882a593Smuzhiyun 	[TV_NORM_PAL_N] = "PAL-N",
38*4882a593Smuzhiyun 	[TV_NORM_PAL_NC] = "PAL-Nc",
39*4882a593Smuzhiyun 	[TV_NORM_NTSC_M] = "NTSC-M",
40*4882a593Smuzhiyun 	[TV_NORM_NTSC_J] = "NTSC-J",
41*4882a593Smuzhiyun 	[TV_NORM_HD480I] = "hd480i",
42*4882a593Smuzhiyun 	[TV_NORM_HD480P] = "hd480p",
43*4882a593Smuzhiyun 	[TV_NORM_HD576I] = "hd576i",
44*4882a593Smuzhiyun 	[TV_NORM_HD576P] = "hd576p",
45*4882a593Smuzhiyun 	[TV_NORM_HD720P] = "hd720p",
46*4882a593Smuzhiyun 	[TV_NORM_HD1080I] = "hd1080i"
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* TV standard specific parameters */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct nv17_tv_norm_params nv17_tv_norms[NUM_TV_NORMS] = {
52*4882a593Smuzhiyun 	[TV_NORM_PAL] = { TV_ENC_MODE, {
53*4882a593Smuzhiyun 			.tv_enc_mode = { 720, 576, 50000, {
54*4882a593Smuzhiyun 					0x2a, 0x9, 0x8a, 0xcb, 0x0, 0x0, 0xb, 0x18,
55*4882a593Smuzhiyun 					0x7e, 0x40, 0x8a, 0x35, 0x27, 0x0, 0x34, 0x3,
56*4882a593Smuzhiyun 					0x3e, 0x3, 0x17, 0x21, 0x1b, 0x1b, 0x24, 0x9c,
57*4882a593Smuzhiyun 					0x1, 0x0, 0xf, 0xf, 0x60, 0x5, 0xd3, 0x3,
58*4882a593Smuzhiyun 					0xd3, 0x4, 0xd4, 0x1, 0x2, 0x0, 0xa, 0x5,
59*4882a593Smuzhiyun 					0x0, 0x1a, 0xff, 0x3, 0x18, 0xf, 0x78, 0x0,
60*4882a593Smuzhiyun 					0x0, 0xb4, 0x0, 0x15, 0x49, 0x10, 0x0, 0x9b,
61*4882a593Smuzhiyun 					0xbd, 0x15, 0x5, 0x15, 0x3e, 0x3, 0x0, 0x0
62*4882a593Smuzhiyun 				} } } },
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	[TV_NORM_PAL_M] = { TV_ENC_MODE, {
65*4882a593Smuzhiyun 			.tv_enc_mode = { 720, 480, 59940, {
66*4882a593Smuzhiyun 					0x21, 0xe6, 0xef, 0xe3, 0x0, 0x0, 0xb, 0x18,
67*4882a593Smuzhiyun 					0x7e, 0x44, 0x76, 0x32, 0x25, 0x0, 0x3c, 0x0,
68*4882a593Smuzhiyun 					0x3c, 0x0, 0x17, 0x21, 0x1b, 0x1b, 0x24, 0x83,
69*4882a593Smuzhiyun 					0x1, 0x0, 0xf, 0xf, 0x60, 0x5, 0xd3, 0x1,
70*4882a593Smuzhiyun 					0xc5, 0x4, 0xc5, 0x1, 0x2, 0x0, 0xa, 0x5,
71*4882a593Smuzhiyun 					0x0, 0x18, 0xff, 0x3, 0x20, 0xf, 0x78, 0x0,
72*4882a593Smuzhiyun 					0x0, 0xb4, 0x0, 0x15, 0x40, 0x10, 0x0, 0x9c,
73*4882a593Smuzhiyun 					0xc8, 0x15, 0x5, 0x15, 0x3c, 0x0, 0x0, 0x0
74*4882a593Smuzhiyun 				} } } },
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	[TV_NORM_PAL_N] = { TV_ENC_MODE, {
77*4882a593Smuzhiyun 			.tv_enc_mode = { 720, 576, 50000, {
78*4882a593Smuzhiyun 					0x2a, 0x9, 0x8a, 0xcb, 0x0, 0x0, 0xb, 0x18,
79*4882a593Smuzhiyun 					0x7e, 0x40, 0x8a, 0x32, 0x25, 0x0, 0x3c, 0x0,
80*4882a593Smuzhiyun 					0x3c, 0x0, 0x17, 0x21, 0x1b, 0x1b, 0x24, 0x9c,
81*4882a593Smuzhiyun 					0x1, 0x0, 0xf, 0xf, 0x60, 0x5, 0xd3, 0x1,
82*4882a593Smuzhiyun 					0xc5, 0x4, 0xc5, 0x1, 0x2, 0x0, 0xa, 0x5,
83*4882a593Smuzhiyun 					0x0, 0x1a, 0xff, 0x3, 0x18, 0xf, 0x78, 0x0,
84*4882a593Smuzhiyun 					0x0, 0xb4, 0x0, 0x15, 0x49, 0x10, 0x0, 0x9b,
85*4882a593Smuzhiyun 					0xbd, 0x15, 0x5, 0x15, 0x3c, 0x0, 0x0, 0x0
86*4882a593Smuzhiyun 				} } } },
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	[TV_NORM_PAL_NC] = { TV_ENC_MODE, {
89*4882a593Smuzhiyun 			.tv_enc_mode = { 720, 576, 50000, {
90*4882a593Smuzhiyun 					0x21, 0xf6, 0x94, 0x46, 0x0, 0x0, 0xb, 0x18,
91*4882a593Smuzhiyun 					0x7e, 0x44, 0x8a, 0x35, 0x27, 0x0, 0x34, 0x3,
92*4882a593Smuzhiyun 					0x3e, 0x3, 0x17, 0x21, 0x1b, 0x1b, 0x24, 0x9c,
93*4882a593Smuzhiyun 					0x1, 0x0, 0xf, 0xf, 0x60, 0x5, 0xd3, 0x3,
94*4882a593Smuzhiyun 					0xd3, 0x4, 0xd4, 0x1, 0x2, 0x0, 0xa, 0x5,
95*4882a593Smuzhiyun 					0x0, 0x1a, 0xff, 0x3, 0x18, 0xf, 0x78, 0x0,
96*4882a593Smuzhiyun 					0x0, 0xb4, 0x0, 0x15, 0x49, 0x10, 0x0, 0x9b,
97*4882a593Smuzhiyun 					0xbd, 0x15, 0x5, 0x15, 0x3e, 0x3, 0x0, 0x0
98*4882a593Smuzhiyun 				} } } },
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	[TV_NORM_NTSC_M] = { TV_ENC_MODE, {
101*4882a593Smuzhiyun 			.tv_enc_mode = { 720, 480, 59940, {
102*4882a593Smuzhiyun 					0x21, 0xf0, 0x7c, 0x1f, 0x0, 0x0, 0xb, 0x18,
103*4882a593Smuzhiyun 					0x7e, 0x44, 0x76, 0x48, 0x0, 0x0, 0x3c, 0x0,
104*4882a593Smuzhiyun 					0x3c, 0x0, 0x17, 0x21, 0x1b, 0x1b, 0x24, 0x83,
105*4882a593Smuzhiyun 					0x1, 0x0, 0xf, 0xf, 0x60, 0x5, 0xd3, 0x1,
106*4882a593Smuzhiyun 					0xc5, 0x4, 0xc5, 0x1, 0x2, 0x0, 0xa, 0x5,
107*4882a593Smuzhiyun 					0x0, 0x16, 0xff, 0x3, 0x20, 0xf, 0x78, 0x0,
108*4882a593Smuzhiyun 					0x0, 0xb4, 0x0, 0x15, 0x4, 0x10, 0x0, 0x9c,
109*4882a593Smuzhiyun 					0xc8, 0x15, 0x5, 0x15, 0x3c, 0x0, 0x0, 0x0
110*4882a593Smuzhiyun 				} } } },
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	[TV_NORM_NTSC_J] = { TV_ENC_MODE, {
113*4882a593Smuzhiyun 			.tv_enc_mode = { 720, 480, 59940, {
114*4882a593Smuzhiyun 					0x21, 0xf0, 0x7c, 0x1f, 0x0, 0x0, 0xb, 0x18,
115*4882a593Smuzhiyun 					0x7e, 0x44, 0x76, 0x48, 0x0, 0x0, 0x32, 0x0,
116*4882a593Smuzhiyun 					0x3c, 0x0, 0x17, 0x21, 0x1b, 0x1b, 0x24, 0x83,
117*4882a593Smuzhiyun 					0x1, 0x0, 0xf, 0xf, 0x60, 0x5, 0xd3, 0x1,
118*4882a593Smuzhiyun 					0xcf, 0x4, 0xcf, 0x1, 0x2, 0x0, 0xa, 0x5,
119*4882a593Smuzhiyun 					0x0, 0x16, 0xff, 0x3, 0x20, 0xf, 0x78, 0x0,
120*4882a593Smuzhiyun 					0x0, 0xb4, 0x0, 0x15, 0x4, 0x10, 0x0, 0xa4,
121*4882a593Smuzhiyun 					0xc8, 0x15, 0x5, 0x15, 0x3c, 0x0, 0x0, 0x0
122*4882a593Smuzhiyun 				} } } },
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	[TV_NORM_HD480I] = { TV_ENC_MODE, {
125*4882a593Smuzhiyun 			.tv_enc_mode = { 720, 480, 59940, {
126*4882a593Smuzhiyun 					0x21, 0xf0, 0x7c, 0x1f, 0x0, 0x0, 0xb, 0x18,
127*4882a593Smuzhiyun 					0x7e, 0x44, 0x76, 0x48, 0x0, 0x0, 0x32, 0x0,
128*4882a593Smuzhiyun 					0x3c, 0x0, 0x17, 0x21, 0x1b, 0x1b, 0x24, 0x83,
129*4882a593Smuzhiyun 					0x1, 0x0, 0xf, 0xf, 0x60, 0x5, 0xd3, 0x1,
130*4882a593Smuzhiyun 					0xcf, 0x4, 0xcf, 0x1, 0x2, 0x0, 0xa, 0x5,
131*4882a593Smuzhiyun 					0x0, 0x16, 0xff, 0x3, 0x20, 0xf, 0x78, 0x0,
132*4882a593Smuzhiyun 					0x0, 0xb4, 0x0, 0x15, 0x4, 0x10, 0x0, 0xa4,
133*4882a593Smuzhiyun 					0xc8, 0x15, 0x5, 0x15, 0x3c, 0x0, 0x0, 0x0
134*4882a593Smuzhiyun 				} } } },
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	[TV_NORM_HD576I] = { TV_ENC_MODE, {
137*4882a593Smuzhiyun 			.tv_enc_mode = { 720, 576, 50000, {
138*4882a593Smuzhiyun 					0x2a, 0x9, 0x8a, 0xcb, 0x0, 0x0, 0xb, 0x18,
139*4882a593Smuzhiyun 					0x7e, 0x40, 0x8a, 0x35, 0x27, 0x0, 0x34, 0x3,
140*4882a593Smuzhiyun 					0x3e, 0x3, 0x17, 0x21, 0x1b, 0x1b, 0x24, 0x9c,
141*4882a593Smuzhiyun 					0x1, 0x0, 0xf, 0xf, 0x60, 0x5, 0xd3, 0x3,
142*4882a593Smuzhiyun 					0xd3, 0x4, 0xd4, 0x1, 0x2, 0x0, 0xa, 0x5,
143*4882a593Smuzhiyun 					0x0, 0x1a, 0xff, 0x3, 0x18, 0xf, 0x78, 0x0,
144*4882a593Smuzhiyun 					0x0, 0xb4, 0x0, 0x15, 0x49, 0x10, 0x0, 0x9b,
145*4882a593Smuzhiyun 					0xbd, 0x15, 0x5, 0x15, 0x3e, 0x3, 0x0, 0x0
146*4882a593Smuzhiyun 				} } } },
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	[TV_NORM_HD480P] = { CTV_ENC_MODE, {
150*4882a593Smuzhiyun 			.ctv_enc_mode = {
151*4882a593Smuzhiyun 				.mode = { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000,
152*4882a593Smuzhiyun 						   720, 735, 743, 858, 0, 480, 490, 494, 525, 0,
153*4882a593Smuzhiyun 						   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
154*4882a593Smuzhiyun 				.ctv_regs = { 0x3540000, 0x0, 0x0, 0x314,
155*4882a593Smuzhiyun 					      0x354003a, 0x40000, 0x6f0344, 0x18100000,
156*4882a593Smuzhiyun 					      0x10160004, 0x10060005, 0x1006000c, 0x10060020,
157*4882a593Smuzhiyun 					      0x10060021, 0x140e0022, 0x10060202, 0x1802020a,
158*4882a593Smuzhiyun 					      0x1810020b, 0x10000fff, 0x10000fff, 0x10000fff,
159*4882a593Smuzhiyun 					      0x10000fff, 0x10000fff, 0x10000fff, 0x70,
160*4882a593Smuzhiyun 					      0x3ff0000, 0x57, 0x2e001e, 0x258012c,
161*4882a593Smuzhiyun 					      0xa0aa04ec, 0x30, 0x80960019, 0x12c0300,
162*4882a593Smuzhiyun 					      0x2019, 0x600, 0x32060019, 0x0, 0x0, 0x400
163*4882a593Smuzhiyun 				} } } },
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	[TV_NORM_HD576P] = { CTV_ENC_MODE, {
166*4882a593Smuzhiyun 			.ctv_enc_mode = {
167*4882a593Smuzhiyun 				.mode = { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000,
168*4882a593Smuzhiyun 						   720, 730, 738, 864, 0, 576, 581, 585, 625, 0,
169*4882a593Smuzhiyun 						   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
170*4882a593Smuzhiyun 				.ctv_regs = { 0x3540000, 0x0, 0x0, 0x314,
171*4882a593Smuzhiyun 					      0x354003a, 0x40000, 0x6f0344, 0x18100000,
172*4882a593Smuzhiyun 					      0x10060001, 0x10060009, 0x10060026, 0x10060027,
173*4882a593Smuzhiyun 					      0x140e0028, 0x10060268, 0x1810026d, 0x10000fff,
174*4882a593Smuzhiyun 					      0x10000fff, 0x10000fff, 0x10000fff, 0x10000fff,
175*4882a593Smuzhiyun 					      0x10000fff, 0x10000fff, 0x10000fff, 0x69,
176*4882a593Smuzhiyun 					      0x3ff0000, 0x57, 0x2e001e, 0x258012c,
177*4882a593Smuzhiyun 					      0xa0aa04ec, 0x30, 0x80960019, 0x12c0300,
178*4882a593Smuzhiyun 					      0x2019, 0x600, 0x32060019, 0x0, 0x0, 0x400
179*4882a593Smuzhiyun 				} } } },
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	[TV_NORM_HD720P] = { CTV_ENC_MODE, {
182*4882a593Smuzhiyun 			.ctv_enc_mode = {
183*4882a593Smuzhiyun 				.mode = { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250,
184*4882a593Smuzhiyun 						   1280, 1349, 1357, 1650, 0, 720, 725, 730, 750, 0,
185*4882a593Smuzhiyun 						   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
186*4882a593Smuzhiyun 				.ctv_regs = { 0x1260394, 0x0, 0x0, 0x622,
187*4882a593Smuzhiyun 					      0x66b0021, 0x6004a, 0x1210626, 0x8170000,
188*4882a593Smuzhiyun 					      0x70004, 0x70016, 0x70017, 0x40f0018,
189*4882a593Smuzhiyun 					      0x702e8, 0x81702ed, 0xfff, 0xfff,
190*4882a593Smuzhiyun 					      0xfff, 0xfff, 0xfff, 0xfff,
191*4882a593Smuzhiyun 					      0xfff, 0xfff, 0xfff, 0x0,
192*4882a593Smuzhiyun 					      0x2e40001, 0x58, 0x2e001e, 0x258012c,
193*4882a593Smuzhiyun 					      0xa0aa04ec, 0x30, 0x810c0039, 0x12c0300,
194*4882a593Smuzhiyun 					      0xc0002039, 0x600, 0x32060039, 0x0, 0x0, 0x0
195*4882a593Smuzhiyun 				} } } },
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	[TV_NORM_HD1080I] = { CTV_ENC_MODE, {
198*4882a593Smuzhiyun 			.ctv_enc_mode = {
199*4882a593Smuzhiyun 				.mode = { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250,
200*4882a593Smuzhiyun 						   1920, 1961, 2049, 2200, 0, 1080, 1084, 1088, 1125, 0,
201*4882a593Smuzhiyun 						   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC
202*4882a593Smuzhiyun 						   | DRM_MODE_FLAG_INTERLACE) },
203*4882a593Smuzhiyun 				.ctv_regs = { 0xac0420, 0x44c0478, 0x4a4, 0x4fc0868,
204*4882a593Smuzhiyun 					      0x8940028, 0x60054, 0xe80870, 0xbf70000,
205*4882a593Smuzhiyun 					      0xbc70004, 0x70005, 0x70012, 0x70013,
206*4882a593Smuzhiyun 					      0x40f0014, 0x70230, 0xbf70232, 0xbf70233,
207*4882a593Smuzhiyun 					      0x1c70237, 0x70238, 0x70244, 0x70245,
208*4882a593Smuzhiyun 					      0x40f0246, 0x70462, 0x1f70464, 0x0,
209*4882a593Smuzhiyun 					      0x2e40001, 0x58, 0x2e001e, 0x258012c,
210*4882a593Smuzhiyun 					      0xa0aa04ec, 0x30, 0x815f004c, 0x12c0300,
211*4882a593Smuzhiyun 					      0xc000204c, 0x600, 0x3206004c, 0x0, 0x0, 0x0
212*4882a593Smuzhiyun 				} } } }
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun  * The following is some guesswork on how the TV encoder flicker
217*4882a593Smuzhiyun  * filter/rescaler works:
218*4882a593Smuzhiyun  *
219*4882a593Smuzhiyun  * It seems to use some sort of resampling filter, it is controlled
220*4882a593Smuzhiyun  * through the registers at NV_PTV_HFILTER and NV_PTV_VFILTER, they
221*4882a593Smuzhiyun  * control the horizontal and vertical stage respectively, there is
222*4882a593Smuzhiyun  * also NV_PTV_HFILTER2 the blob fills identically to NV_PTV_HFILTER,
223*4882a593Smuzhiyun  * but they seem to do nothing. A rough guess might be that they could
224*4882a593Smuzhiyun  * be used to independently control the filtering of each interlaced
225*4882a593Smuzhiyun  * field, but I don't know how they are enabled. The whole filtering
226*4882a593Smuzhiyun  * process seems to be disabled with bits 26:27 of PTV_200, but we
227*4882a593Smuzhiyun  * aren't doing that.
228*4882a593Smuzhiyun  *
229*4882a593Smuzhiyun  * The layout of both register sets is the same:
230*4882a593Smuzhiyun  *
231*4882a593Smuzhiyun  * A: [BASE+0x18]...[BASE+0x0] [BASE+0x58]..[BASE+0x40]
232*4882a593Smuzhiyun  * B: [BASE+0x34]...[BASE+0x1c] [BASE+0x74]..[BASE+0x5c]
233*4882a593Smuzhiyun  *
234*4882a593Smuzhiyun  * Each coefficient is stored in bits [31],[15:9] in two's complement
235*4882a593Smuzhiyun  * format. They seem to be some kind of weights used in a low-pass
236*4882a593Smuzhiyun  * filter. Both A and B coefficients are applied to the 14 nearest
237*4882a593Smuzhiyun  * samples on each side (Listed from nearest to furthermost.  They
238*4882a593Smuzhiyun  * roughly cover 2 framebuffer pixels on each side).  They are
239*4882a593Smuzhiyun  * probably multiplied with some more hardwired weights before being
240*4882a593Smuzhiyun  * used: B-coefficients are applied the same on both sides,
241*4882a593Smuzhiyun  * A-coefficients are inverted before being applied to the opposite
242*4882a593Smuzhiyun  * side.
243*4882a593Smuzhiyun  *
244*4882a593Smuzhiyun  * After all the hassle, I got the following formula by empirical
245*4882a593Smuzhiyun  * means...
246*4882a593Smuzhiyun  */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define calc_overscan(o) interpolate(0x100, 0xe1, 0xc1, o)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define id1 (1LL << 8)
251*4882a593Smuzhiyun #define id2 (1LL << 16)
252*4882a593Smuzhiyun #define id3 (1LL << 24)
253*4882a593Smuzhiyun #define id4 (1LL << 32)
254*4882a593Smuzhiyun #define id5 (1LL << 48)
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static struct filter_params{
257*4882a593Smuzhiyun 	int64_t k1;
258*4882a593Smuzhiyun 	int64_t ki;
259*4882a593Smuzhiyun 	int64_t ki2;
260*4882a593Smuzhiyun 	int64_t ki3;
261*4882a593Smuzhiyun 	int64_t kr;
262*4882a593Smuzhiyun 	int64_t kir;
263*4882a593Smuzhiyun 	int64_t ki2r;
264*4882a593Smuzhiyun 	int64_t ki3r;
265*4882a593Smuzhiyun 	int64_t kf;
266*4882a593Smuzhiyun 	int64_t kif;
267*4882a593Smuzhiyun 	int64_t ki2f;
268*4882a593Smuzhiyun 	int64_t ki3f;
269*4882a593Smuzhiyun 	int64_t krf;
270*4882a593Smuzhiyun 	int64_t kirf;
271*4882a593Smuzhiyun 	int64_t ki2rf;
272*4882a593Smuzhiyun 	int64_t ki3rf;
273*4882a593Smuzhiyun } fparams[2][4] = {
274*4882a593Smuzhiyun 	/* Horizontal filter parameters */
275*4882a593Smuzhiyun 	{
276*4882a593Smuzhiyun 		{64.311690 * id5, -39.516924 * id5, 6.586143 * id5, 0.000002 * id5,
277*4882a593Smuzhiyun 		 0.051285 * id4, 26.168746 * id4, -4.361449 * id4, -0.000001 * id4,
278*4882a593Smuzhiyun 		 9.308169 * id3, 78.180965 * id3, -13.030158 * id3, -0.000001 * id3,
279*4882a593Smuzhiyun 		 -8.801540 * id1, -46.572890 * id1, 7.762145 * id1, -0.000000 * id1},
280*4882a593Smuzhiyun 		{-44.565569 * id5, -68.081246 * id5, 39.812074 * id5, -4.009316 * id5,
281*4882a593Smuzhiyun 		 29.832207 * id4, 50.047322 * id4, -25.380017 * id4, 2.546422 * id4,
282*4882a593Smuzhiyun 		 104.605622 * id3, 141.908641 * id3, -74.322319 * id3, 7.484316 * id3,
283*4882a593Smuzhiyun 		 -37.081621 * id1, -90.397510 * id1, 42.784229 * id1, -4.289952 * id1},
284*4882a593Smuzhiyun 		{-56.793244 * id5, 31.153584 * id5, -5.192247 * id5, -0.000003 * id5,
285*4882a593Smuzhiyun 		 33.541131 * id4, -34.149302 * id4, 5.691537 * id4, 0.000002 * id4,
286*4882a593Smuzhiyun 		 87.196610 * id3, -88.995169 * id3, 14.832456 * id3, 0.000012 * id3,
287*4882a593Smuzhiyun 		 17.288138 * id1, 71.864786 * id1, -11.977408 * id1, -0.000009 * id1},
288*4882a593Smuzhiyun 		{51.787796 * id5, 21.211771 * id5, -18.993730 * id5, 1.853310 * id5,
289*4882a593Smuzhiyun 		 -41.470726 * id4, -17.775823 * id4, 13.057821 * id4, -1.15823 * id4,
290*4882a593Smuzhiyun 		 -154.235673 * id3, -44.878641 * id3, 40.656077 * id3, -3.695595 * id3,
291*4882a593Smuzhiyun 		 112.201065 * id1, 39.992155 * id1, -25.155714 * id1, 2.113984 * id1},
292*4882a593Smuzhiyun 	},
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* Vertical filter parameters */
295*4882a593Smuzhiyun 	{
296*4882a593Smuzhiyun 		{67.601979 * id5, 0.428319 * id5, -0.071318 * id5, -0.000012 * id5,
297*4882a593Smuzhiyun 		 -3.402339 * id4, 0.000209 * id4, -0.000092 * id4, 0.000010 * id4,
298*4882a593Smuzhiyun 		 -9.180996 * id3, 6.111270 * id3, -1.024457 * id3, 0.001043 * id3,
299*4882a593Smuzhiyun 		 6.060315 * id1, -0.017425 * id1, 0.007830 * id1, -0.000869 * id1},
300*4882a593Smuzhiyun 		{6.755647 * id5, 5.841348 * id5, 1.469734 * id5, -0.149656 * id5,
301*4882a593Smuzhiyun 		 8.293120 * id4, -1.192888 * id4, -0.947652 * id4, 0.094507 * id4,
302*4882a593Smuzhiyun 		 37.526655 * id3, 10.257875 * id3, -10.823275 * id3, 1.081497 * id3,
303*4882a593Smuzhiyun 		 -2.361928 * id1, -2.059432 * id1, 1.840671 * id1, -0.168100 * id1},
304*4882a593Smuzhiyun 		{-14.780391 * id5, -16.042148 * id5, 2.673692 * id5, -0.000000 * id5,
305*4882a593Smuzhiyun 		 39.541978 * id4, 5.680053 * id4, -0.946676 * id4, 0.000000 * id4,
306*4882a593Smuzhiyun 		 152.994486 * id3, 12.625439 * id3, -2.119579 * id3, 0.002708 * id3,
307*4882a593Smuzhiyun 		 -38.125089 * id1, -0.855880 * id1, 0.155359 * id1, -0.002245 * id1},
308*4882a593Smuzhiyun 		{-27.476193 * id5, -1.454976 * id5, 1.286557 * id5, 0.025346 * id5,
309*4882a593Smuzhiyun 		 20.687300 * id4, 3.014003 * id4, -0.557786 * id4, -0.01311 * id4,
310*4882a593Smuzhiyun 		 60.008737 * id3, -0.738273 * id3, 5.408217 * id3, -0.796798 * id3,
311*4882a593Smuzhiyun 		 -17.296835 * id1, 4.438577 * id1, -2.809420 * id1, 0.385491 * id1},
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
tv_setup_filter(struct drm_encoder * encoder)315*4882a593Smuzhiyun static void tv_setup_filter(struct drm_encoder *encoder)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
318*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
319*4882a593Smuzhiyun 	struct drm_display_mode *mode = &encoder->crtc->mode;
320*4882a593Smuzhiyun 	uint32_t (*filters[])[4][7] = {&tv_enc->state.hfilter,
321*4882a593Smuzhiyun 				       &tv_enc->state.vfilter};
322*4882a593Smuzhiyun 	int i, j, k;
323*4882a593Smuzhiyun 	int32_t overscan = calc_overscan(tv_enc->overscan);
324*4882a593Smuzhiyun 	int64_t flicker = (tv_enc->flicker - 50) * (id3 / 100);
325*4882a593Smuzhiyun 	uint64_t rs[] = {mode->hdisplay * id3,
326*4882a593Smuzhiyun 			 mode->vdisplay * id3};
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	do_div(rs[0], overscan * tv_norm->tv_enc_mode.hdisplay);
329*4882a593Smuzhiyun 	do_div(rs[1], overscan * tv_norm->tv_enc_mode.vdisplay);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	for (k = 0; k < 2; k++) {
332*4882a593Smuzhiyun 		rs[k] = max((int64_t)rs[k], id2);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		for (j = 0; j < 4; j++) {
335*4882a593Smuzhiyun 			struct filter_params *p = &fparams[k][j];
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 			for (i = 0; i < 7; i++) {
338*4882a593Smuzhiyun 				int64_t c = (p->k1 + p->ki*i + p->ki2*i*i +
339*4882a593Smuzhiyun 					     p->ki3*i*i*i)
340*4882a593Smuzhiyun 					+ (p->kr + p->kir*i + p->ki2r*i*i +
341*4882a593Smuzhiyun 					   p->ki3r*i*i*i) * rs[k]
342*4882a593Smuzhiyun 					+ (p->kf + p->kif*i + p->ki2f*i*i +
343*4882a593Smuzhiyun 					   p->ki3f*i*i*i) * flicker
344*4882a593Smuzhiyun 					+ (p->krf + p->kirf*i + p->ki2rf*i*i +
345*4882a593Smuzhiyun 					   p->ki3rf*i*i*i) * flicker * rs[k];
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 				(*filters[k])[j][i] = (c + id5/2) >> 39
348*4882a593Smuzhiyun 					& (0x1 << 31 | 0x7f << 9);
349*4882a593Smuzhiyun 			}
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /* Hardware state saving/restoring */
355*4882a593Smuzhiyun 
tv_save_filter(struct drm_device * dev,uint32_t base,uint32_t regs[4][7])356*4882a593Smuzhiyun static void tv_save_filter(struct drm_device *dev, uint32_t base,
357*4882a593Smuzhiyun 			   uint32_t regs[4][7])
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	int i, j;
360*4882a593Smuzhiyun 	uint32_t offsets[] = { base, base + 0x1c, base + 0x40, base + 0x5c };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
363*4882a593Smuzhiyun 		for (j = 0; j < 7; j++)
364*4882a593Smuzhiyun 			regs[i][j] = nv_read_ptv(dev, offsets[i]+4*j);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
tv_load_filter(struct drm_device * dev,uint32_t base,uint32_t regs[4][7])368*4882a593Smuzhiyun static void tv_load_filter(struct drm_device *dev, uint32_t base,
369*4882a593Smuzhiyun 			   uint32_t regs[4][7])
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	int i, j;
372*4882a593Smuzhiyun 	uint32_t offsets[] = { base, base + 0x1c, base + 0x40, base + 0x5c };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
375*4882a593Smuzhiyun 		for (j = 0; j < 7; j++)
376*4882a593Smuzhiyun 			nv_write_ptv(dev, offsets[i]+4*j, regs[i][j]);
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
nv17_tv_state_save(struct drm_device * dev,struct nv17_tv_state * state)380*4882a593Smuzhiyun void nv17_tv_state_save(struct drm_device *dev, struct nv17_tv_state *state)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	int i;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	for (i = 0; i < 0x40; i++)
385*4882a593Smuzhiyun 		state->tv_enc[i] = nv_read_tv_enc(dev, i);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	tv_save_filter(dev, NV_PTV_HFILTER, state->hfilter);
388*4882a593Smuzhiyun 	tv_save_filter(dev, NV_PTV_HFILTER2, state->hfilter2);
389*4882a593Smuzhiyun 	tv_save_filter(dev, NV_PTV_VFILTER, state->vfilter);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 200);
392*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 204);
393*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 208);
394*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 20c);
395*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 304);
396*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 500);
397*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 504);
398*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 508);
399*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 600);
400*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 604);
401*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 608);
402*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 60c);
403*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 610);
404*4882a593Smuzhiyun 	nv_save_ptv(dev, state, 614);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
nv17_tv_state_load(struct drm_device * dev,struct nv17_tv_state * state)407*4882a593Smuzhiyun void nv17_tv_state_load(struct drm_device *dev, struct nv17_tv_state *state)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	int i;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	for (i = 0; i < 0x40; i++)
412*4882a593Smuzhiyun 		nv_write_tv_enc(dev, i, state->tv_enc[i]);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	tv_load_filter(dev, NV_PTV_HFILTER, state->hfilter);
415*4882a593Smuzhiyun 	tv_load_filter(dev, NV_PTV_HFILTER2, state->hfilter2);
416*4882a593Smuzhiyun 	tv_load_filter(dev, NV_PTV_VFILTER, state->vfilter);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 200);
419*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 204);
420*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 208);
421*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 20c);
422*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 304);
423*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 500);
424*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 504);
425*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 508);
426*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 600);
427*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 604);
428*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 608);
429*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 60c);
430*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 610);
431*4882a593Smuzhiyun 	nv_load_ptv(dev, state, 614);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* This is required for some settings to kick in. */
434*4882a593Smuzhiyun 	nv_write_tv_enc(dev, 0x3e, 1);
435*4882a593Smuzhiyun 	nv_write_tv_enc(dev, 0x3e, 0);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* Timings similar to the ones the blob sets */
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun const struct drm_display_mode nv17_tv_modes[] = {
441*4882a593Smuzhiyun 	{ DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 0,
442*4882a593Smuzhiyun 		   320, 344, 392, 560, 0, 200, 200, 202, 220, 0,
443*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC
444*4882a593Smuzhiyun 		   | DRM_MODE_FLAG_DBLSCAN | DRM_MODE_FLAG_CLKDIV2) },
445*4882a593Smuzhiyun 	{ DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 0,
446*4882a593Smuzhiyun 		   320, 344, 392, 560, 0, 240, 240, 246, 263, 0,
447*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC
448*4882a593Smuzhiyun 		   | DRM_MODE_FLAG_DBLSCAN | DRM_MODE_FLAG_CLKDIV2) },
449*4882a593Smuzhiyun 	{ DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 0,
450*4882a593Smuzhiyun 		   400, 432, 496, 640, 0, 300, 300, 303, 314, 0,
451*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC
452*4882a593Smuzhiyun 		   | DRM_MODE_FLAG_DBLSCAN | DRM_MODE_FLAG_CLKDIV2) },
453*4882a593Smuzhiyun 	{ DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 0,
454*4882a593Smuzhiyun 		   640, 672, 768, 880, 0, 480, 480, 492, 525, 0,
455*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
456*4882a593Smuzhiyun 	{ DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 0,
457*4882a593Smuzhiyun 		   720, 752, 872, 960, 0, 480, 480, 493, 525, 0,
458*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
459*4882a593Smuzhiyun 	{ DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 0,
460*4882a593Smuzhiyun 		   720, 776, 856, 960, 0, 576, 576, 588, 597, 0,
461*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
462*4882a593Smuzhiyun 	{ DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 0,
463*4882a593Smuzhiyun 		   800, 840, 920, 1040, 0, 600, 600, 604, 618, 0,
464*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
465*4882a593Smuzhiyun 	{ DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 0,
466*4882a593Smuzhiyun 		   1024, 1064, 1200, 1344, 0, 768, 768, 777, 806, 0,
467*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
468*4882a593Smuzhiyun 	{}
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
nv17_tv_update_properties(struct drm_encoder * encoder)471*4882a593Smuzhiyun void nv17_tv_update_properties(struct drm_encoder *encoder)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
474*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
475*4882a593Smuzhiyun 	struct nv17_tv_state *regs = &tv_enc->state;
476*4882a593Smuzhiyun 	struct nv17_tv_norm_params *tv_norm = get_tv_norm(encoder);
477*4882a593Smuzhiyun 	int subconnector = tv_enc->select_subconnector ?
478*4882a593Smuzhiyun 						tv_enc->select_subconnector :
479*4882a593Smuzhiyun 						tv_enc->subconnector;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	switch (subconnector) {
482*4882a593Smuzhiyun 	case DRM_MODE_SUBCONNECTOR_Composite:
483*4882a593Smuzhiyun 	{
484*4882a593Smuzhiyun 		regs->ptv_204 = 0x2;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 		/* The composite connector may be found on either pin. */
487*4882a593Smuzhiyun 		if (tv_enc->pin_mask & 0x4)
488*4882a593Smuzhiyun 			regs->ptv_204 |= 0x010000;
489*4882a593Smuzhiyun 		else if (tv_enc->pin_mask & 0x2)
490*4882a593Smuzhiyun 			regs->ptv_204 |= 0x100000;
491*4882a593Smuzhiyun 		else
492*4882a593Smuzhiyun 			regs->ptv_204 |= 0x110000;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		regs->tv_enc[0x7] = 0x10;
495*4882a593Smuzhiyun 		break;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 	case DRM_MODE_SUBCONNECTOR_SVIDEO:
498*4882a593Smuzhiyun 		regs->ptv_204 = 0x11012;
499*4882a593Smuzhiyun 		regs->tv_enc[0x7] = 0x18;
500*4882a593Smuzhiyun 		break;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	case DRM_MODE_SUBCONNECTOR_Component:
503*4882a593Smuzhiyun 		regs->ptv_204 = 0x111333;
504*4882a593Smuzhiyun 		regs->tv_enc[0x7] = 0x14;
505*4882a593Smuzhiyun 		break;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	case DRM_MODE_SUBCONNECTOR_SCART:
508*4882a593Smuzhiyun 		regs->ptv_204 = 0x111012;
509*4882a593Smuzhiyun 		regs->tv_enc[0x7] = 0x18;
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	regs->tv_enc[0x20] = interpolate(0, tv_norm->tv_enc_mode.tv_enc[0x20],
514*4882a593Smuzhiyun 					 255, tv_enc->saturation);
515*4882a593Smuzhiyun 	regs->tv_enc[0x22] = interpolate(0, tv_norm->tv_enc_mode.tv_enc[0x22],
516*4882a593Smuzhiyun 					 255, tv_enc->saturation);
517*4882a593Smuzhiyun 	regs->tv_enc[0x25] = tv_enc->hue * 255 / 100;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	nv_load_ptv(dev, regs, 204);
520*4882a593Smuzhiyun 	nv_load_tv_enc(dev, regs, 7);
521*4882a593Smuzhiyun 	nv_load_tv_enc(dev, regs, 20);
522*4882a593Smuzhiyun 	nv_load_tv_enc(dev, regs, 22);
523*4882a593Smuzhiyun 	nv_load_tv_enc(dev, regs, 25);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
nv17_tv_update_rescaler(struct drm_encoder * encoder)526*4882a593Smuzhiyun void nv17_tv_update_rescaler(struct drm_encoder *encoder)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
529*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
530*4882a593Smuzhiyun 	struct nv17_tv_state *regs = &tv_enc->state;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	regs->ptv_208 = 0x40 | (calc_overscan(tv_enc->overscan) << 8);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	tv_setup_filter(encoder);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	nv_load_ptv(dev, regs, 208);
537*4882a593Smuzhiyun 	tv_load_filter(dev, NV_PTV_HFILTER, regs->hfilter);
538*4882a593Smuzhiyun 	tv_load_filter(dev, NV_PTV_HFILTER2, regs->hfilter2);
539*4882a593Smuzhiyun 	tv_load_filter(dev, NV_PTV_VFILTER, regs->vfilter);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
nv17_ctv_update_rescaler(struct drm_encoder * encoder)542*4882a593Smuzhiyun void nv17_ctv_update_rescaler(struct drm_encoder *encoder)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
545*4882a593Smuzhiyun 	struct nv17_tv_encoder *tv_enc = to_tv_enc(encoder);
546*4882a593Smuzhiyun 	int head = nouveau_crtc(encoder->crtc)->index;
547*4882a593Smuzhiyun 	struct nv04_crtc_reg *regs = &nv04_display(dev)->mode_reg.crtc_reg[head];
548*4882a593Smuzhiyun 	struct drm_display_mode *crtc_mode = &encoder->crtc->mode;
549*4882a593Smuzhiyun 	struct drm_display_mode *output_mode =
550*4882a593Smuzhiyun 		&get_tv_norm(encoder)->ctv_enc_mode.mode;
551*4882a593Smuzhiyun 	int overscan, hmargin, vmargin, hratio, vratio;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* The rescaler doesn't do the right thing for interlaced modes. */
554*4882a593Smuzhiyun 	if (output_mode->flags & DRM_MODE_FLAG_INTERLACE)
555*4882a593Smuzhiyun 		overscan = 100;
556*4882a593Smuzhiyun 	else
557*4882a593Smuzhiyun 		overscan = tv_enc->overscan;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	hmargin = (output_mode->hdisplay - crtc_mode->hdisplay) / 2;
560*4882a593Smuzhiyun 	vmargin = (output_mode->vdisplay - crtc_mode->vdisplay) / 2;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	hmargin = interpolate(0, min(hmargin, output_mode->hdisplay/20),
563*4882a593Smuzhiyun 			      hmargin, overscan);
564*4882a593Smuzhiyun 	vmargin = interpolate(0, min(vmargin, output_mode->vdisplay/20),
565*4882a593Smuzhiyun 			      vmargin, overscan);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	hratio = crtc_mode->hdisplay * 0x800 /
568*4882a593Smuzhiyun 		(output_mode->hdisplay - 2*hmargin);
569*4882a593Smuzhiyun 	vratio = crtc_mode->vdisplay * 0x800 /
570*4882a593Smuzhiyun 		(output_mode->vdisplay - 2*vmargin) & ~3;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	regs->fp_horiz_regs[FP_VALID_START] = hmargin;
573*4882a593Smuzhiyun 	regs->fp_horiz_regs[FP_VALID_END] = output_mode->hdisplay - hmargin - 1;
574*4882a593Smuzhiyun 	regs->fp_vert_regs[FP_VALID_START] = vmargin;
575*4882a593Smuzhiyun 	regs->fp_vert_regs[FP_VALID_END] = output_mode->vdisplay - vmargin - 1;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	regs->fp_debug_1 = NV_PRAMDAC_FP_DEBUG_1_YSCALE_TESTMODE_ENABLE |
578*4882a593Smuzhiyun 		XLATE(vratio, 0, NV_PRAMDAC_FP_DEBUG_1_YSCALE_VALUE) |
579*4882a593Smuzhiyun 		NV_PRAMDAC_FP_DEBUG_1_XSCALE_TESTMODE_ENABLE |
580*4882a593Smuzhiyun 		XLATE(hratio, 0, NV_PRAMDAC_FP_DEBUG_1_XSCALE_VALUE);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HVALID_START,
583*4882a593Smuzhiyun 		      regs->fp_horiz_regs[FP_VALID_START]);
584*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_HVALID_END,
585*4882a593Smuzhiyun 		      regs->fp_horiz_regs[FP_VALID_END]);
586*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_VVALID_START,
587*4882a593Smuzhiyun 		      regs->fp_vert_regs[FP_VALID_START]);
588*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_VVALID_END,
589*4882a593Smuzhiyun 		      regs->fp_vert_regs[FP_VALID_END]);
590*4882a593Smuzhiyun 	NVWriteRAMDAC(dev, head, NV_PRAMDAC_FP_DEBUG_1, regs->fp_debug_1);
591*4882a593Smuzhiyun }
592