1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 1993-2003 NVIDIA, Corporation
3*4882a593Smuzhiyun * Copyright 2006 Dave Airlie
4*4882a593Smuzhiyun * Copyright 2007 Maarten Maathuis
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the next
14*4882a593Smuzhiyun * paragraph) shall be included in all copies or substantial portions of the
15*4882a593Smuzhiyun * Software.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20*4882a593Smuzhiyun * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21*4882a593Smuzhiyun * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23*4882a593Smuzhiyun * DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
26*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
27*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_vblank.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "nouveau_drv.h"
31*4882a593Smuzhiyun #include "nouveau_reg.h"
32*4882a593Smuzhiyun #include "nouveau_ttm.h"
33*4882a593Smuzhiyun #include "nouveau_bo.h"
34*4882a593Smuzhiyun #include "nouveau_gem.h"
35*4882a593Smuzhiyun #include "nouveau_encoder.h"
36*4882a593Smuzhiyun #include "nouveau_connector.h"
37*4882a593Smuzhiyun #include "nouveau_crtc.h"
38*4882a593Smuzhiyun #include "hw.h"
39*4882a593Smuzhiyun #include "nvreg.h"
40*4882a593Smuzhiyun #include "nouveau_fbcon.h"
41*4882a593Smuzhiyun #include "disp.h"
42*4882a593Smuzhiyun #include "nouveau_dma.h"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include <subdev/bios/pll.h>
45*4882a593Smuzhiyun #include <subdev/clk.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include <nvif/push006c.h>
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include <nvif/event.h>
50*4882a593Smuzhiyun #include <nvif/cl0046.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static int
53*4882a593Smuzhiyun nv04_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
54*4882a593Smuzhiyun struct drm_framebuffer *old_fb);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static void
crtc_wr_cio_state(struct drm_crtc * crtc,struct nv04_crtc_reg * crtcstate,int index)57*4882a593Smuzhiyun crtc_wr_cio_state(struct drm_crtc *crtc, struct nv04_crtc_reg *crtcstate, int index)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun NVWriteVgaCrtc(crtc->dev, nouveau_crtc(crtc)->index, index,
60*4882a593Smuzhiyun crtcstate->CRTC[index]);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
nv_crtc_set_digital_vibrance(struct drm_crtc * crtc,int level)63*4882a593Smuzhiyun static void nv_crtc_set_digital_vibrance(struct drm_crtc *crtc, int level)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
66*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
67*4882a593Smuzhiyun struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_CSB] = nv_crtc->saturation = level;
70*4882a593Smuzhiyun if (nv_crtc->saturation && nv_gf4_disp_arch(crtc->dev)) {
71*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_CSB] = 0x80;
72*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_5B] = nv_crtc->saturation << 2;
73*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_5B);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_CSB);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
nv_crtc_set_image_sharpening(struct drm_crtc * crtc,int level)78*4882a593Smuzhiyun static void nv_crtc_set_image_sharpening(struct drm_crtc *crtc, int level)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
81*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
82*4882a593Smuzhiyun struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun nv_crtc->sharpness = level;
85*4882a593Smuzhiyun if (level < 0) /* blur is in hw range 0x3f -> 0x20 */
86*4882a593Smuzhiyun level += 0x40;
87*4882a593Smuzhiyun regp->ramdac_634 = level;
88*4882a593Smuzhiyun NVWriteRAMDAC(crtc->dev, nv_crtc->index, NV_PRAMDAC_634, regp->ramdac_634);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define PLLSEL_VPLL1_MASK \
92*4882a593Smuzhiyun (NV_PRAMDAC_PLL_COEFF_SELECT_SOURCE_PROG_VPLL \
93*4882a593Smuzhiyun | NV_PRAMDAC_PLL_COEFF_SELECT_VCLK_RATIO_DB2)
94*4882a593Smuzhiyun #define PLLSEL_VPLL2_MASK \
95*4882a593Smuzhiyun (NV_PRAMDAC_PLL_COEFF_SELECT_PLL_SOURCE_VPLL2 \
96*4882a593Smuzhiyun | NV_PRAMDAC_PLL_COEFF_SELECT_VCLK2_RATIO_DB2)
97*4882a593Smuzhiyun #define PLLSEL_TV_MASK \
98*4882a593Smuzhiyun (NV_PRAMDAC_PLL_COEFF_SELECT_TV_VSCLK1 \
99*4882a593Smuzhiyun | NV_PRAMDAC_PLL_COEFF_SELECT_TV_PCLK1 \
100*4882a593Smuzhiyun | NV_PRAMDAC_PLL_COEFF_SELECT_TV_VSCLK2 \
101*4882a593Smuzhiyun | NV_PRAMDAC_PLL_COEFF_SELECT_TV_PCLK2)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* NV4x 0x40.. pll notes:
104*4882a593Smuzhiyun * gpu pll: 0x4000 + 0x4004
105*4882a593Smuzhiyun * ?gpu? pll: 0x4008 + 0x400c
106*4882a593Smuzhiyun * vpll1: 0x4010 + 0x4014
107*4882a593Smuzhiyun * vpll2: 0x4018 + 0x401c
108*4882a593Smuzhiyun * mpll: 0x4020 + 0x4024
109*4882a593Smuzhiyun * mpll: 0x4038 + 0x403c
110*4882a593Smuzhiyun *
111*4882a593Smuzhiyun * the first register of each pair has some unknown details:
112*4882a593Smuzhiyun * bits 0-7: redirected values from elsewhere? (similar to PLL_SETUP_CONTROL?)
113*4882a593Smuzhiyun * bits 20-23: (mpll) something to do with post divider?
114*4882a593Smuzhiyun * bits 28-31: related to single stage mode? (bit 8/12)
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun
nv_crtc_calc_state_ext(struct drm_crtc * crtc,struct drm_display_mode * mode,int dot_clock)117*4882a593Smuzhiyun static void nv_crtc_calc_state_ext(struct drm_crtc *crtc, struct drm_display_mode * mode, int dot_clock)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
120*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
121*4882a593Smuzhiyun struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
122*4882a593Smuzhiyun struct nvkm_clk *clk = nvxx_clk(&drm->client.device);
123*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
124*4882a593Smuzhiyun struct nv04_mode_state *state = &nv04_display(dev)->mode_reg;
125*4882a593Smuzhiyun struct nv04_crtc_reg *regp = &state->crtc_reg[nv_crtc->index];
126*4882a593Smuzhiyun struct nvkm_pll_vals *pv = ®p->pllvals;
127*4882a593Smuzhiyun struct nvbios_pll pll_lim;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (nvbios_pll_parse(bios, nv_crtc->index ? PLL_VPLL1 : PLL_VPLL0,
130*4882a593Smuzhiyun &pll_lim))
131*4882a593Smuzhiyun return;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* NM2 == 0 is used to determine single stage mode on two stage plls */
134*4882a593Smuzhiyun pv->NM2 = 0;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* for newer nv4x the blob uses only the first stage of the vpll below a
137*4882a593Smuzhiyun * certain clock. for a certain nv4b this is 150MHz. since the max
138*4882a593Smuzhiyun * output frequency of the first stage for this card is 300MHz, it is
139*4882a593Smuzhiyun * assumed the threshold is given by vco1 maxfreq/2
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun /* for early nv4x, specifically nv40 and *some* nv43 (devids 0 and 6,
142*4882a593Smuzhiyun * not 8, others unknown), the blob always uses both plls. no problem
143*4882a593Smuzhiyun * has yet been observed in allowing the use a single stage pll on all
144*4882a593Smuzhiyun * nv43 however. the behaviour of single stage use is untested on nv40
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun if (drm->client.device.info.chipset > 0x40 && dot_clock <= (pll_lim.vco1.max_freq / 2))
147*4882a593Smuzhiyun memset(&pll_lim.vco2, 0, sizeof(pll_lim.vco2));
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (!clk->pll_calc(clk, &pll_lim, dot_clock, pv))
151*4882a593Smuzhiyun return;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun state->pllsel &= PLLSEL_VPLL1_MASK | PLLSEL_VPLL2_MASK | PLLSEL_TV_MASK;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* The blob uses this always, so let's do the same */
156*4882a593Smuzhiyun if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
157*4882a593Smuzhiyun state->pllsel |= NV_PRAMDAC_PLL_COEFF_SELECT_USE_VPLL2_TRUE;
158*4882a593Smuzhiyun /* again nv40 and some nv43 act more like nv3x as described above */
159*4882a593Smuzhiyun if (drm->client.device.info.chipset < 0x41)
160*4882a593Smuzhiyun state->pllsel |= NV_PRAMDAC_PLL_COEFF_SELECT_SOURCE_PROG_MPLL |
161*4882a593Smuzhiyun NV_PRAMDAC_PLL_COEFF_SELECT_SOURCE_PROG_NVPLL;
162*4882a593Smuzhiyun state->pllsel |= nv_crtc->index ? PLLSEL_VPLL2_MASK : PLLSEL_VPLL1_MASK;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (pv->NM2)
165*4882a593Smuzhiyun NV_DEBUG(drm, "vpll: n1 %d n2 %d m1 %d m2 %d log2p %d\n",
166*4882a593Smuzhiyun pv->N1, pv->N2, pv->M1, pv->M2, pv->log2P);
167*4882a593Smuzhiyun else
168*4882a593Smuzhiyun NV_DEBUG(drm, "vpll: n %d m %d log2p %d\n",
169*4882a593Smuzhiyun pv->N1, pv->M1, pv->log2P);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.offset);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static void
nv_crtc_dpms(struct drm_crtc * crtc,int mode)175*4882a593Smuzhiyun nv_crtc_dpms(struct drm_crtc *crtc, int mode)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
178*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
179*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
180*4882a593Smuzhiyun unsigned char seq1 = 0, crtc17 = 0;
181*4882a593Smuzhiyun unsigned char crtc1A;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun NV_DEBUG(drm, "Setting dpms mode %d on CRTC %d\n", mode,
184*4882a593Smuzhiyun nv_crtc->index);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (nv_crtc->last_dpms == mode) /* Don't do unnecessary mode changes. */
187*4882a593Smuzhiyun return;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun nv_crtc->last_dpms = mode;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (nv_two_heads(dev))
192*4882a593Smuzhiyun NVSetOwner(dev, nv_crtc->index);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* nv4ref indicates these two RPC1 bits inhibit h/v sync */
195*4882a593Smuzhiyun crtc1A = NVReadVgaCrtc(dev, nv_crtc->index,
196*4882a593Smuzhiyun NV_CIO_CRE_RPC1_INDEX) & ~0xC0;
197*4882a593Smuzhiyun switch (mode) {
198*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
199*4882a593Smuzhiyun /* Screen: Off; HSync: Off, VSync: On -- Not Supported */
200*4882a593Smuzhiyun seq1 = 0x20;
201*4882a593Smuzhiyun crtc17 = 0x80;
202*4882a593Smuzhiyun crtc1A |= 0x80;
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
205*4882a593Smuzhiyun /* Screen: Off; HSync: On, VSync: Off -- Not Supported */
206*4882a593Smuzhiyun seq1 = 0x20;
207*4882a593Smuzhiyun crtc17 = 0x80;
208*4882a593Smuzhiyun crtc1A |= 0x40;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
211*4882a593Smuzhiyun /* Screen: Off; HSync: Off, VSync: Off */
212*4882a593Smuzhiyun seq1 = 0x20;
213*4882a593Smuzhiyun crtc17 = 0x00;
214*4882a593Smuzhiyun crtc1A |= 0xC0;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
217*4882a593Smuzhiyun default:
218*4882a593Smuzhiyun /* Screen: On; HSync: On, VSync: On */
219*4882a593Smuzhiyun seq1 = 0x00;
220*4882a593Smuzhiyun crtc17 = 0x80;
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun NVVgaSeqReset(dev, nv_crtc->index, true);
225*4882a593Smuzhiyun /* Each head has it's own sequencer, so we can turn it off when we want */
226*4882a593Smuzhiyun seq1 |= (NVReadVgaSeq(dev, nv_crtc->index, NV_VIO_SR_CLOCK_INDEX) & ~0x20);
227*4882a593Smuzhiyun NVWriteVgaSeq(dev, nv_crtc->index, NV_VIO_SR_CLOCK_INDEX, seq1);
228*4882a593Smuzhiyun crtc17 |= (NVReadVgaCrtc(dev, nv_crtc->index, NV_CIO_CR_MODE_INDEX) & ~0x80);
229*4882a593Smuzhiyun mdelay(10);
230*4882a593Smuzhiyun NVWriteVgaCrtc(dev, nv_crtc->index, NV_CIO_CR_MODE_INDEX, crtc17);
231*4882a593Smuzhiyun NVVgaSeqReset(dev, nv_crtc->index, false);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun NVWriteVgaCrtc(dev, nv_crtc->index, NV_CIO_CRE_RPC1_INDEX, crtc1A);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun static void
nv_crtc_mode_set_vga(struct drm_crtc * crtc,struct drm_display_mode * mode)237*4882a593Smuzhiyun nv_crtc_mode_set_vga(struct drm_crtc *crtc, struct drm_display_mode *mode)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
240*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
241*4882a593Smuzhiyun struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
242*4882a593Smuzhiyun struct drm_framebuffer *fb = crtc->primary->fb;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Calculate our timings */
245*4882a593Smuzhiyun int horizDisplay = (mode->crtc_hdisplay >> 3) - 1;
246*4882a593Smuzhiyun int horizStart = (mode->crtc_hsync_start >> 3) + 1;
247*4882a593Smuzhiyun int horizEnd = (mode->crtc_hsync_end >> 3) + 1;
248*4882a593Smuzhiyun int horizTotal = (mode->crtc_htotal >> 3) - 5;
249*4882a593Smuzhiyun int horizBlankStart = (mode->crtc_hdisplay >> 3) - 1;
250*4882a593Smuzhiyun int horizBlankEnd = (mode->crtc_htotal >> 3) - 1;
251*4882a593Smuzhiyun int vertDisplay = mode->crtc_vdisplay - 1;
252*4882a593Smuzhiyun int vertStart = mode->crtc_vsync_start - 1;
253*4882a593Smuzhiyun int vertEnd = mode->crtc_vsync_end - 1;
254*4882a593Smuzhiyun int vertTotal = mode->crtc_vtotal - 2;
255*4882a593Smuzhiyun int vertBlankStart = mode->crtc_vdisplay - 1;
256*4882a593Smuzhiyun int vertBlankEnd = mode->crtc_vtotal - 1;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun struct drm_encoder *encoder;
259*4882a593Smuzhiyun bool fp_output = false;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
262*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun if (encoder->crtc == crtc &&
265*4882a593Smuzhiyun (nv_encoder->dcb->type == DCB_OUTPUT_LVDS ||
266*4882a593Smuzhiyun nv_encoder->dcb->type == DCB_OUTPUT_TMDS))
267*4882a593Smuzhiyun fp_output = true;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (fp_output) {
271*4882a593Smuzhiyun vertStart = vertTotal - 3;
272*4882a593Smuzhiyun vertEnd = vertTotal - 2;
273*4882a593Smuzhiyun vertBlankStart = vertStart;
274*4882a593Smuzhiyun horizStart = horizTotal - 5;
275*4882a593Smuzhiyun horizEnd = horizTotal - 2;
276*4882a593Smuzhiyun horizBlankEnd = horizTotal + 4;
277*4882a593Smuzhiyun #if 0
278*4882a593Smuzhiyun if (dev->overlayAdaptor && drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
279*4882a593Smuzhiyun /* This reportedly works around some video overlay bandwidth problems */
280*4882a593Smuzhiyun horizTotal += 2;
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
285*4882a593Smuzhiyun vertTotal |= 1;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #if 0
288*4882a593Smuzhiyun ErrorF("horizDisplay: 0x%X \n", horizDisplay);
289*4882a593Smuzhiyun ErrorF("horizStart: 0x%X \n", horizStart);
290*4882a593Smuzhiyun ErrorF("horizEnd: 0x%X \n", horizEnd);
291*4882a593Smuzhiyun ErrorF("horizTotal: 0x%X \n", horizTotal);
292*4882a593Smuzhiyun ErrorF("horizBlankStart: 0x%X \n", horizBlankStart);
293*4882a593Smuzhiyun ErrorF("horizBlankEnd: 0x%X \n", horizBlankEnd);
294*4882a593Smuzhiyun ErrorF("vertDisplay: 0x%X \n", vertDisplay);
295*4882a593Smuzhiyun ErrorF("vertStart: 0x%X \n", vertStart);
296*4882a593Smuzhiyun ErrorF("vertEnd: 0x%X \n", vertEnd);
297*4882a593Smuzhiyun ErrorF("vertTotal: 0x%X \n", vertTotal);
298*4882a593Smuzhiyun ErrorF("vertBlankStart: 0x%X \n", vertBlankStart);
299*4882a593Smuzhiyun ErrorF("vertBlankEnd: 0x%X \n", vertBlankEnd);
300*4882a593Smuzhiyun #endif
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /*
303*4882a593Smuzhiyun * compute correct Hsync & Vsync polarity
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun if ((mode->flags & (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC))
306*4882a593Smuzhiyun && (mode->flags & (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC))) {
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun regp->MiscOutReg = 0x23;
309*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_NHSYNC)
310*4882a593Smuzhiyun regp->MiscOutReg |= 0x40;
311*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_NVSYNC)
312*4882a593Smuzhiyun regp->MiscOutReg |= 0x80;
313*4882a593Smuzhiyun } else {
314*4882a593Smuzhiyun int vdisplay = mode->vdisplay;
315*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
316*4882a593Smuzhiyun vdisplay *= 2;
317*4882a593Smuzhiyun if (mode->vscan > 1)
318*4882a593Smuzhiyun vdisplay *= mode->vscan;
319*4882a593Smuzhiyun if (vdisplay < 400)
320*4882a593Smuzhiyun regp->MiscOutReg = 0xA3; /* +hsync -vsync */
321*4882a593Smuzhiyun else if (vdisplay < 480)
322*4882a593Smuzhiyun regp->MiscOutReg = 0x63; /* -hsync +vsync */
323*4882a593Smuzhiyun else if (vdisplay < 768)
324*4882a593Smuzhiyun regp->MiscOutReg = 0xE3; /* -hsync -vsync */
325*4882a593Smuzhiyun else
326*4882a593Smuzhiyun regp->MiscOutReg = 0x23; /* +hsync +vsync */
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun * Time Sequencer
331*4882a593Smuzhiyun */
332*4882a593Smuzhiyun regp->Sequencer[NV_VIO_SR_RESET_INDEX] = 0x00;
333*4882a593Smuzhiyun /* 0x20 disables the sequencer */
334*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_CLKDIV2)
335*4882a593Smuzhiyun regp->Sequencer[NV_VIO_SR_CLOCK_INDEX] = 0x29;
336*4882a593Smuzhiyun else
337*4882a593Smuzhiyun regp->Sequencer[NV_VIO_SR_CLOCK_INDEX] = 0x21;
338*4882a593Smuzhiyun regp->Sequencer[NV_VIO_SR_PLANE_MASK_INDEX] = 0x0F;
339*4882a593Smuzhiyun regp->Sequencer[NV_VIO_SR_CHAR_MAP_INDEX] = 0x00;
340*4882a593Smuzhiyun regp->Sequencer[NV_VIO_SR_MEM_MODE_INDEX] = 0x0E;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun * CRTC
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_HDT_INDEX] = horizTotal;
346*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_HDE_INDEX] = horizDisplay;
347*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_HBS_INDEX] = horizBlankStart;
348*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_HBE_INDEX] = (1 << 7) |
349*4882a593Smuzhiyun XLATE(horizBlankEnd, 0, NV_CIO_CR_HBE_4_0);
350*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_HRS_INDEX] = horizStart;
351*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_HRE_INDEX] = XLATE(horizBlankEnd, 5, NV_CIO_CR_HRE_HBE_5) |
352*4882a593Smuzhiyun XLATE(horizEnd, 0, NV_CIO_CR_HRE_4_0);
353*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_VDT_INDEX] = vertTotal;
354*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_OVL_INDEX] = XLATE(vertStart, 9, NV_CIO_CR_OVL_VRS_9) |
355*4882a593Smuzhiyun XLATE(vertDisplay, 9, NV_CIO_CR_OVL_VDE_9) |
356*4882a593Smuzhiyun XLATE(vertTotal, 9, NV_CIO_CR_OVL_VDT_9) |
357*4882a593Smuzhiyun (1 << 4) |
358*4882a593Smuzhiyun XLATE(vertBlankStart, 8, NV_CIO_CR_OVL_VBS_8) |
359*4882a593Smuzhiyun XLATE(vertStart, 8, NV_CIO_CR_OVL_VRS_8) |
360*4882a593Smuzhiyun XLATE(vertDisplay, 8, NV_CIO_CR_OVL_VDE_8) |
361*4882a593Smuzhiyun XLATE(vertTotal, 8, NV_CIO_CR_OVL_VDT_8);
362*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_RSAL_INDEX] = 0x00;
363*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_CELL_HT_INDEX] = ((mode->flags & DRM_MODE_FLAG_DBLSCAN) ? MASK(NV_CIO_CR_CELL_HT_SCANDBL) : 0) |
364*4882a593Smuzhiyun 1 << 6 |
365*4882a593Smuzhiyun XLATE(vertBlankStart, 9, NV_CIO_CR_CELL_HT_VBS_9);
366*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_CURS_ST_INDEX] = 0x00;
367*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_CURS_END_INDEX] = 0x00;
368*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_SA_HI_INDEX] = 0x00;
369*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_SA_LO_INDEX] = 0x00;
370*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_TCOFF_HI_INDEX] = 0x00;
371*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_TCOFF_LO_INDEX] = 0x00;
372*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_VRS_INDEX] = vertStart;
373*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_VRE_INDEX] = 1 << 5 | XLATE(vertEnd, 0, NV_CIO_CR_VRE_3_0);
374*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_VDE_INDEX] = vertDisplay;
375*4882a593Smuzhiyun /* framebuffer can be larger than crtc scanout area. */
376*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_OFFSET_INDEX] = fb->pitches[0] / 8;
377*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_ULINE_INDEX] = 0x00;
378*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_VBS_INDEX] = vertBlankStart;
379*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_VBE_INDEX] = vertBlankEnd;
380*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_MODE_INDEX] = 0x43;
381*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_LCOMP_INDEX] = 0xff;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * Some extended CRTC registers (they are not saved with the rest of the vga regs).
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* framebuffer can be larger than crtc scanout area. */
388*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_RPC0_INDEX] =
389*4882a593Smuzhiyun XLATE(fb->pitches[0] / 8, 8, NV_CIO_CRE_RPC0_OFFSET_10_8);
390*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_42] =
391*4882a593Smuzhiyun XLATE(fb->pitches[0] / 8, 11, NV_CIO_CRE_42_OFFSET_11);
392*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_RPC1_INDEX] = mode->crtc_hdisplay < 1280 ?
393*4882a593Smuzhiyun MASK(NV_CIO_CRE_RPC1_LARGE) : 0x00;
394*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_LSR_INDEX] = XLATE(horizBlankEnd, 6, NV_CIO_CRE_LSR_HBE_6) |
395*4882a593Smuzhiyun XLATE(vertBlankStart, 10, NV_CIO_CRE_LSR_VBS_10) |
396*4882a593Smuzhiyun XLATE(vertStart, 10, NV_CIO_CRE_LSR_VRS_10) |
397*4882a593Smuzhiyun XLATE(vertDisplay, 10, NV_CIO_CRE_LSR_VDE_10) |
398*4882a593Smuzhiyun XLATE(vertTotal, 10, NV_CIO_CRE_LSR_VDT_10);
399*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_HEB__INDEX] = XLATE(horizStart, 8, NV_CIO_CRE_HEB_HRS_8) |
400*4882a593Smuzhiyun XLATE(horizBlankStart, 8, NV_CIO_CRE_HEB_HBS_8) |
401*4882a593Smuzhiyun XLATE(horizDisplay, 8, NV_CIO_CRE_HEB_HDE_8) |
402*4882a593Smuzhiyun XLATE(horizTotal, 8, NV_CIO_CRE_HEB_HDT_8);
403*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_EBR_INDEX] = XLATE(vertBlankStart, 11, NV_CIO_CRE_EBR_VBS_11) |
404*4882a593Smuzhiyun XLATE(vertStart, 11, NV_CIO_CRE_EBR_VRS_11) |
405*4882a593Smuzhiyun XLATE(vertDisplay, 11, NV_CIO_CRE_EBR_VDE_11) |
406*4882a593Smuzhiyun XLATE(vertTotal, 11, NV_CIO_CRE_EBR_VDT_11);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
409*4882a593Smuzhiyun horizTotal = (horizTotal >> 1) & ~1;
410*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_ILACE__INDEX] = horizTotal;
411*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_HEB__INDEX] |= XLATE(horizTotal, 8, NV_CIO_CRE_HEB_ILC_8);
412*4882a593Smuzhiyun } else
413*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_ILACE__INDEX] = 0xff; /* interlace off */
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /*
416*4882a593Smuzhiyun * Graphics Display Controller
417*4882a593Smuzhiyun */
418*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_SR_INDEX] = 0x00;
419*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_SREN_INDEX] = 0x00;
420*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_CCOMP_INDEX] = 0x00;
421*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_ROP_INDEX] = 0x00;
422*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_READ_MAP_INDEX] = 0x00;
423*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_MODE_INDEX] = 0x40; /* 256 color mode */
424*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_MISC_INDEX] = 0x05; /* map 64k mem + graphic mode */
425*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_DONT_CARE_INDEX] = 0x0F;
426*4882a593Smuzhiyun regp->Graphics[NV_VIO_GX_BIT_MASK_INDEX] = 0xFF;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun regp->Attribute[0] = 0x00; /* standard colormap translation */
429*4882a593Smuzhiyun regp->Attribute[1] = 0x01;
430*4882a593Smuzhiyun regp->Attribute[2] = 0x02;
431*4882a593Smuzhiyun regp->Attribute[3] = 0x03;
432*4882a593Smuzhiyun regp->Attribute[4] = 0x04;
433*4882a593Smuzhiyun regp->Attribute[5] = 0x05;
434*4882a593Smuzhiyun regp->Attribute[6] = 0x06;
435*4882a593Smuzhiyun regp->Attribute[7] = 0x07;
436*4882a593Smuzhiyun regp->Attribute[8] = 0x08;
437*4882a593Smuzhiyun regp->Attribute[9] = 0x09;
438*4882a593Smuzhiyun regp->Attribute[10] = 0x0A;
439*4882a593Smuzhiyun regp->Attribute[11] = 0x0B;
440*4882a593Smuzhiyun regp->Attribute[12] = 0x0C;
441*4882a593Smuzhiyun regp->Attribute[13] = 0x0D;
442*4882a593Smuzhiyun regp->Attribute[14] = 0x0E;
443*4882a593Smuzhiyun regp->Attribute[15] = 0x0F;
444*4882a593Smuzhiyun regp->Attribute[NV_CIO_AR_MODE_INDEX] = 0x01; /* Enable graphic mode */
445*4882a593Smuzhiyun /* Non-vga */
446*4882a593Smuzhiyun regp->Attribute[NV_CIO_AR_OSCAN_INDEX] = 0x00;
447*4882a593Smuzhiyun regp->Attribute[NV_CIO_AR_PLANE_INDEX] = 0x0F; /* enable all color planes */
448*4882a593Smuzhiyun regp->Attribute[NV_CIO_AR_HPP_INDEX] = 0x00;
449*4882a593Smuzhiyun regp->Attribute[NV_CIO_AR_CSEL_INDEX] = 0x00;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /**
453*4882a593Smuzhiyun * Sets up registers for the given mode/adjusted_mode pair.
454*4882a593Smuzhiyun *
455*4882a593Smuzhiyun * The clocks, CRTCs and outputs attached to this CRTC must be off.
456*4882a593Smuzhiyun *
457*4882a593Smuzhiyun * This shouldn't enable any clocks, CRTCs, or outputs, but they should
458*4882a593Smuzhiyun * be easily turned on/off after this.
459*4882a593Smuzhiyun */
460*4882a593Smuzhiyun static void
nv_crtc_mode_set_regs(struct drm_crtc * crtc,struct drm_display_mode * mode)461*4882a593Smuzhiyun nv_crtc_mode_set_regs(struct drm_crtc *crtc, struct drm_display_mode * mode)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
464*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
465*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
466*4882a593Smuzhiyun struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
467*4882a593Smuzhiyun struct nv04_crtc_reg *savep = &nv04_display(dev)->saved_reg.crtc_reg[nv_crtc->index];
468*4882a593Smuzhiyun const struct drm_framebuffer *fb = crtc->primary->fb;
469*4882a593Smuzhiyun struct drm_encoder *encoder;
470*4882a593Smuzhiyun bool lvds_output = false, tmds_output = false, tv_output = false,
471*4882a593Smuzhiyun off_chip_digital = false;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
474*4882a593Smuzhiyun struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
475*4882a593Smuzhiyun bool digital = false;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (encoder->crtc != crtc)
478*4882a593Smuzhiyun continue;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (nv_encoder->dcb->type == DCB_OUTPUT_LVDS)
481*4882a593Smuzhiyun digital = lvds_output = true;
482*4882a593Smuzhiyun if (nv_encoder->dcb->type == DCB_OUTPUT_TV)
483*4882a593Smuzhiyun tv_output = true;
484*4882a593Smuzhiyun if (nv_encoder->dcb->type == DCB_OUTPUT_TMDS)
485*4882a593Smuzhiyun digital = tmds_output = true;
486*4882a593Smuzhiyun if (nv_encoder->dcb->location != DCB_LOC_ON_CHIP && digital)
487*4882a593Smuzhiyun off_chip_digital = true;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Registers not directly related to the (s)vga mode */
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* What is the meaning of this register? */
493*4882a593Smuzhiyun /* A few popular values are 0x18, 0x1c, 0x38, 0x3c */
494*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_ENH_INDEX] = savep->CRTC[NV_CIO_CRE_ENH_INDEX] & ~(1<<5);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun regp->crtc_eng_ctrl = 0;
497*4882a593Smuzhiyun /* Except for rare conditions I2C is enabled on the primary crtc */
498*4882a593Smuzhiyun if (nv_crtc->index == 0)
499*4882a593Smuzhiyun regp->crtc_eng_ctrl |= NV_CRTC_FSEL_I2C;
500*4882a593Smuzhiyun #if 0
501*4882a593Smuzhiyun /* Set overlay to desired crtc. */
502*4882a593Smuzhiyun if (dev->overlayAdaptor) {
503*4882a593Smuzhiyun NVPortPrivPtr pPriv = GET_OVERLAY_PRIVATE(dev);
504*4882a593Smuzhiyun if (pPriv->overlayCRTC == nv_crtc->index)
505*4882a593Smuzhiyun regp->crtc_eng_ctrl |= NV_CRTC_FSEL_OVERLAY;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* ADDRESS_SPACE_PNVM is the same as setting HCUR_ASI */
510*4882a593Smuzhiyun regp->cursor_cfg = NV_PCRTC_CURSOR_CONFIG_CUR_LINES_64 |
511*4882a593Smuzhiyun NV_PCRTC_CURSOR_CONFIG_CUR_PIXELS_64 |
512*4882a593Smuzhiyun NV_PCRTC_CURSOR_CONFIG_ADDRESS_SPACE_PNVM;
513*4882a593Smuzhiyun if (drm->client.device.info.chipset >= 0x11)
514*4882a593Smuzhiyun regp->cursor_cfg |= NV_PCRTC_CURSOR_CONFIG_CUR_BPP_32;
515*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
516*4882a593Smuzhiyun regp->cursor_cfg |= NV_PCRTC_CURSOR_CONFIG_DOUBLE_SCAN_ENABLE;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Unblock some timings */
519*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_53] = 0;
520*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_54] = 0;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun /* 0x00 is disabled, 0x11 is lvds, 0x22 crt and 0x88 tmds */
523*4882a593Smuzhiyun if (lvds_output)
524*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_SCRATCH3__INDEX] = 0x11;
525*4882a593Smuzhiyun else if (tmds_output)
526*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_SCRATCH3__INDEX] = 0x88;
527*4882a593Smuzhiyun else
528*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_SCRATCH3__INDEX] = 0x22;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* These values seem to vary */
531*4882a593Smuzhiyun /* This register seems to be used by the bios to make certain decisions on some G70 cards? */
532*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_SCRATCH4__INDEX] = savep->CRTC[NV_CIO_CRE_SCRATCH4__INDEX];
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun nv_crtc_set_digital_vibrance(crtc, nv_crtc->saturation);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* probably a scratch reg, but kept for cargo-cult purposes:
537*4882a593Smuzhiyun * bit0: crtc0?, head A
538*4882a593Smuzhiyun * bit6: lvds, head A
539*4882a593Smuzhiyun * bit7: (only in X), head A
540*4882a593Smuzhiyun */
541*4882a593Smuzhiyun if (nv_crtc->index == 0)
542*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_4B] = savep->CRTC[NV_CIO_CRE_4B] | 0x80;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* The blob seems to take the current value from crtc 0, add 4 to that
545*4882a593Smuzhiyun * and reuse the old value for crtc 1 */
546*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_TVOUT_LATENCY] = nv04_display(dev)->saved_reg.crtc_reg[0].CRTC[NV_CIO_CRE_TVOUT_LATENCY];
547*4882a593Smuzhiyun if (!nv_crtc->index)
548*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_TVOUT_LATENCY] += 4;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* the blob sometimes sets |= 0x10 (which is the same as setting |=
551*4882a593Smuzhiyun * 1 << 30 on 0x60.830), for no apparent reason */
552*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_59] = off_chip_digital;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
555*4882a593Smuzhiyun regp->CRTC[0x9f] = off_chip_digital ? 0x11 : 0x1;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun regp->crtc_830 = mode->crtc_vdisplay - 3;
558*4882a593Smuzhiyun regp->crtc_834 = mode->crtc_vdisplay - 1;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
561*4882a593Smuzhiyun /* This is what the blob does */
562*4882a593Smuzhiyun regp->crtc_850 = NVReadCRTC(dev, 0, NV_PCRTC_850);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_RANKINE)
565*4882a593Smuzhiyun regp->gpio_ext = NVReadCRTC(dev, 0, NV_PCRTC_GPIO_EXT);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
568*4882a593Smuzhiyun regp->crtc_cfg = NV10_PCRTC_CONFIG_START_ADDRESS_HSYNC;
569*4882a593Smuzhiyun else
570*4882a593Smuzhiyun regp->crtc_cfg = NV04_PCRTC_CONFIG_START_ADDRESS_HSYNC;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* Some misc regs */
573*4882a593Smuzhiyun if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
574*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_85] = 0xFF;
575*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_86] = 0x1;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_PIXEL_INDEX] = (fb->format->depth + 1) / 8;
579*4882a593Smuzhiyun /* Enable slaved mode (called MODE_TV in nv4ref.h) */
580*4882a593Smuzhiyun if (lvds_output || tmds_output || tv_output)
581*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_PIXEL_INDEX] |= (1 << 7);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* Generic PRAMDAC regs */
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS)
586*4882a593Smuzhiyun /* Only bit that bios and blob set. */
587*4882a593Smuzhiyun regp->nv10_cursync = (1 << 25);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun regp->ramdac_gen_ctrl = NV_PRAMDAC_GENERAL_CONTROL_BPC_8BITS |
590*4882a593Smuzhiyun NV_PRAMDAC_GENERAL_CONTROL_VGA_STATE_SEL |
591*4882a593Smuzhiyun NV_PRAMDAC_GENERAL_CONTROL_PIXMIX_ON;
592*4882a593Smuzhiyun if (fb->format->depth == 16)
593*4882a593Smuzhiyun regp->ramdac_gen_ctrl |= NV_PRAMDAC_GENERAL_CONTROL_ALT_MODE_SEL;
594*4882a593Smuzhiyun if (drm->client.device.info.chipset >= 0x11)
595*4882a593Smuzhiyun regp->ramdac_gen_ctrl |= NV_PRAMDAC_GENERAL_CONTROL_PIPE_LONG;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun regp->ramdac_630 = 0; /* turn off green mode (tv test pattern?) */
598*4882a593Smuzhiyun regp->tv_setup = 0;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun nv_crtc_set_image_sharpening(crtc, nv_crtc->sharpness);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* Some values the blob sets */
603*4882a593Smuzhiyun regp->ramdac_8c0 = 0x100;
604*4882a593Smuzhiyun regp->ramdac_a20 = 0x0;
605*4882a593Smuzhiyun regp->ramdac_a24 = 0xfffff;
606*4882a593Smuzhiyun regp->ramdac_a34 = 0x1;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun static int
nv_crtc_swap_fbs(struct drm_crtc * crtc,struct drm_framebuffer * old_fb)610*4882a593Smuzhiyun nv_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct nv04_display *disp = nv04_display(crtc->dev);
613*4882a593Smuzhiyun struct drm_framebuffer *fb = crtc->primary->fb;
614*4882a593Smuzhiyun struct nouveau_bo *nvbo = nouveau_gem_object(fb->obj[0]);
615*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
616*4882a593Smuzhiyun int ret;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ret = nouveau_bo_pin(nvbo, NOUVEAU_GEM_DOMAIN_VRAM, false);
619*4882a593Smuzhiyun if (ret == 0) {
620*4882a593Smuzhiyun if (disp->image[nv_crtc->index])
621*4882a593Smuzhiyun nouveau_bo_unpin(disp->image[nv_crtc->index]);
622*4882a593Smuzhiyun nouveau_bo_ref(nvbo, &disp->image[nv_crtc->index]);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun return ret;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /**
629*4882a593Smuzhiyun * Sets up registers for the given mode/adjusted_mode pair.
630*4882a593Smuzhiyun *
631*4882a593Smuzhiyun * The clocks, CRTCs and outputs attached to this CRTC must be off.
632*4882a593Smuzhiyun *
633*4882a593Smuzhiyun * This shouldn't enable any clocks, CRTCs, or outputs, but they should
634*4882a593Smuzhiyun * be easily turned on/off after this.
635*4882a593Smuzhiyun */
636*4882a593Smuzhiyun static int
nv_crtc_mode_set(struct drm_crtc * crtc,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode,int x,int y,struct drm_framebuffer * old_fb)637*4882a593Smuzhiyun nv_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode,
638*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode,
639*4882a593Smuzhiyun int x, int y, struct drm_framebuffer *old_fb)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
642*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
643*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
644*4882a593Smuzhiyun int ret;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun NV_DEBUG(drm, "CTRC mode on CRTC %d:\n", nv_crtc->index);
647*4882a593Smuzhiyun drm_mode_debug_printmodeline(adjusted_mode);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun ret = nv_crtc_swap_fbs(crtc, old_fb);
650*4882a593Smuzhiyun if (ret)
651*4882a593Smuzhiyun return ret;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* unlock must come after turning off FP_TG_CONTROL in output_prepare */
654*4882a593Smuzhiyun nv_lock_vga_crtc_shadow(dev, nv_crtc->index, -1);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun nv_crtc_mode_set_vga(crtc, adjusted_mode);
657*4882a593Smuzhiyun /* calculated in nv04_dfp_prepare, nv40 needs it written before calculating PLLs */
658*4882a593Smuzhiyun if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE)
659*4882a593Smuzhiyun NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, nv04_display(dev)->mode_reg.sel_clk);
660*4882a593Smuzhiyun nv_crtc_mode_set_regs(crtc, adjusted_mode);
661*4882a593Smuzhiyun nv_crtc_calc_state_ext(crtc, mode, adjusted_mode->clock);
662*4882a593Smuzhiyun return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
nv_crtc_save(struct drm_crtc * crtc)665*4882a593Smuzhiyun static void nv_crtc_save(struct drm_crtc *crtc)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
668*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
669*4882a593Smuzhiyun struct nv04_mode_state *state = &nv04_display(dev)->mode_reg;
670*4882a593Smuzhiyun struct nv04_crtc_reg *crtc_state = &state->crtc_reg[nv_crtc->index];
671*4882a593Smuzhiyun struct nv04_mode_state *saved = &nv04_display(dev)->saved_reg;
672*4882a593Smuzhiyun struct nv04_crtc_reg *crtc_saved = &saved->crtc_reg[nv_crtc->index];
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (nv_two_heads(crtc->dev))
675*4882a593Smuzhiyun NVSetOwner(crtc->dev, nv_crtc->index);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun nouveau_hw_save_state(crtc->dev, nv_crtc->index, saved);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* init some state to saved value */
680*4882a593Smuzhiyun state->sel_clk = saved->sel_clk & ~(0x5 << 16);
681*4882a593Smuzhiyun crtc_state->CRTC[NV_CIO_CRE_LCD__INDEX] = crtc_saved->CRTC[NV_CIO_CRE_LCD__INDEX];
682*4882a593Smuzhiyun state->pllsel = saved->pllsel & ~(PLLSEL_VPLL1_MASK | PLLSEL_VPLL2_MASK | PLLSEL_TV_MASK);
683*4882a593Smuzhiyun crtc_state->gpio_ext = crtc_saved->gpio_ext;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
nv_crtc_restore(struct drm_crtc * crtc)686*4882a593Smuzhiyun static void nv_crtc_restore(struct drm_crtc *crtc)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
689*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
690*4882a593Smuzhiyun int head = nv_crtc->index;
691*4882a593Smuzhiyun uint8_t saved_cr21 = nv04_display(dev)->saved_reg.crtc_reg[head].CRTC[NV_CIO_CRE_21];
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (nv_two_heads(crtc->dev))
694*4882a593Smuzhiyun NVSetOwner(crtc->dev, head);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun nouveau_hw_load_state(crtc->dev, head, &nv04_display(dev)->saved_reg);
697*4882a593Smuzhiyun nv_lock_vga_crtc_shadow(crtc->dev, head, saved_cr21);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun nv_crtc->last_dpms = NV_DPMS_CLEARED;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
nv_crtc_prepare(struct drm_crtc * crtc)702*4882a593Smuzhiyun static void nv_crtc_prepare(struct drm_crtc *crtc)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
705*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
706*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
707*4882a593Smuzhiyun const struct drm_crtc_helper_funcs *funcs = crtc->helper_private;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (nv_two_heads(dev))
710*4882a593Smuzhiyun NVSetOwner(dev, nv_crtc->index);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun drm_crtc_vblank_off(crtc);
713*4882a593Smuzhiyun funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun NVBlankScreen(dev, nv_crtc->index, true);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Some more preparation. */
718*4882a593Smuzhiyun NVWriteCRTC(dev, nv_crtc->index, NV_PCRTC_CONFIG, NV_PCRTC_CONFIG_START_ADDRESS_NON_VGA);
719*4882a593Smuzhiyun if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CURIE) {
720*4882a593Smuzhiyun uint32_t reg900 = NVReadRAMDAC(dev, nv_crtc->index, NV_PRAMDAC_900);
721*4882a593Smuzhiyun NVWriteRAMDAC(dev, nv_crtc->index, NV_PRAMDAC_900, reg900 & ~0x10000);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
nv_crtc_commit(struct drm_crtc * crtc)725*4882a593Smuzhiyun static void nv_crtc_commit(struct drm_crtc *crtc)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
728*4882a593Smuzhiyun const struct drm_crtc_helper_funcs *funcs = crtc->helper_private;
729*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun nouveau_hw_load_state(dev, nv_crtc->index, &nv04_display(dev)->mode_reg);
732*4882a593Smuzhiyun nv04_crtc_mode_set_base(crtc, crtc->x, crtc->y, NULL);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
735*4882a593Smuzhiyun /* turn on LFB swapping */
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun uint8_t tmp = NVReadVgaCrtc(dev, nv_crtc->index, NV_CIO_CRE_RCR);
738*4882a593Smuzhiyun tmp |= MASK(NV_CIO_CRE_RCR_ENDIAN_BIG);
739*4882a593Smuzhiyun NVWriteVgaCrtc(dev, nv_crtc->index, NV_CIO_CRE_RCR, tmp);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun #endif
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun funcs->dpms(crtc, DRM_MODE_DPMS_ON);
744*4882a593Smuzhiyun drm_crtc_vblank_on(crtc);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
nv_crtc_destroy(struct drm_crtc * crtc)747*4882a593Smuzhiyun static void nv_crtc_destroy(struct drm_crtc *crtc)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct nv04_display *disp = nv04_display(crtc->dev);
750*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (!nv_crtc)
753*4882a593Smuzhiyun return;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun drm_crtc_cleanup(crtc);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (disp->image[nv_crtc->index])
758*4882a593Smuzhiyun nouveau_bo_unpin(disp->image[nv_crtc->index]);
759*4882a593Smuzhiyun nouveau_bo_ref(NULL, &disp->image[nv_crtc->index]);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun nouveau_bo_unmap(nv_crtc->cursor.nvbo);
762*4882a593Smuzhiyun nouveau_bo_unpin(nv_crtc->cursor.nvbo);
763*4882a593Smuzhiyun nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
764*4882a593Smuzhiyun nvif_notify_dtor(&nv_crtc->vblank);
765*4882a593Smuzhiyun kfree(nv_crtc);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun static void
nv_crtc_gamma_load(struct drm_crtc * crtc)769*4882a593Smuzhiyun nv_crtc_gamma_load(struct drm_crtc *crtc)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
772*4882a593Smuzhiyun struct drm_device *dev = nv_crtc->base.dev;
773*4882a593Smuzhiyun struct rgb { uint8_t r, g, b; } __attribute__((packed)) *rgbs;
774*4882a593Smuzhiyun u16 *r, *g, *b;
775*4882a593Smuzhiyun int i;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun rgbs = (struct rgb *)nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index].DAC;
778*4882a593Smuzhiyun r = crtc->gamma_store;
779*4882a593Smuzhiyun g = r + crtc->gamma_size;
780*4882a593Smuzhiyun b = g + crtc->gamma_size;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
783*4882a593Smuzhiyun rgbs[i].r = *r++ >> 8;
784*4882a593Smuzhiyun rgbs[i].g = *g++ >> 8;
785*4882a593Smuzhiyun rgbs[i].b = *b++ >> 8;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun nouveau_hw_load_state_palette(dev, nv_crtc->index, &nv04_display(dev)->mode_reg);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun static void
nv_crtc_disable(struct drm_crtc * crtc)792*4882a593Smuzhiyun nv_crtc_disable(struct drm_crtc *crtc)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun struct nv04_display *disp = nv04_display(crtc->dev);
795*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
796*4882a593Smuzhiyun if (disp->image[nv_crtc->index])
797*4882a593Smuzhiyun nouveau_bo_unpin(disp->image[nv_crtc->index]);
798*4882a593Smuzhiyun nouveau_bo_ref(NULL, &disp->image[nv_crtc->index]);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun static int
nv_crtc_gamma_set(struct drm_crtc * crtc,u16 * r,u16 * g,u16 * b,uint32_t size,struct drm_modeset_acquire_ctx * ctx)802*4882a593Smuzhiyun nv_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
803*4882a593Smuzhiyun uint32_t size,
804*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun /* We need to know the depth before we upload, but it's possible to
809*4882a593Smuzhiyun * get called before a framebuffer is bound. If this is the case,
810*4882a593Smuzhiyun * mark the lut values as dirty by setting depth==0, and it'll be
811*4882a593Smuzhiyun * uploaded on the first mode_set_base()
812*4882a593Smuzhiyun */
813*4882a593Smuzhiyun if (!nv_crtc->base.primary->fb) {
814*4882a593Smuzhiyun nv_crtc->lut.depth = 0;
815*4882a593Smuzhiyun return 0;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun nv_crtc_gamma_load(crtc);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun static int
nv04_crtc_do_mode_set_base(struct drm_crtc * crtc,struct drm_framebuffer * passed_fb,int x,int y,bool atomic)824*4882a593Smuzhiyun nv04_crtc_do_mode_set_base(struct drm_crtc *crtc,
825*4882a593Smuzhiyun struct drm_framebuffer *passed_fb,
826*4882a593Smuzhiyun int x, int y, bool atomic)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
829*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
830*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
831*4882a593Smuzhiyun struct nv04_crtc_reg *regp = &nv04_display(dev)->mode_reg.crtc_reg[nv_crtc->index];
832*4882a593Smuzhiyun struct nouveau_bo *nvbo;
833*4882a593Smuzhiyun struct drm_framebuffer *drm_fb;
834*4882a593Smuzhiyun int arb_burst, arb_lwm;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun NV_DEBUG(drm, "index %d\n", nv_crtc->index);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /* no fb bound */
839*4882a593Smuzhiyun if (!atomic && !crtc->primary->fb) {
840*4882a593Smuzhiyun NV_DEBUG(drm, "No FB bound\n");
841*4882a593Smuzhiyun return 0;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* If atomic, we want to switch to the fb we were passed, so
845*4882a593Smuzhiyun * now we update pointers to do that.
846*4882a593Smuzhiyun */
847*4882a593Smuzhiyun if (atomic) {
848*4882a593Smuzhiyun drm_fb = passed_fb;
849*4882a593Smuzhiyun } else {
850*4882a593Smuzhiyun drm_fb = crtc->primary->fb;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun nvbo = nouveau_gem_object(drm_fb->obj[0]);
854*4882a593Smuzhiyun nv_crtc->fb.offset = nvbo->offset;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (nv_crtc->lut.depth != drm_fb->format->depth) {
857*4882a593Smuzhiyun nv_crtc->lut.depth = drm_fb->format->depth;
858*4882a593Smuzhiyun nv_crtc_gamma_load(crtc);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* Update the framebuffer format. */
862*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_PIXEL_INDEX] &= ~3;
863*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_PIXEL_INDEX] |= (drm_fb->format->depth + 1) / 8;
864*4882a593Smuzhiyun regp->ramdac_gen_ctrl &= ~NV_PRAMDAC_GENERAL_CONTROL_ALT_MODE_SEL;
865*4882a593Smuzhiyun if (drm_fb->format->depth == 16)
866*4882a593Smuzhiyun regp->ramdac_gen_ctrl |= NV_PRAMDAC_GENERAL_CONTROL_ALT_MODE_SEL;
867*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_PIXEL_INDEX);
868*4882a593Smuzhiyun NVWriteRAMDAC(dev, nv_crtc->index, NV_PRAMDAC_GENERAL_CONTROL,
869*4882a593Smuzhiyun regp->ramdac_gen_ctrl);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun regp->CRTC[NV_CIO_CR_OFFSET_INDEX] = drm_fb->pitches[0] >> 3;
872*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_RPC0_INDEX] =
873*4882a593Smuzhiyun XLATE(drm_fb->pitches[0] >> 3, 8, NV_CIO_CRE_RPC0_OFFSET_10_8);
874*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_42] =
875*4882a593Smuzhiyun XLATE(drm_fb->pitches[0] / 8, 11, NV_CIO_CRE_42_OFFSET_11);
876*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_RPC0_INDEX);
877*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CR_OFFSET_INDEX);
878*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_42);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* Update the framebuffer location. */
881*4882a593Smuzhiyun regp->fb_start = nv_crtc->fb.offset & ~3;
882*4882a593Smuzhiyun regp->fb_start += (y * drm_fb->pitches[0]) + (x * drm_fb->format->cpp[0]);
883*4882a593Smuzhiyun nv_set_crtc_base(dev, nv_crtc->index, regp->fb_start);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* Update the arbitration parameters. */
886*4882a593Smuzhiyun nouveau_calc_arb(dev, crtc->mode.clock, drm_fb->format->cpp[0] * 8,
887*4882a593Smuzhiyun &arb_burst, &arb_lwm);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_FF_INDEX] = arb_burst;
890*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_FFLWM__INDEX] = arb_lwm & 0xff;
891*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_FF_INDEX);
892*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_FFLWM__INDEX);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_KELVIN) {
895*4882a593Smuzhiyun regp->CRTC[NV_CIO_CRE_47] = arb_lwm >> 8;
896*4882a593Smuzhiyun crtc_wr_cio_state(crtc, regp, NV_CIO_CRE_47);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun static int
nv04_crtc_mode_set_base(struct drm_crtc * crtc,int x,int y,struct drm_framebuffer * old_fb)903*4882a593Smuzhiyun nv04_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
904*4882a593Smuzhiyun struct drm_framebuffer *old_fb)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun int ret = nv_crtc_swap_fbs(crtc, old_fb);
907*4882a593Smuzhiyun if (ret)
908*4882a593Smuzhiyun return ret;
909*4882a593Smuzhiyun return nv04_crtc_do_mode_set_base(crtc, old_fb, x, y, false);
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun static int
nv04_crtc_mode_set_base_atomic(struct drm_crtc * crtc,struct drm_framebuffer * fb,int x,int y,enum mode_set_atomic state)913*4882a593Smuzhiyun nv04_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
914*4882a593Smuzhiyun struct drm_framebuffer *fb,
915*4882a593Smuzhiyun int x, int y, enum mode_set_atomic state)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(crtc->dev);
918*4882a593Smuzhiyun struct drm_device *dev = drm->dev;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun if (state == ENTER_ATOMIC_MODE_SET)
921*4882a593Smuzhiyun nouveau_fbcon_accel_save_disable(dev);
922*4882a593Smuzhiyun else
923*4882a593Smuzhiyun nouveau_fbcon_accel_restore(dev);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun return nv04_crtc_do_mode_set_base(crtc, fb, x, y, true);
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
nv04_cursor_upload(struct drm_device * dev,struct nouveau_bo * src,struct nouveau_bo * dst)928*4882a593Smuzhiyun static void nv04_cursor_upload(struct drm_device *dev, struct nouveau_bo *src,
929*4882a593Smuzhiyun struct nouveau_bo *dst)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun int width = nv_cursor_width(dev);
932*4882a593Smuzhiyun uint32_t pixel;
933*4882a593Smuzhiyun int i, j;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun for (i = 0; i < width; i++) {
936*4882a593Smuzhiyun for (j = 0; j < width; j++) {
937*4882a593Smuzhiyun pixel = nouveau_bo_rd32(src, i*64 + j);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun nouveau_bo_wr16(dst, i*width + j, (pixel & 0x80000000) >> 16
940*4882a593Smuzhiyun | (pixel & 0xf80000) >> 9
941*4882a593Smuzhiyun | (pixel & 0xf800) >> 6
942*4882a593Smuzhiyun | (pixel & 0xf8) >> 3);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
nv11_cursor_upload(struct drm_device * dev,struct nouveau_bo * src,struct nouveau_bo * dst)947*4882a593Smuzhiyun static void nv11_cursor_upload(struct drm_device *dev, struct nouveau_bo *src,
948*4882a593Smuzhiyun struct nouveau_bo *dst)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun uint32_t pixel;
951*4882a593Smuzhiyun int alpha, i;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* nv11+ supports premultiplied (PM), or non-premultiplied (NPM) alpha
954*4882a593Smuzhiyun * cursors (though NPM in combination with fp dithering may not work on
955*4882a593Smuzhiyun * nv11, from "nv" driver history)
956*4882a593Smuzhiyun * NPM mode needs NV_PCRTC_CURSOR_CONFIG_ALPHA_BLEND set and is what the
957*4882a593Smuzhiyun * blob uses, however we get given PM cursors so we use PM mode
958*4882a593Smuzhiyun */
959*4882a593Smuzhiyun for (i = 0; i < 64 * 64; i++) {
960*4882a593Smuzhiyun pixel = nouveau_bo_rd32(src, i);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* hw gets unhappy if alpha <= rgb values. for a PM image "less
963*4882a593Smuzhiyun * than" shouldn't happen; fix "equal to" case by adding one to
964*4882a593Smuzhiyun * alpha channel (slightly inaccurate, but so is attempting to
965*4882a593Smuzhiyun * get back to NPM images, due to limits of integer precision)
966*4882a593Smuzhiyun */
967*4882a593Smuzhiyun alpha = pixel >> 24;
968*4882a593Smuzhiyun if (alpha > 0 && alpha < 255)
969*4882a593Smuzhiyun pixel = (pixel & 0x00ffffff) | ((alpha + 1) << 24);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (drm->client.device.info.chipset == 0x11) {
976*4882a593Smuzhiyun pixel = ((pixel & 0x000000ff) << 24) |
977*4882a593Smuzhiyun ((pixel & 0x0000ff00) << 8) |
978*4882a593Smuzhiyun ((pixel & 0x00ff0000) >> 8) |
979*4882a593Smuzhiyun ((pixel & 0xff000000) >> 24);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun #endif
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun nouveau_bo_wr32(dst, i, pixel);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun static int
nv04_crtc_cursor_set(struct drm_crtc * crtc,struct drm_file * file_priv,uint32_t buffer_handle,uint32_t width,uint32_t height)989*4882a593Smuzhiyun nv04_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
990*4882a593Smuzhiyun uint32_t buffer_handle, uint32_t width, uint32_t height)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(crtc->dev);
993*4882a593Smuzhiyun struct drm_device *dev = drm->dev;
994*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
995*4882a593Smuzhiyun struct nouveau_bo *cursor = NULL;
996*4882a593Smuzhiyun struct drm_gem_object *gem;
997*4882a593Smuzhiyun int ret = 0;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (!buffer_handle) {
1000*4882a593Smuzhiyun nv_crtc->cursor.hide(nv_crtc, true);
1001*4882a593Smuzhiyun return 0;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (width != 64 || height != 64)
1005*4882a593Smuzhiyun return -EINVAL;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun gem = drm_gem_object_lookup(file_priv, buffer_handle);
1008*4882a593Smuzhiyun if (!gem)
1009*4882a593Smuzhiyun return -ENOENT;
1010*4882a593Smuzhiyun cursor = nouveau_gem_object(gem);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun ret = nouveau_bo_map(cursor);
1013*4882a593Smuzhiyun if (ret)
1014*4882a593Smuzhiyun goto out;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun if (drm->client.device.info.chipset >= 0x11)
1017*4882a593Smuzhiyun nv11_cursor_upload(dev, cursor, nv_crtc->cursor.nvbo);
1018*4882a593Smuzhiyun else
1019*4882a593Smuzhiyun nv04_cursor_upload(dev, cursor, nv_crtc->cursor.nvbo);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun nouveau_bo_unmap(cursor);
1022*4882a593Smuzhiyun nv_crtc->cursor.offset = nv_crtc->cursor.nvbo->offset;
1023*4882a593Smuzhiyun nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.offset);
1024*4882a593Smuzhiyun nv_crtc->cursor.show(nv_crtc, true);
1025*4882a593Smuzhiyun out:
1026*4882a593Smuzhiyun drm_gem_object_put(gem);
1027*4882a593Smuzhiyun return ret;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun static int
nv04_crtc_cursor_move(struct drm_crtc * crtc,int x,int y)1031*4882a593Smuzhiyun nv04_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun nv_crtc->cursor.set_pos(nv_crtc, x, y);
1036*4882a593Smuzhiyun return 0;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun struct nv04_page_flip_state {
1040*4882a593Smuzhiyun struct list_head head;
1041*4882a593Smuzhiyun struct drm_pending_vblank_event *event;
1042*4882a593Smuzhiyun struct drm_crtc *crtc;
1043*4882a593Smuzhiyun int bpp, pitch;
1044*4882a593Smuzhiyun u64 offset;
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun static int
nv04_finish_page_flip(struct nouveau_channel * chan,struct nv04_page_flip_state * ps)1048*4882a593Smuzhiyun nv04_finish_page_flip(struct nouveau_channel *chan,
1049*4882a593Smuzhiyun struct nv04_page_flip_state *ps)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun struct nouveau_fence_chan *fctx = chan->fence;
1052*4882a593Smuzhiyun struct nouveau_drm *drm = chan->drm;
1053*4882a593Smuzhiyun struct drm_device *dev = drm->dev;
1054*4882a593Smuzhiyun struct nv04_page_flip_state *s;
1055*4882a593Smuzhiyun unsigned long flags;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun spin_lock_irqsave(&dev->event_lock, flags);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (list_empty(&fctx->flip)) {
1060*4882a593Smuzhiyun NV_ERROR(drm, "unexpected pageflip\n");
1061*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->event_lock, flags);
1062*4882a593Smuzhiyun return -EINVAL;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun s = list_first_entry(&fctx->flip, struct nv04_page_flip_state, head);
1066*4882a593Smuzhiyun if (s->event) {
1067*4882a593Smuzhiyun drm_crtc_arm_vblank_event(s->crtc, s->event);
1068*4882a593Smuzhiyun } else {
1069*4882a593Smuzhiyun /* Give up ownership of vblank for page-flipped crtc */
1070*4882a593Smuzhiyun drm_crtc_vblank_put(s->crtc);
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun list_del(&s->head);
1074*4882a593Smuzhiyun if (ps)
1075*4882a593Smuzhiyun *ps = *s;
1076*4882a593Smuzhiyun kfree(s);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->event_lock, flags);
1079*4882a593Smuzhiyun return 0;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun int
nv04_flip_complete(struct nvif_notify * notify)1083*4882a593Smuzhiyun nv04_flip_complete(struct nvif_notify *notify)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct nouveau_cli *cli = (void *)notify->object->client;
1086*4882a593Smuzhiyun struct nouveau_drm *drm = cli->drm;
1087*4882a593Smuzhiyun struct nouveau_channel *chan = drm->channel;
1088*4882a593Smuzhiyun struct nv04_page_flip_state state;
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun if (!nv04_finish_page_flip(chan, &state)) {
1091*4882a593Smuzhiyun nv_set_crtc_base(drm->dev, drm_crtc_index(state.crtc),
1092*4882a593Smuzhiyun state.offset + state.crtc->y *
1093*4882a593Smuzhiyun state.pitch + state.crtc->x *
1094*4882a593Smuzhiyun state.bpp / 8);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun return NVIF_NOTIFY_KEEP;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun static int
nv04_page_flip_emit(struct nouveau_channel * chan,struct nouveau_bo * old_bo,struct nouveau_bo * new_bo,struct nv04_page_flip_state * s,struct nouveau_fence ** pfence)1101*4882a593Smuzhiyun nv04_page_flip_emit(struct nouveau_channel *chan,
1102*4882a593Smuzhiyun struct nouveau_bo *old_bo,
1103*4882a593Smuzhiyun struct nouveau_bo *new_bo,
1104*4882a593Smuzhiyun struct nv04_page_flip_state *s,
1105*4882a593Smuzhiyun struct nouveau_fence **pfence)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct nouveau_fence_chan *fctx = chan->fence;
1108*4882a593Smuzhiyun struct nouveau_drm *drm = chan->drm;
1109*4882a593Smuzhiyun struct drm_device *dev = drm->dev;
1110*4882a593Smuzhiyun struct nvif_push *push = chan->chan.push;
1111*4882a593Smuzhiyun unsigned long flags;
1112*4882a593Smuzhiyun int ret;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /* Queue it to the pending list */
1115*4882a593Smuzhiyun spin_lock_irqsave(&dev->event_lock, flags);
1116*4882a593Smuzhiyun list_add_tail(&s->head, &fctx->flip);
1117*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->event_lock, flags);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun /* Synchronize with the old framebuffer */
1120*4882a593Smuzhiyun ret = nouveau_fence_sync(old_bo, chan, false, false);
1121*4882a593Smuzhiyun if (ret)
1122*4882a593Smuzhiyun goto fail;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /* Emit the pageflip */
1125*4882a593Smuzhiyun ret = PUSH_WAIT(push, 2);
1126*4882a593Smuzhiyun if (ret)
1127*4882a593Smuzhiyun goto fail;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun PUSH_NVSQ(push, NV_SW, NV_SW_PAGE_FLIP, 0x00000000);
1130*4882a593Smuzhiyun PUSH_KICK(push);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun ret = nouveau_fence_new(chan, false, pfence);
1133*4882a593Smuzhiyun if (ret)
1134*4882a593Smuzhiyun goto fail;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun return 0;
1137*4882a593Smuzhiyun fail:
1138*4882a593Smuzhiyun spin_lock_irqsave(&dev->event_lock, flags);
1139*4882a593Smuzhiyun list_del(&s->head);
1140*4882a593Smuzhiyun spin_unlock_irqrestore(&dev->event_lock, flags);
1141*4882a593Smuzhiyun return ret;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun static int
nv04_crtc_page_flip(struct drm_crtc * crtc,struct drm_framebuffer * fb,struct drm_pending_vblank_event * event,u32 flags,struct drm_modeset_acquire_ctx * ctx)1145*4882a593Smuzhiyun nv04_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1146*4882a593Smuzhiyun struct drm_pending_vblank_event *event, u32 flags,
1147*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun const int swap_interval = (flags & DRM_MODE_PAGE_FLIP_ASYNC) ? 0 : 1;
1150*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
1151*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
1152*4882a593Smuzhiyun struct drm_framebuffer *old_fb = crtc->primary->fb;
1153*4882a593Smuzhiyun struct nouveau_bo *old_bo = nouveau_gem_object(old_fb->obj[0]);
1154*4882a593Smuzhiyun struct nouveau_bo *new_bo = nouveau_gem_object(fb->obj[0]);
1155*4882a593Smuzhiyun struct nv04_page_flip_state *s;
1156*4882a593Smuzhiyun struct nouveau_channel *chan;
1157*4882a593Smuzhiyun struct nouveau_cli *cli;
1158*4882a593Smuzhiyun struct nouveau_fence *fence;
1159*4882a593Smuzhiyun struct nv04_display *dispnv04 = nv04_display(dev);
1160*4882a593Smuzhiyun struct nvif_push *push;
1161*4882a593Smuzhiyun int head = nouveau_crtc(crtc)->index;
1162*4882a593Smuzhiyun int ret;
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun chan = drm->channel;
1165*4882a593Smuzhiyun if (!chan)
1166*4882a593Smuzhiyun return -ENODEV;
1167*4882a593Smuzhiyun cli = (void *)chan->user.client;
1168*4882a593Smuzhiyun push = chan->chan.push;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun s = kzalloc(sizeof(*s), GFP_KERNEL);
1171*4882a593Smuzhiyun if (!s)
1172*4882a593Smuzhiyun return -ENOMEM;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun if (new_bo != old_bo) {
1175*4882a593Smuzhiyun ret = nouveau_bo_pin(new_bo, NOUVEAU_GEM_DOMAIN_VRAM, true);
1176*4882a593Smuzhiyun if (ret)
1177*4882a593Smuzhiyun goto fail_free;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun mutex_lock(&cli->mutex);
1181*4882a593Smuzhiyun ret = ttm_bo_reserve(&new_bo->bo, true, false, NULL);
1182*4882a593Smuzhiyun if (ret)
1183*4882a593Smuzhiyun goto fail_unpin;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* synchronise rendering channel with the kernel's channel */
1186*4882a593Smuzhiyun ret = nouveau_fence_sync(new_bo, chan, false, true);
1187*4882a593Smuzhiyun if (ret) {
1188*4882a593Smuzhiyun ttm_bo_unreserve(&new_bo->bo);
1189*4882a593Smuzhiyun goto fail_unpin;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun if (new_bo != old_bo) {
1193*4882a593Smuzhiyun ttm_bo_unreserve(&new_bo->bo);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun ret = ttm_bo_reserve(&old_bo->bo, true, false, NULL);
1196*4882a593Smuzhiyun if (ret)
1197*4882a593Smuzhiyun goto fail_unpin;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* Initialize a page flip struct */
1201*4882a593Smuzhiyun *s = (struct nv04_page_flip_state)
1202*4882a593Smuzhiyun { { }, event, crtc, fb->format->cpp[0] * 8, fb->pitches[0],
1203*4882a593Smuzhiyun new_bo->offset };
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* Keep vblanks on during flip, for the target crtc of this flip */
1206*4882a593Smuzhiyun drm_crtc_vblank_get(crtc);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* Emit a page flip */
1209*4882a593Smuzhiyun if (swap_interval) {
1210*4882a593Smuzhiyun ret = PUSH_WAIT(push, 8);
1211*4882a593Smuzhiyun if (ret)
1212*4882a593Smuzhiyun goto fail_unreserve;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun PUSH_NVSQ(push, NV05F, 0x012c, 0);
1215*4882a593Smuzhiyun PUSH_NVSQ(push, NV05F, 0x0134, head);
1216*4882a593Smuzhiyun PUSH_NVSQ(push, NV05F, 0x0100, 0);
1217*4882a593Smuzhiyun PUSH_NVSQ(push, NV05F, 0x0130, 0);
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun nouveau_bo_ref(new_bo, &dispnv04->image[head]);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun ret = nv04_page_flip_emit(chan, old_bo, new_bo, s, &fence);
1223*4882a593Smuzhiyun if (ret)
1224*4882a593Smuzhiyun goto fail_unreserve;
1225*4882a593Smuzhiyun mutex_unlock(&cli->mutex);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* Update the crtc struct and cleanup */
1228*4882a593Smuzhiyun crtc->primary->fb = fb;
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun nouveau_bo_fence(old_bo, fence, false);
1231*4882a593Smuzhiyun ttm_bo_unreserve(&old_bo->bo);
1232*4882a593Smuzhiyun if (old_bo != new_bo)
1233*4882a593Smuzhiyun nouveau_bo_unpin(old_bo);
1234*4882a593Smuzhiyun nouveau_fence_unref(&fence);
1235*4882a593Smuzhiyun return 0;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun fail_unreserve:
1238*4882a593Smuzhiyun drm_crtc_vblank_put(crtc);
1239*4882a593Smuzhiyun ttm_bo_unreserve(&old_bo->bo);
1240*4882a593Smuzhiyun fail_unpin:
1241*4882a593Smuzhiyun mutex_unlock(&cli->mutex);
1242*4882a593Smuzhiyun if (old_bo != new_bo)
1243*4882a593Smuzhiyun nouveau_bo_unpin(new_bo);
1244*4882a593Smuzhiyun fail_free:
1245*4882a593Smuzhiyun kfree(s);
1246*4882a593Smuzhiyun return ret;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun static const struct drm_crtc_funcs nv04_crtc_funcs = {
1250*4882a593Smuzhiyun .cursor_set = nv04_crtc_cursor_set,
1251*4882a593Smuzhiyun .cursor_move = nv04_crtc_cursor_move,
1252*4882a593Smuzhiyun .gamma_set = nv_crtc_gamma_set,
1253*4882a593Smuzhiyun .set_config = drm_crtc_helper_set_config,
1254*4882a593Smuzhiyun .page_flip = nv04_crtc_page_flip,
1255*4882a593Smuzhiyun .destroy = nv_crtc_destroy,
1256*4882a593Smuzhiyun .enable_vblank = nouveau_display_vblank_enable,
1257*4882a593Smuzhiyun .disable_vblank = nouveau_display_vblank_disable,
1258*4882a593Smuzhiyun .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
1259*4882a593Smuzhiyun };
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs nv04_crtc_helper_funcs = {
1262*4882a593Smuzhiyun .dpms = nv_crtc_dpms,
1263*4882a593Smuzhiyun .prepare = nv_crtc_prepare,
1264*4882a593Smuzhiyun .commit = nv_crtc_commit,
1265*4882a593Smuzhiyun .mode_set = nv_crtc_mode_set,
1266*4882a593Smuzhiyun .mode_set_base = nv04_crtc_mode_set_base,
1267*4882a593Smuzhiyun .mode_set_base_atomic = nv04_crtc_mode_set_base_atomic,
1268*4882a593Smuzhiyun .disable = nv_crtc_disable,
1269*4882a593Smuzhiyun .get_scanout_position = nouveau_display_scanoutpos,
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun static const uint32_t modeset_formats[] = {
1273*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
1274*4882a593Smuzhiyun DRM_FORMAT_RGB565,
1275*4882a593Smuzhiyun DRM_FORMAT_XRGB1555,
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun static struct drm_plane *
create_primary_plane(struct drm_device * dev)1279*4882a593Smuzhiyun create_primary_plane(struct drm_device *dev)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun struct drm_plane *primary;
1282*4882a593Smuzhiyun int ret;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun primary = kzalloc(sizeof(*primary), GFP_KERNEL);
1285*4882a593Smuzhiyun if (primary == NULL) {
1286*4882a593Smuzhiyun DRM_DEBUG_KMS("Failed to allocate primary plane\n");
1287*4882a593Smuzhiyun return NULL;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /* possible_crtc's will be filled in later by crtc_init */
1291*4882a593Smuzhiyun ret = drm_universal_plane_init(dev, primary, 0,
1292*4882a593Smuzhiyun &drm_primary_helper_funcs,
1293*4882a593Smuzhiyun modeset_formats,
1294*4882a593Smuzhiyun ARRAY_SIZE(modeset_formats), NULL,
1295*4882a593Smuzhiyun DRM_PLANE_TYPE_PRIMARY, NULL);
1296*4882a593Smuzhiyun if (ret) {
1297*4882a593Smuzhiyun kfree(primary);
1298*4882a593Smuzhiyun primary = NULL;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun return primary;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
nv04_crtc_vblank_handler(struct nvif_notify * notify)1304*4882a593Smuzhiyun static int nv04_crtc_vblank_handler(struct nvif_notify *notify)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc =
1307*4882a593Smuzhiyun container_of(notify, struct nouveau_crtc, vblank);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun drm_crtc_handle_vblank(&nv_crtc->base);
1310*4882a593Smuzhiyun return NVIF_NOTIFY_KEEP;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun int
nv04_crtc_create(struct drm_device * dev,int crtc_num)1314*4882a593Smuzhiyun nv04_crtc_create(struct drm_device *dev, int crtc_num)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun struct nouveau_display *disp = nouveau_display(dev);
1317*4882a593Smuzhiyun struct nouveau_crtc *nv_crtc;
1318*4882a593Smuzhiyun int ret;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL);
1321*4882a593Smuzhiyun if (!nv_crtc)
1322*4882a593Smuzhiyun return -ENOMEM;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun nv_crtc->lut.depth = 0;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun nv_crtc->index = crtc_num;
1327*4882a593Smuzhiyun nv_crtc->last_dpms = NV_DPMS_CLEARED;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun nv_crtc->save = nv_crtc_save;
1330*4882a593Smuzhiyun nv_crtc->restore = nv_crtc_restore;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun drm_crtc_init_with_planes(dev, &nv_crtc->base,
1333*4882a593Smuzhiyun create_primary_plane(dev), NULL,
1334*4882a593Smuzhiyun &nv04_crtc_funcs, NULL);
1335*4882a593Smuzhiyun drm_crtc_helper_add(&nv_crtc->base, &nv04_crtc_helper_funcs);
1336*4882a593Smuzhiyun drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun ret = nouveau_bo_new(&nouveau_drm(dev)->client, 64*64*4, 0x100,
1339*4882a593Smuzhiyun NOUVEAU_GEM_DOMAIN_VRAM, 0, 0x0000, NULL, NULL,
1340*4882a593Smuzhiyun &nv_crtc->cursor.nvbo);
1341*4882a593Smuzhiyun if (!ret) {
1342*4882a593Smuzhiyun ret = nouveau_bo_pin(nv_crtc->cursor.nvbo,
1343*4882a593Smuzhiyun NOUVEAU_GEM_DOMAIN_VRAM, false);
1344*4882a593Smuzhiyun if (!ret) {
1345*4882a593Smuzhiyun ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
1346*4882a593Smuzhiyun if (ret)
1347*4882a593Smuzhiyun nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun if (ret)
1350*4882a593Smuzhiyun nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun nv04_cursor_init(nv_crtc);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun ret = nvif_notify_ctor(&disp->disp.object, "kmsVbl", nv04_crtc_vblank_handler,
1356*4882a593Smuzhiyun false, NV04_DISP_NTFY_VBLANK,
1357*4882a593Smuzhiyun &(struct nvif_notify_head_req_v0) {
1358*4882a593Smuzhiyun .head = nv_crtc->index,
1359*4882a593Smuzhiyun },
1360*4882a593Smuzhiyun sizeof(struct nvif_notify_head_req_v0),
1361*4882a593Smuzhiyun sizeof(struct nvif_notify_head_rep_v0),
1362*4882a593Smuzhiyun &nv_crtc->vblank);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun return ret;
1365*4882a593Smuzhiyun }
1366