1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 1993-2003 NVIDIA, Corporation
3*4882a593Smuzhiyun * Copyright 2007-2009 Stuart Bennett
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
19*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
20*4882a593Smuzhiyun * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21*4882a593Smuzhiyun * SOFTWARE.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "nouveau_drv.h"
25*4882a593Smuzhiyun #include "nouveau_reg.h"
26*4882a593Smuzhiyun #include "hw.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /****************************************************************************\
29*4882a593Smuzhiyun * *
30*4882a593Smuzhiyun * The video arbitration routines calculate some "magic" numbers. Fixes *
31*4882a593Smuzhiyun * the snow seen when accessing the framebuffer without it. *
32*4882a593Smuzhiyun * It just works (I hope). *
33*4882a593Smuzhiyun * *
34*4882a593Smuzhiyun \****************************************************************************/
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct nv_fifo_info {
37*4882a593Smuzhiyun int lwm;
38*4882a593Smuzhiyun int burst;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun struct nv_sim_state {
42*4882a593Smuzhiyun int pclk_khz;
43*4882a593Smuzhiyun int mclk_khz;
44*4882a593Smuzhiyun int nvclk_khz;
45*4882a593Smuzhiyun int bpp;
46*4882a593Smuzhiyun int mem_page_miss;
47*4882a593Smuzhiyun int mem_latency;
48*4882a593Smuzhiyun int memory_type;
49*4882a593Smuzhiyun int memory_width;
50*4882a593Smuzhiyun int two_heads;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static void
nv04_calc_arb(struct nv_fifo_info * fifo,struct nv_sim_state * arb)54*4882a593Smuzhiyun nv04_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun int pagemiss, cas, bpp;
57*4882a593Smuzhiyun int nvclks, mclks, crtpagemiss;
58*4882a593Smuzhiyun int found, mclk_extra, mclk_loop, cbs, m1, p1;
59*4882a593Smuzhiyun int mclk_freq, pclk_freq, nvclk_freq;
60*4882a593Smuzhiyun int us_m, us_n, us_p, crtc_drain_rate;
61*4882a593Smuzhiyun int cpm_us, us_crt, clwm;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun pclk_freq = arb->pclk_khz;
64*4882a593Smuzhiyun mclk_freq = arb->mclk_khz;
65*4882a593Smuzhiyun nvclk_freq = arb->nvclk_khz;
66*4882a593Smuzhiyun pagemiss = arb->mem_page_miss;
67*4882a593Smuzhiyun cas = arb->mem_latency;
68*4882a593Smuzhiyun bpp = arb->bpp;
69*4882a593Smuzhiyun cbs = 128;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun nvclks = 10;
72*4882a593Smuzhiyun mclks = 13 + cas;
73*4882a593Smuzhiyun mclk_extra = 3;
74*4882a593Smuzhiyun found = 0;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun while (!found) {
77*4882a593Smuzhiyun found = 1;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun mclk_loop = mclks + mclk_extra;
80*4882a593Smuzhiyun us_m = mclk_loop * 1000 * 1000 / mclk_freq;
81*4882a593Smuzhiyun us_n = nvclks * 1000 * 1000 / nvclk_freq;
82*4882a593Smuzhiyun us_p = nvclks * 1000 * 1000 / pclk_freq;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun crtc_drain_rate = pclk_freq * bpp / 8;
85*4882a593Smuzhiyun crtpagemiss = 2;
86*4882a593Smuzhiyun crtpagemiss += 1;
87*4882a593Smuzhiyun cpm_us = crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq;
88*4882a593Smuzhiyun us_crt = cpm_us + us_m + us_n + us_p;
89*4882a593Smuzhiyun clwm = us_crt * crtc_drain_rate / (1000 * 1000);
90*4882a593Smuzhiyun clwm++;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun m1 = clwm + cbs - 512;
93*4882a593Smuzhiyun p1 = m1 * pclk_freq / mclk_freq;
94*4882a593Smuzhiyun p1 = p1 * bpp / 8;
95*4882a593Smuzhiyun if ((p1 < m1 && m1 > 0) || clwm > 519) {
96*4882a593Smuzhiyun found = !mclk_extra;
97*4882a593Smuzhiyun mclk_extra--;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun if (clwm < 384)
100*4882a593Smuzhiyun clwm = 384;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun fifo->lwm = clwm;
103*4882a593Smuzhiyun fifo->burst = cbs;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static void
nv10_calc_arb(struct nv_fifo_info * fifo,struct nv_sim_state * arb)108*4882a593Smuzhiyun nv10_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun int fill_rate, drain_rate;
111*4882a593Smuzhiyun int pclks, nvclks, mclks, xclks;
112*4882a593Smuzhiyun int pclk_freq, nvclk_freq, mclk_freq;
113*4882a593Smuzhiyun int fill_lat, extra_lat;
114*4882a593Smuzhiyun int max_burst_o, max_burst_l;
115*4882a593Smuzhiyun int fifo_len, min_lwm, max_lwm;
116*4882a593Smuzhiyun const int burst_lat = 80; /* Maximum allowable latency due
117*4882a593Smuzhiyun * to the CRTC FIFO burst. (ns) */
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun pclk_freq = arb->pclk_khz;
120*4882a593Smuzhiyun nvclk_freq = arb->nvclk_khz;
121*4882a593Smuzhiyun mclk_freq = arb->mclk_khz;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun fill_rate = mclk_freq * arb->memory_width / 8; /* kB/s */
124*4882a593Smuzhiyun drain_rate = pclk_freq * arb->bpp / 8; /* kB/s */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun fifo_len = arb->two_heads ? 1536 : 1024; /* B */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Fixed FIFO refill latency. */
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun pclks = 4; /* lwm detect. */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun nvclks = 3 /* lwm -> sync. */
133*4882a593Smuzhiyun + 2 /* fbi bus cycles (1 req + 1 busy) */
134*4882a593Smuzhiyun + 1 /* 2 edge sync. may be very close to edge so
135*4882a593Smuzhiyun * just put one. */
136*4882a593Smuzhiyun + 1 /* fbi_d_rdv_n */
137*4882a593Smuzhiyun + 1 /* Fbi_d_rdata */
138*4882a593Smuzhiyun + 1; /* crtfifo load */
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun mclks = 1 /* 2 edge sync. may be very close to edge so
141*4882a593Smuzhiyun * just put one. */
142*4882a593Smuzhiyun + 1 /* arb_hp_req */
143*4882a593Smuzhiyun + 5 /* tiling pipeline */
144*4882a593Smuzhiyun + 2 /* latency fifo */
145*4882a593Smuzhiyun + 2 /* memory request to fbio block */
146*4882a593Smuzhiyun + 7; /* data returned from fbio block */
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Need to accumulate 256 bits for read */
149*4882a593Smuzhiyun mclks += (arb->memory_type == 0 ? 2 : 1)
150*4882a593Smuzhiyun * arb->memory_width / 32;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun fill_lat = mclks * 1000 * 1000 / mclk_freq /* minimum mclk latency */
153*4882a593Smuzhiyun + nvclks * 1000 * 1000 / nvclk_freq /* nvclk latency */
154*4882a593Smuzhiyun + pclks * 1000 * 1000 / pclk_freq; /* pclk latency */
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Conditional FIFO refill latency. */
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun xclks = 2 * arb->mem_page_miss + mclks /* Extra latency due to
159*4882a593Smuzhiyun * the overlay. */
160*4882a593Smuzhiyun + 2 * arb->mem_page_miss /* Extra pagemiss latency. */
161*4882a593Smuzhiyun + (arb->bpp == 32 ? 8 : 4); /* Margin of error. */
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun extra_lat = xclks * 1000 * 1000 / mclk_freq;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (arb->two_heads)
166*4882a593Smuzhiyun /* Account for another CRTC. */
167*4882a593Smuzhiyun extra_lat += fill_lat + extra_lat + burst_lat;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* FIFO burst */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Max burst not leading to overflows. */
172*4882a593Smuzhiyun max_burst_o = (1 + fifo_len - extra_lat * drain_rate / (1000 * 1000))
173*4882a593Smuzhiyun * (fill_rate / 1000) / ((fill_rate - drain_rate) / 1000);
174*4882a593Smuzhiyun fifo->burst = min(max_burst_o, 1024);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Max burst value with an acceptable latency. */
177*4882a593Smuzhiyun max_burst_l = burst_lat * fill_rate / (1000 * 1000);
178*4882a593Smuzhiyun fifo->burst = min(max_burst_l, fifo->burst);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun fifo->burst = rounddown_pow_of_two(fifo->burst);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* FIFO low watermark */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun min_lwm = (fill_lat + extra_lat) * drain_rate / (1000 * 1000) + 1;
185*4882a593Smuzhiyun max_lwm = fifo_len - fifo->burst
186*4882a593Smuzhiyun + fill_lat * drain_rate / (1000 * 1000)
187*4882a593Smuzhiyun + fifo->burst * drain_rate / fill_rate;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun fifo->lwm = min_lwm + 10 * (max_lwm - min_lwm) / 100; /* Empirical. */
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static void
nv04_update_arb(struct drm_device * dev,int VClk,int bpp,int * burst,int * lwm)193*4882a593Smuzhiyun nv04_update_arb(struct drm_device *dev, int VClk, int bpp,
194*4882a593Smuzhiyun int *burst, int *lwm)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
197*4882a593Smuzhiyun struct nvif_object *device = &nouveau_drm(dev)->client.device.object;
198*4882a593Smuzhiyun struct nv_fifo_info fifo_data;
199*4882a593Smuzhiyun struct nv_sim_state sim_data;
200*4882a593Smuzhiyun int MClk = nouveau_hw_get_clock(dev, PLL_MEMORY);
201*4882a593Smuzhiyun int NVClk = nouveau_hw_get_clock(dev, PLL_CORE);
202*4882a593Smuzhiyun uint32_t cfg1 = nvif_rd32(device, NV04_PFB_CFG1);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun sim_data.pclk_khz = VClk;
205*4882a593Smuzhiyun sim_data.mclk_khz = MClk;
206*4882a593Smuzhiyun sim_data.nvclk_khz = NVClk;
207*4882a593Smuzhiyun sim_data.bpp = bpp;
208*4882a593Smuzhiyun sim_data.two_heads = nv_two_heads(dev);
209*4882a593Smuzhiyun if ((dev->pdev->device & 0xffff) == 0x01a0 /*CHIPSET_NFORCE*/ ||
210*4882a593Smuzhiyun (dev->pdev->device & 0xffff) == 0x01f0 /*CHIPSET_NFORCE2*/) {
211*4882a593Smuzhiyun uint32_t type;
212*4882a593Smuzhiyun int domain = pci_domain_nr(dev->pdev->bus);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun pci_read_config_dword(pci_get_domain_bus_and_slot(domain, 0, 1),
215*4882a593Smuzhiyun 0x7c, &type);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun sim_data.memory_type = (type >> 12) & 1;
218*4882a593Smuzhiyun sim_data.memory_width = 64;
219*4882a593Smuzhiyun sim_data.mem_latency = 3;
220*4882a593Smuzhiyun sim_data.mem_page_miss = 10;
221*4882a593Smuzhiyun } else {
222*4882a593Smuzhiyun sim_data.memory_type = nvif_rd32(device, NV04_PFB_CFG0) & 0x1;
223*4882a593Smuzhiyun sim_data.memory_width = (nvif_rd32(device, NV_PEXTDEV_BOOT_0) & 0x10) ? 128 : 64;
224*4882a593Smuzhiyun sim_data.mem_latency = cfg1 & 0xf;
225*4882a593Smuzhiyun sim_data.mem_page_miss = ((cfg1 >> 4) & 0xf) + ((cfg1 >> 31) & 0x1);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (drm->client.device.info.family == NV_DEVICE_INFO_V0_TNT)
229*4882a593Smuzhiyun nv04_calc_arb(&fifo_data, &sim_data);
230*4882a593Smuzhiyun else
231*4882a593Smuzhiyun nv10_calc_arb(&fifo_data, &sim_data);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun *burst = ilog2(fifo_data.burst >> 4);
234*4882a593Smuzhiyun *lwm = fifo_data.lwm >> 3;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static void
nv20_update_arb(int * burst,int * lwm)238*4882a593Smuzhiyun nv20_update_arb(int *burst, int *lwm)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun unsigned int fifo_size, burst_size, graphics_lwm;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun fifo_size = 2048;
243*4882a593Smuzhiyun burst_size = 512;
244*4882a593Smuzhiyun graphics_lwm = fifo_size - burst_size;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun *burst = ilog2(burst_size >> 5);
247*4882a593Smuzhiyun *lwm = graphics_lwm >> 3;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun void
nouveau_calc_arb(struct drm_device * dev,int vclk,int bpp,int * burst,int * lwm)251*4882a593Smuzhiyun nouveau_calc_arb(struct drm_device *dev, int vclk, int bpp, int *burst, int *lwm)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct nouveau_drm *drm = nouveau_drm(dev);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (drm->client.device.info.family < NV_DEVICE_INFO_V0_KELVIN)
256*4882a593Smuzhiyun nv04_update_arb(dev, vclk, bpp, burst, lwm);
257*4882a593Smuzhiyun else if ((dev->pdev->device & 0xfff0) == 0x0240 /*CHIPSET_C51*/ ||
258*4882a593Smuzhiyun (dev->pdev->device & 0xfff0) == 0x03d0 /*CHIPSET_C512*/) {
259*4882a593Smuzhiyun *burst = 128;
260*4882a593Smuzhiyun *lwm = 0x0480;
261*4882a593Smuzhiyun } else
262*4882a593Smuzhiyun nv20_update_arb(burst, lwm);
263*4882a593Smuzhiyun }
264