xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/mxsfb/mxsfb_kms.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 Marek Vasut <marex@denx.de>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This code is based on drivers/video/fbdev/mxsfb.c :
6*4882a593Smuzhiyun  * Copyright (C) 2010 Juergen Beisert, Pengutronix
7*4882a593Smuzhiyun  * Copyright (C) 2008-2009 Freescale Semiconductor, Inc. All Rights Reserved.
8*4882a593Smuzhiyun  * Copyright (C) 2008 Embedded Alley Solutions, Inc All Rights Reserved.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <drm/drm_atomic.h>
18*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_bridge.h>
20*4882a593Smuzhiyun #include <drm/drm_crtc.h>
21*4882a593Smuzhiyun #include <drm/drm_encoder.h>
22*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
24*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
26*4882a593Smuzhiyun #include <drm/drm_plane.h>
27*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_vblank.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "mxsfb_drv.h"
31*4882a593Smuzhiyun #include "mxsfb_regs.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* 1 second delay should be plenty of time for block reset */
34*4882a593Smuzhiyun #define RESET_TIMEOUT		1000000
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
37*4882a593Smuzhiyun  * CRTC
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun 
set_hsync_pulse_width(struct mxsfb_drm_private * mxsfb,u32 val)40*4882a593Smuzhiyun static u32 set_hsync_pulse_width(struct mxsfb_drm_private *mxsfb, u32 val)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	return (val & mxsfb->devdata->hs_wdth_mask) <<
43*4882a593Smuzhiyun 		mxsfb->devdata->hs_wdth_shift;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * Setup the MXSFB registers for decoding the pixels out of the framebuffer and
48*4882a593Smuzhiyun  * outputting them on the bus.
49*4882a593Smuzhiyun  */
mxsfb_set_formats(struct mxsfb_drm_private * mxsfb)50*4882a593Smuzhiyun static void mxsfb_set_formats(struct mxsfb_drm_private *mxsfb)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct drm_device *drm = mxsfb->drm;
53*4882a593Smuzhiyun 	const u32 format = mxsfb->crtc.primary->state->fb->format->format;
54*4882a593Smuzhiyun 	u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
55*4882a593Smuzhiyun 	u32 ctrl, ctrl1;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if (mxsfb->connector->display_info.num_bus_formats)
58*4882a593Smuzhiyun 		bus_format = mxsfb->connector->display_info.bus_formats[0];
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	DRM_DEV_DEBUG_DRIVER(drm->dev, "Using bus_format: 0x%08X\n",
61*4882a593Smuzhiyun 			     bus_format);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	ctrl = CTRL_BYPASS_COUNT | CTRL_MASTER;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* CTRL1 contains IRQ config and status bits, preserve those. */
66*4882a593Smuzhiyun 	ctrl1 = readl(mxsfb->base + LCDC_CTRL1);
67*4882a593Smuzhiyun 	ctrl1 &= CTRL1_CUR_FRAME_DONE_IRQ_EN | CTRL1_CUR_FRAME_DONE_IRQ;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	switch (format) {
70*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
71*4882a593Smuzhiyun 		dev_dbg(drm->dev, "Setting up RGB565 mode\n");
72*4882a593Smuzhiyun 		ctrl |= CTRL_WORD_LENGTH_16;
73*4882a593Smuzhiyun 		ctrl1 |= CTRL1_SET_BYTE_PACKAGING(0xf);
74*4882a593Smuzhiyun 		break;
75*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
76*4882a593Smuzhiyun 		dev_dbg(drm->dev, "Setting up XRGB8888 mode\n");
77*4882a593Smuzhiyun 		ctrl |= CTRL_WORD_LENGTH_24;
78*4882a593Smuzhiyun 		/* Do not use packed pixels = one pixel per word instead. */
79*4882a593Smuzhiyun 		ctrl1 |= CTRL1_SET_BYTE_PACKAGING(0x7);
80*4882a593Smuzhiyun 		break;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	switch (bus_format) {
84*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB565_1X16:
85*4882a593Smuzhiyun 		ctrl |= CTRL_BUS_WIDTH_16;
86*4882a593Smuzhiyun 		break;
87*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X18:
88*4882a593Smuzhiyun 		ctrl |= CTRL_BUS_WIDTH_18;
89*4882a593Smuzhiyun 		break;
90*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X24:
91*4882a593Smuzhiyun 		ctrl |= CTRL_BUS_WIDTH_24;
92*4882a593Smuzhiyun 		break;
93*4882a593Smuzhiyun 	default:
94*4882a593Smuzhiyun 		dev_err(drm->dev, "Unknown media bus format %d\n", bus_format);
95*4882a593Smuzhiyun 		break;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	writel(ctrl1, mxsfb->base + LCDC_CTRL1);
99*4882a593Smuzhiyun 	writel(ctrl, mxsfb->base + LCDC_CTRL);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
mxsfb_enable_controller(struct mxsfb_drm_private * mxsfb)102*4882a593Smuzhiyun static void mxsfb_enable_controller(struct mxsfb_drm_private *mxsfb)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	u32 reg;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (mxsfb->clk_disp_axi)
107*4882a593Smuzhiyun 		clk_prepare_enable(mxsfb->clk_disp_axi);
108*4882a593Smuzhiyun 	clk_prepare_enable(mxsfb->clk);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Increase number of outstanding requests on all supported IPs */
111*4882a593Smuzhiyun 	if (mxsfb->devdata->has_ctrl2) {
112*4882a593Smuzhiyun 		reg = readl(mxsfb->base + LCDC_V4_CTRL2);
113*4882a593Smuzhiyun 		reg &= ~CTRL2_SET_OUTSTANDING_REQS_MASK;
114*4882a593Smuzhiyun 		reg |= CTRL2_SET_OUTSTANDING_REQS_16;
115*4882a593Smuzhiyun 		writel(reg, mxsfb->base + LCDC_V4_CTRL2);
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* If it was disabled, re-enable the mode again */
119*4882a593Smuzhiyun 	writel(CTRL_DOTCLK_MODE, mxsfb->base + LCDC_CTRL + REG_SET);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Enable the SYNC signals first, then the DMA engine */
122*4882a593Smuzhiyun 	reg = readl(mxsfb->base + LCDC_VDCTRL4);
123*4882a593Smuzhiyun 	reg |= VDCTRL4_SYNC_SIGNALS_ON;
124*4882a593Smuzhiyun 	writel(reg, mxsfb->base + LCDC_VDCTRL4);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/*
127*4882a593Smuzhiyun 	 * Enable recovery on underflow.
128*4882a593Smuzhiyun 	 *
129*4882a593Smuzhiyun 	 * There is some sort of corner case behavior of the controller,
130*4882a593Smuzhiyun 	 * which could rarely be triggered at least on i.MX6SX connected
131*4882a593Smuzhiyun 	 * to 800x480 DPI panel and i.MX8MM connected to DPI->DSI->LVDS
132*4882a593Smuzhiyun 	 * bridged 1920x1080 panel (and likely on other setups too), where
133*4882a593Smuzhiyun 	 * the image on the panel shifts to the right and wraps around.
134*4882a593Smuzhiyun 	 * This happens either when the controller is enabled on boot or
135*4882a593Smuzhiyun 	 * even later during run time. The condition does not correct
136*4882a593Smuzhiyun 	 * itself automatically, i.e. the display image remains shifted.
137*4882a593Smuzhiyun 	 *
138*4882a593Smuzhiyun 	 * It seems this problem is known and is due to sporadic underflows
139*4882a593Smuzhiyun 	 * of the LCDIF FIFO. While the LCDIF IP does have underflow/overflow
140*4882a593Smuzhiyun 	 * IRQs, neither of the IRQs trigger and neither IRQ status bit is
141*4882a593Smuzhiyun 	 * asserted when this condition occurs.
142*4882a593Smuzhiyun 	 *
143*4882a593Smuzhiyun 	 * All known revisions of the LCDIF IP have CTRL1 RECOVER_ON_UNDERFLOW
144*4882a593Smuzhiyun 	 * bit, which is described in the reference manual since i.MX23 as
145*4882a593Smuzhiyun 	 * "
146*4882a593Smuzhiyun 	 *   Set this bit to enable the LCDIF block to recover in the next
147*4882a593Smuzhiyun 	 *   field/frame if there was an underflow in the current field/frame.
148*4882a593Smuzhiyun 	 * "
149*4882a593Smuzhiyun 	 * Enable this bit to mitigate the sporadic underflows.
150*4882a593Smuzhiyun 	 */
151*4882a593Smuzhiyun 	reg = readl(mxsfb->base + LCDC_CTRL1);
152*4882a593Smuzhiyun 	reg |= CTRL1_RECOVER_ON_UNDERFLOW;
153*4882a593Smuzhiyun 	writel(reg, mxsfb->base + LCDC_CTRL1);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	writel(CTRL_RUN, mxsfb->base + LCDC_CTRL + REG_SET);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
mxsfb_disable_controller(struct mxsfb_drm_private * mxsfb)158*4882a593Smuzhiyun static void mxsfb_disable_controller(struct mxsfb_drm_private *mxsfb)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	u32 reg;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/*
163*4882a593Smuzhiyun 	 * Even if we disable the controller here, it will still continue
164*4882a593Smuzhiyun 	 * until its FIFOs are running out of data
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	writel(CTRL_DOTCLK_MODE, mxsfb->base + LCDC_CTRL + REG_CLR);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	readl_poll_timeout(mxsfb->base + LCDC_CTRL, reg, !(reg & CTRL_RUN),
169*4882a593Smuzhiyun 			   0, 1000);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	reg = readl(mxsfb->base + LCDC_VDCTRL4);
172*4882a593Smuzhiyun 	reg &= ~VDCTRL4_SYNC_SIGNALS_ON;
173*4882a593Smuzhiyun 	writel(reg, mxsfb->base + LCDC_VDCTRL4);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	clk_disable_unprepare(mxsfb->clk);
176*4882a593Smuzhiyun 	if (mxsfb->clk_disp_axi)
177*4882a593Smuzhiyun 		clk_disable_unprepare(mxsfb->clk_disp_axi);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun  * Clear the bit and poll it cleared.  This is usually called with
182*4882a593Smuzhiyun  * a reset address and mask being either SFTRST(bit 31) or CLKGATE
183*4882a593Smuzhiyun  * (bit 30).
184*4882a593Smuzhiyun  */
clear_poll_bit(void __iomem * addr,u32 mask)185*4882a593Smuzhiyun static int clear_poll_bit(void __iomem *addr, u32 mask)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	u32 reg;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	writel(mask, addr + REG_CLR);
190*4882a593Smuzhiyun 	return readl_poll_timeout(addr, reg, !(reg & mask), 0, RESET_TIMEOUT);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
mxsfb_reset_block(struct mxsfb_drm_private * mxsfb)193*4882a593Smuzhiyun static int mxsfb_reset_block(struct mxsfb_drm_private *mxsfb)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	int ret;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ret = clear_poll_bit(mxsfb->base + LCDC_CTRL, CTRL_SFTRST);
198*4882a593Smuzhiyun 	if (ret)
199*4882a593Smuzhiyun 		return ret;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	writel(CTRL_CLKGATE, mxsfb->base + LCDC_CTRL + REG_CLR);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	ret = clear_poll_bit(mxsfb->base + LCDC_CTRL, CTRL_SFTRST);
204*4882a593Smuzhiyun 	if (ret)
205*4882a593Smuzhiyun 		return ret;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return clear_poll_bit(mxsfb->base + LCDC_CTRL, CTRL_CLKGATE);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
mxsfb_get_fb_paddr(struct drm_plane * plane)210*4882a593Smuzhiyun static dma_addr_t mxsfb_get_fb_paddr(struct drm_plane *plane)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct drm_framebuffer *fb = plane->state->fb;
213*4882a593Smuzhiyun 	struct drm_gem_cma_object *gem;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (!fb)
216*4882a593Smuzhiyun 		return 0;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	gem = drm_fb_cma_get_gem_obj(fb, 0);
219*4882a593Smuzhiyun 	if (!gem)
220*4882a593Smuzhiyun 		return 0;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return gem->paddr;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
mxsfb_crtc_mode_set_nofb(struct mxsfb_drm_private * mxsfb)225*4882a593Smuzhiyun static void mxsfb_crtc_mode_set_nofb(struct mxsfb_drm_private *mxsfb)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct drm_device *drm = mxsfb->crtc.dev;
228*4882a593Smuzhiyun 	struct drm_display_mode *m = &mxsfb->crtc.state->adjusted_mode;
229*4882a593Smuzhiyun 	u32 bus_flags = mxsfb->connector->display_info.bus_flags;
230*4882a593Smuzhiyun 	u32 vdctrl0, vsync_pulse_len, hsync_pulse_len;
231*4882a593Smuzhiyun 	int err;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/*
234*4882a593Smuzhiyun 	 * It seems, you can't re-program the controller if it is still
235*4882a593Smuzhiyun 	 * running. This may lead to shifted pictures (FIFO issue?), so
236*4882a593Smuzhiyun 	 * first stop the controller and drain its FIFOs.
237*4882a593Smuzhiyun 	 */
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Mandatory eLCDIF reset as per the Reference Manual */
240*4882a593Smuzhiyun 	err = mxsfb_reset_block(mxsfb);
241*4882a593Smuzhiyun 	if (err)
242*4882a593Smuzhiyun 		return;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* Clear the FIFOs */
245*4882a593Smuzhiyun 	writel(CTRL1_FIFO_CLEAR, mxsfb->base + LCDC_CTRL1 + REG_SET);
246*4882a593Smuzhiyun 	readl(mxsfb->base + LCDC_CTRL1);
247*4882a593Smuzhiyun 	writel(CTRL1_FIFO_CLEAR, mxsfb->base + LCDC_CTRL1 + REG_CLR);
248*4882a593Smuzhiyun 	readl(mxsfb->base + LCDC_CTRL1);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (mxsfb->devdata->has_overlay)
251*4882a593Smuzhiyun 		writel(0, mxsfb->base + LCDC_AS_CTRL);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	mxsfb_set_formats(mxsfb);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	clk_set_rate(mxsfb->clk, m->crtc_clock * 1000);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (mxsfb->bridge && mxsfb->bridge->timings)
258*4882a593Smuzhiyun 		bus_flags = mxsfb->bridge->timings->input_bus_flags;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	DRM_DEV_DEBUG_DRIVER(drm->dev, "Pixel clock: %dkHz (actual: %dkHz)\n",
261*4882a593Smuzhiyun 			     m->crtc_clock,
262*4882a593Smuzhiyun 			     (int)(clk_get_rate(mxsfb->clk) / 1000));
263*4882a593Smuzhiyun 	DRM_DEV_DEBUG_DRIVER(drm->dev, "Connector bus_flags: 0x%08X\n",
264*4882a593Smuzhiyun 			     bus_flags);
265*4882a593Smuzhiyun 	DRM_DEV_DEBUG_DRIVER(drm->dev, "Mode flags: 0x%08X\n", m->flags);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	writel(TRANSFER_COUNT_SET_VCOUNT(m->crtc_vdisplay) |
268*4882a593Smuzhiyun 	       TRANSFER_COUNT_SET_HCOUNT(m->crtc_hdisplay),
269*4882a593Smuzhiyun 	       mxsfb->base + mxsfb->devdata->transfer_count);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	vsync_pulse_len = m->crtc_vsync_end - m->crtc_vsync_start;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	vdctrl0 = VDCTRL0_ENABLE_PRESENT |	/* Always in DOTCLOCK mode */
274*4882a593Smuzhiyun 		  VDCTRL0_VSYNC_PERIOD_UNIT |
275*4882a593Smuzhiyun 		  VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
276*4882a593Smuzhiyun 		  VDCTRL0_SET_VSYNC_PULSE_WIDTH(vsync_pulse_len);
277*4882a593Smuzhiyun 	if (m->flags & DRM_MODE_FLAG_PHSYNC)
278*4882a593Smuzhiyun 		vdctrl0 |= VDCTRL0_HSYNC_ACT_HIGH;
279*4882a593Smuzhiyun 	if (m->flags & DRM_MODE_FLAG_PVSYNC)
280*4882a593Smuzhiyun 		vdctrl0 |= VDCTRL0_VSYNC_ACT_HIGH;
281*4882a593Smuzhiyun 	/* Make sure Data Enable is high active by default */
282*4882a593Smuzhiyun 	if (!(bus_flags & DRM_BUS_FLAG_DE_LOW))
283*4882a593Smuzhiyun 		vdctrl0 |= VDCTRL0_ENABLE_ACT_HIGH;
284*4882a593Smuzhiyun 	/*
285*4882a593Smuzhiyun 	 * DRM_BUS_FLAG_PIXDATA_DRIVE_ defines are controller centric,
286*4882a593Smuzhiyun 	 * controllers VDCTRL0_DOTCLK is display centric.
287*4882a593Smuzhiyun 	 * Drive on positive edge       -> display samples on falling edge
288*4882a593Smuzhiyun 	 * DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE -> VDCTRL0_DOTCLK_ACT_FALLING
289*4882a593Smuzhiyun 	 */
290*4882a593Smuzhiyun 	if (bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE)
291*4882a593Smuzhiyun 		vdctrl0 |= VDCTRL0_DOTCLK_ACT_FALLING;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	writel(vdctrl0, mxsfb->base + LCDC_VDCTRL0);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* Frame length in lines. */
296*4882a593Smuzhiyun 	writel(m->crtc_vtotal, mxsfb->base + LCDC_VDCTRL1);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Line length in units of clocks or pixels. */
299*4882a593Smuzhiyun 	hsync_pulse_len = m->crtc_hsync_end - m->crtc_hsync_start;
300*4882a593Smuzhiyun 	writel(set_hsync_pulse_width(mxsfb, hsync_pulse_len) |
301*4882a593Smuzhiyun 	       VDCTRL2_SET_HSYNC_PERIOD(m->crtc_htotal),
302*4882a593Smuzhiyun 	       mxsfb->base + LCDC_VDCTRL2);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	writel(SET_HOR_WAIT_CNT(m->crtc_htotal - m->crtc_hsync_start) |
305*4882a593Smuzhiyun 	       SET_VERT_WAIT_CNT(m->crtc_vtotal - m->crtc_vsync_start),
306*4882a593Smuzhiyun 	       mxsfb->base + LCDC_VDCTRL3);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	writel(SET_DOTCLK_H_VALID_DATA_CNT(m->hdisplay),
309*4882a593Smuzhiyun 	       mxsfb->base + LCDC_VDCTRL4);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
mxsfb_crtc_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * state)312*4882a593Smuzhiyun static int mxsfb_crtc_atomic_check(struct drm_crtc *crtc,
313*4882a593Smuzhiyun 				   struct drm_crtc_state *state)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	bool has_primary = state->plane_mask &
316*4882a593Smuzhiyun 			   drm_plane_mask(crtc->primary);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* The primary plane has to be enabled when the CRTC is active. */
319*4882a593Smuzhiyun 	if (state->active && !has_primary)
320*4882a593Smuzhiyun 		return -EINVAL;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* TODO: Is this needed ? */
323*4882a593Smuzhiyun 	return drm_atomic_add_affected_planes(state->state, crtc);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
mxsfb_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * old_state)326*4882a593Smuzhiyun static void mxsfb_crtc_atomic_flush(struct drm_crtc *crtc,
327*4882a593Smuzhiyun 				    struct drm_crtc_state *old_state)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	struct drm_pending_vblank_event *event;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	event = crtc->state->event;
332*4882a593Smuzhiyun 	crtc->state->event = NULL;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (!event)
335*4882a593Smuzhiyun 		return;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	spin_lock_irq(&crtc->dev->event_lock);
338*4882a593Smuzhiyun 	if (drm_crtc_vblank_get(crtc) == 0)
339*4882a593Smuzhiyun 		drm_crtc_arm_vblank_event(crtc, event);
340*4882a593Smuzhiyun 	else
341*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(crtc, event);
342*4882a593Smuzhiyun 	spin_unlock_irq(&crtc->dev->event_lock);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
mxsfb_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)345*4882a593Smuzhiyun static void mxsfb_crtc_atomic_enable(struct drm_crtc *crtc,
346*4882a593Smuzhiyun 				     struct drm_crtc_state *old_state)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct mxsfb_drm_private *mxsfb = to_mxsfb_drm_private(crtc->dev);
349*4882a593Smuzhiyun 	struct drm_device *drm = mxsfb->drm;
350*4882a593Smuzhiyun 	dma_addr_t paddr;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	pm_runtime_get_sync(drm->dev);
353*4882a593Smuzhiyun 	mxsfb_enable_axi_clk(mxsfb);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	drm_crtc_vblank_on(crtc);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	mxsfb_crtc_mode_set_nofb(mxsfb);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	/* Write cur_buf as well to avoid an initial corrupt frame */
360*4882a593Smuzhiyun 	paddr = mxsfb_get_fb_paddr(crtc->primary);
361*4882a593Smuzhiyun 	if (paddr) {
362*4882a593Smuzhiyun 		writel(paddr, mxsfb->base + mxsfb->devdata->cur_buf);
363*4882a593Smuzhiyun 		writel(paddr, mxsfb->base + mxsfb->devdata->next_buf);
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	mxsfb_enable_controller(mxsfb);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
mxsfb_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)369*4882a593Smuzhiyun static void mxsfb_crtc_atomic_disable(struct drm_crtc *crtc,
370*4882a593Smuzhiyun 				      struct drm_crtc_state *old_state)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	struct mxsfb_drm_private *mxsfb = to_mxsfb_drm_private(crtc->dev);
373*4882a593Smuzhiyun 	struct drm_device *drm = mxsfb->drm;
374*4882a593Smuzhiyun 	struct drm_pending_vblank_event *event;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	mxsfb_disable_controller(mxsfb);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	spin_lock_irq(&drm->event_lock);
379*4882a593Smuzhiyun 	event = crtc->state->event;
380*4882a593Smuzhiyun 	if (event) {
381*4882a593Smuzhiyun 		crtc->state->event = NULL;
382*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(crtc, event);
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 	spin_unlock_irq(&drm->event_lock);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	drm_crtc_vblank_off(crtc);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	mxsfb_disable_axi_clk(mxsfb);
389*4882a593Smuzhiyun 	pm_runtime_put_sync(drm->dev);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
mxsfb_crtc_enable_vblank(struct drm_crtc * crtc)392*4882a593Smuzhiyun static int mxsfb_crtc_enable_vblank(struct drm_crtc *crtc)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	struct mxsfb_drm_private *mxsfb = to_mxsfb_drm_private(crtc->dev);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* Clear and enable VBLANK IRQ */
397*4882a593Smuzhiyun 	writel(CTRL1_CUR_FRAME_DONE_IRQ, mxsfb->base + LCDC_CTRL1 + REG_CLR);
398*4882a593Smuzhiyun 	writel(CTRL1_CUR_FRAME_DONE_IRQ_EN, mxsfb->base + LCDC_CTRL1 + REG_SET);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
mxsfb_crtc_disable_vblank(struct drm_crtc * crtc)403*4882a593Smuzhiyun static void mxsfb_crtc_disable_vblank(struct drm_crtc *crtc)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct mxsfb_drm_private *mxsfb = to_mxsfb_drm_private(crtc->dev);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	/* Disable and clear VBLANK IRQ */
408*4882a593Smuzhiyun 	writel(CTRL1_CUR_FRAME_DONE_IRQ_EN, mxsfb->base + LCDC_CTRL1 + REG_CLR);
409*4882a593Smuzhiyun 	writel(CTRL1_CUR_FRAME_DONE_IRQ, mxsfb->base + LCDC_CTRL1 + REG_CLR);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs mxsfb_crtc_helper_funcs = {
413*4882a593Smuzhiyun 	.atomic_check = mxsfb_crtc_atomic_check,
414*4882a593Smuzhiyun 	.atomic_flush = mxsfb_crtc_atomic_flush,
415*4882a593Smuzhiyun 	.atomic_enable = mxsfb_crtc_atomic_enable,
416*4882a593Smuzhiyun 	.atomic_disable = mxsfb_crtc_atomic_disable,
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static const struct drm_crtc_funcs mxsfb_crtc_funcs = {
420*4882a593Smuzhiyun 	.reset = drm_atomic_helper_crtc_reset,
421*4882a593Smuzhiyun 	.destroy = drm_crtc_cleanup,
422*4882a593Smuzhiyun 	.set_config = drm_atomic_helper_set_config,
423*4882a593Smuzhiyun 	.page_flip = drm_atomic_helper_page_flip,
424*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
425*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
426*4882a593Smuzhiyun 	.enable_vblank = mxsfb_crtc_enable_vblank,
427*4882a593Smuzhiyun 	.disable_vblank = mxsfb_crtc_disable_vblank,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
431*4882a593Smuzhiyun  * Encoder
432*4882a593Smuzhiyun  */
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static const struct drm_encoder_funcs mxsfb_encoder_funcs = {
435*4882a593Smuzhiyun 	.destroy = drm_encoder_cleanup,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
439*4882a593Smuzhiyun  * Planes
440*4882a593Smuzhiyun  */
441*4882a593Smuzhiyun 
mxsfb_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * plane_state)442*4882a593Smuzhiyun static int mxsfb_plane_atomic_check(struct drm_plane *plane,
443*4882a593Smuzhiyun 				    struct drm_plane_state *plane_state)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct mxsfb_drm_private *mxsfb = to_mxsfb_drm_private(plane->dev);
446*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_new_crtc_state(plane_state->state,
449*4882a593Smuzhiyun 						   &mxsfb->crtc);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	return drm_atomic_helper_check_plane_state(plane_state, crtc_state,
452*4882a593Smuzhiyun 						   DRM_PLANE_HELPER_NO_SCALING,
453*4882a593Smuzhiyun 						   DRM_PLANE_HELPER_NO_SCALING,
454*4882a593Smuzhiyun 						   false, true);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
mxsfb_plane_primary_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_pstate)457*4882a593Smuzhiyun static void mxsfb_plane_primary_atomic_update(struct drm_plane *plane,
458*4882a593Smuzhiyun 					      struct drm_plane_state *old_pstate)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct mxsfb_drm_private *mxsfb = to_mxsfb_drm_private(plane->dev);
461*4882a593Smuzhiyun 	dma_addr_t paddr;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	paddr = mxsfb_get_fb_paddr(plane);
464*4882a593Smuzhiyun 	if (paddr)
465*4882a593Smuzhiyun 		writel(paddr, mxsfb->base + mxsfb->devdata->next_buf);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
mxsfb_plane_overlay_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_pstate)468*4882a593Smuzhiyun static void mxsfb_plane_overlay_atomic_update(struct drm_plane *plane,
469*4882a593Smuzhiyun 					      struct drm_plane_state *old_pstate)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	struct mxsfb_drm_private *mxsfb = to_mxsfb_drm_private(plane->dev);
472*4882a593Smuzhiyun 	struct drm_plane_state *state = plane->state;
473*4882a593Smuzhiyun 	dma_addr_t paddr;
474*4882a593Smuzhiyun 	u32 ctrl;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	paddr = mxsfb_get_fb_paddr(plane);
477*4882a593Smuzhiyun 	if (!paddr) {
478*4882a593Smuzhiyun 		writel(0, mxsfb->base + LCDC_AS_CTRL);
479*4882a593Smuzhiyun 		return;
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/*
483*4882a593Smuzhiyun 	 * HACK: The hardware seems to output 64 bytes of data of unknown
484*4882a593Smuzhiyun 	 * origin, and then to proceed with the framebuffer. Until the reason
485*4882a593Smuzhiyun 	 * is understood, live with the 16 initial invalid pixels on the first
486*4882a593Smuzhiyun 	 * line and start 64 bytes within the framebuffer.
487*4882a593Smuzhiyun 	 */
488*4882a593Smuzhiyun 	paddr += 64;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	writel(paddr, mxsfb->base + LCDC_AS_NEXT_BUF);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/*
493*4882a593Smuzhiyun 	 * If the plane was previously disabled, write LCDC_AS_BUF as well to
494*4882a593Smuzhiyun 	 * provide the first buffer.
495*4882a593Smuzhiyun 	 */
496*4882a593Smuzhiyun 	if (!old_pstate->fb)
497*4882a593Smuzhiyun 		writel(paddr, mxsfb->base + LCDC_AS_BUF);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	ctrl = AS_CTRL_AS_ENABLE | AS_CTRL_ALPHA(255);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	switch (state->fb->format->format) {
502*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB4444:
503*4882a593Smuzhiyun 		ctrl |= AS_CTRL_FORMAT_RGB444 | AS_CTRL_ALPHA_CTRL_OVERRIDE;
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
506*4882a593Smuzhiyun 		ctrl |= AS_CTRL_FORMAT_ARGB4444 | AS_CTRL_ALPHA_CTRL_EMBEDDED;
507*4882a593Smuzhiyun 		break;
508*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
509*4882a593Smuzhiyun 		ctrl |= AS_CTRL_FORMAT_RGB555 | AS_CTRL_ALPHA_CTRL_OVERRIDE;
510*4882a593Smuzhiyun 		break;
511*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
512*4882a593Smuzhiyun 		ctrl |= AS_CTRL_FORMAT_ARGB1555 | AS_CTRL_ALPHA_CTRL_EMBEDDED;
513*4882a593Smuzhiyun 		break;
514*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
515*4882a593Smuzhiyun 		ctrl |= AS_CTRL_FORMAT_RGB565 | AS_CTRL_ALPHA_CTRL_OVERRIDE;
516*4882a593Smuzhiyun 		break;
517*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
518*4882a593Smuzhiyun 		ctrl |= AS_CTRL_FORMAT_RGB888 | AS_CTRL_ALPHA_CTRL_OVERRIDE;
519*4882a593Smuzhiyun 		break;
520*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
521*4882a593Smuzhiyun 		ctrl |= AS_CTRL_FORMAT_ARGB8888 | AS_CTRL_ALPHA_CTRL_EMBEDDED;
522*4882a593Smuzhiyun 		break;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	writel(ctrl, mxsfb->base + LCDC_AS_CTRL);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
mxsfb_format_mod_supported(struct drm_plane * plane,uint32_t format,uint64_t modifier)528*4882a593Smuzhiyun static bool mxsfb_format_mod_supported(struct drm_plane *plane,
529*4882a593Smuzhiyun 				       uint32_t format,
530*4882a593Smuzhiyun 				       uint64_t modifier)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	return modifier == DRM_FORMAT_MOD_LINEAR;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static const struct drm_plane_helper_funcs mxsfb_plane_primary_helper_funcs = {
536*4882a593Smuzhiyun 	.prepare_fb = drm_gem_fb_prepare_fb,
537*4882a593Smuzhiyun 	.atomic_check = mxsfb_plane_atomic_check,
538*4882a593Smuzhiyun 	.atomic_update = mxsfb_plane_primary_atomic_update,
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun static const struct drm_plane_helper_funcs mxsfb_plane_overlay_helper_funcs = {
542*4882a593Smuzhiyun 	.prepare_fb = drm_gem_fb_prepare_fb,
543*4882a593Smuzhiyun 	.atomic_check = mxsfb_plane_atomic_check,
544*4882a593Smuzhiyun 	.atomic_update = mxsfb_plane_overlay_atomic_update,
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun static const struct drm_plane_funcs mxsfb_plane_funcs = {
548*4882a593Smuzhiyun 	.format_mod_supported	= mxsfb_format_mod_supported,
549*4882a593Smuzhiyun 	.update_plane		= drm_atomic_helper_update_plane,
550*4882a593Smuzhiyun 	.disable_plane		= drm_atomic_helper_disable_plane,
551*4882a593Smuzhiyun 	.destroy		= drm_plane_cleanup,
552*4882a593Smuzhiyun 	.reset			= drm_atomic_helper_plane_reset,
553*4882a593Smuzhiyun 	.atomic_duplicate_state	= drm_atomic_helper_plane_duplicate_state,
554*4882a593Smuzhiyun 	.atomic_destroy_state	= drm_atomic_helper_plane_destroy_state,
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static const uint32_t mxsfb_primary_plane_formats[] = {
558*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
559*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun static const uint32_t mxsfb_overlay_plane_formats[] = {
563*4882a593Smuzhiyun 	DRM_FORMAT_XRGB4444,
564*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444,
565*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
566*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555,
567*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
568*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
569*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun static const uint64_t mxsfb_modifiers[] = {
573*4882a593Smuzhiyun 	DRM_FORMAT_MOD_LINEAR,
574*4882a593Smuzhiyun 	DRM_FORMAT_MOD_INVALID
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
578*4882a593Smuzhiyun  * Initialization
579*4882a593Smuzhiyun  */
580*4882a593Smuzhiyun 
mxsfb_kms_init(struct mxsfb_drm_private * mxsfb)581*4882a593Smuzhiyun int mxsfb_kms_init(struct mxsfb_drm_private *mxsfb)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct drm_encoder *encoder = &mxsfb->encoder;
584*4882a593Smuzhiyun 	struct drm_crtc *crtc = &mxsfb->crtc;
585*4882a593Smuzhiyun 	int ret;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	drm_plane_helper_add(&mxsfb->planes.primary,
588*4882a593Smuzhiyun 			     &mxsfb_plane_primary_helper_funcs);
589*4882a593Smuzhiyun 	ret = drm_universal_plane_init(mxsfb->drm, &mxsfb->planes.primary, 1,
590*4882a593Smuzhiyun 				       &mxsfb_plane_funcs,
591*4882a593Smuzhiyun 				       mxsfb_primary_plane_formats,
592*4882a593Smuzhiyun 				       ARRAY_SIZE(mxsfb_primary_plane_formats),
593*4882a593Smuzhiyun 				       mxsfb_modifiers, DRM_PLANE_TYPE_PRIMARY,
594*4882a593Smuzhiyun 				       NULL);
595*4882a593Smuzhiyun 	if (ret)
596*4882a593Smuzhiyun 		return ret;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	if (mxsfb->devdata->has_overlay) {
599*4882a593Smuzhiyun 		drm_plane_helper_add(&mxsfb->planes.overlay,
600*4882a593Smuzhiyun 				     &mxsfb_plane_overlay_helper_funcs);
601*4882a593Smuzhiyun 		ret = drm_universal_plane_init(mxsfb->drm,
602*4882a593Smuzhiyun 					       &mxsfb->planes.overlay, 1,
603*4882a593Smuzhiyun 					       &mxsfb_plane_funcs,
604*4882a593Smuzhiyun 					       mxsfb_overlay_plane_formats,
605*4882a593Smuzhiyun 					       ARRAY_SIZE(mxsfb_overlay_plane_formats),
606*4882a593Smuzhiyun 					       mxsfb_modifiers, DRM_PLANE_TYPE_OVERLAY,
607*4882a593Smuzhiyun 					       NULL);
608*4882a593Smuzhiyun 		if (ret)
609*4882a593Smuzhiyun 			return ret;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	drm_crtc_helper_add(crtc, &mxsfb_crtc_helper_funcs);
613*4882a593Smuzhiyun 	ret = drm_crtc_init_with_planes(mxsfb->drm, crtc,
614*4882a593Smuzhiyun 					&mxsfb->planes.primary, NULL,
615*4882a593Smuzhiyun 					&mxsfb_crtc_funcs, NULL);
616*4882a593Smuzhiyun 	if (ret)
617*4882a593Smuzhiyun 		return ret;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	encoder->possible_crtcs = drm_crtc_mask(crtc);
620*4882a593Smuzhiyun 	return drm_encoder_init(mxsfb->drm, encoder, &mxsfb_encoder_funcs,
621*4882a593Smuzhiyun 				DRM_MODE_ENCODER_NONE, NULL);
622*4882a593Smuzhiyun }
623