1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (C) 2013 Red Hat
5*4882a593Smuzhiyun * Author: Rob Clark <robdclark@gmail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef __MSM_DRV_H__
9*4882a593Smuzhiyun #define __MSM_DRV_H__
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/cpufreq.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/component.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/pm.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/list.h>
21*4882a593Smuzhiyun #include <linux/iommu.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun #include <linux/of_graph.h>
24*4882a593Smuzhiyun #include <linux/of_device.h>
25*4882a593Smuzhiyun #include <linux/sizes.h>
26*4882a593Smuzhiyun #include <linux/kthread.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <drm/drm_atomic.h>
29*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
30*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
31*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
32*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
33*4882a593Smuzhiyun #include <drm/msm_drm.h>
34*4882a593Smuzhiyun #include <drm/drm_gem.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct msm_kms;
37*4882a593Smuzhiyun struct msm_gpu;
38*4882a593Smuzhiyun struct msm_mmu;
39*4882a593Smuzhiyun struct msm_mdss;
40*4882a593Smuzhiyun struct msm_rd_state;
41*4882a593Smuzhiyun struct msm_perf_state;
42*4882a593Smuzhiyun struct msm_gem_submit;
43*4882a593Smuzhiyun struct msm_fence_context;
44*4882a593Smuzhiyun struct msm_gem_address_space;
45*4882a593Smuzhiyun struct msm_gem_vma;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define MAX_CRTCS 8
48*4882a593Smuzhiyun #define MAX_PLANES 20
49*4882a593Smuzhiyun #define MAX_ENCODERS 8
50*4882a593Smuzhiyun #define MAX_BRIDGES 8
51*4882a593Smuzhiyun #define MAX_CONNECTORS 8
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct msm_file_private {
56*4882a593Smuzhiyun rwlock_t queuelock;
57*4882a593Smuzhiyun struct list_head submitqueues;
58*4882a593Smuzhiyun int queueid;
59*4882a593Smuzhiyun struct msm_gem_address_space *aspace;
60*4882a593Smuzhiyun struct kref ref;
61*4882a593Smuzhiyun int seqno;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun enum msm_mdp_plane_property {
65*4882a593Smuzhiyun PLANE_PROP_ZPOS,
66*4882a593Smuzhiyun PLANE_PROP_ALPHA,
67*4882a593Smuzhiyun PLANE_PROP_PREMULTIPLIED,
68*4882a593Smuzhiyun PLANE_PROP_MAX_NUM
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define MSM_GPU_MAX_RINGS 4
72*4882a593Smuzhiyun #define MAX_H_TILES_PER_DISPLAY 2
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /**
75*4882a593Smuzhiyun * enum msm_display_caps - features/capabilities supported by displays
76*4882a593Smuzhiyun * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
77*4882a593Smuzhiyun * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
78*4882a593Smuzhiyun * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
79*4882a593Smuzhiyun * @MSM_DISPLAY_CAP_EDID: EDID supported
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun enum msm_display_caps {
82*4882a593Smuzhiyun MSM_DISPLAY_CAP_VID_MODE = BIT(0),
83*4882a593Smuzhiyun MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
84*4882a593Smuzhiyun MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
85*4882a593Smuzhiyun MSM_DISPLAY_CAP_EDID = BIT(3),
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /**
89*4882a593Smuzhiyun * enum msm_event_wait - type of HW events to wait for
90*4882a593Smuzhiyun * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
91*4882a593Smuzhiyun * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
92*4882a593Smuzhiyun * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun enum msm_event_wait {
95*4882a593Smuzhiyun MSM_ENC_COMMIT_DONE = 0,
96*4882a593Smuzhiyun MSM_ENC_TX_COMPLETE,
97*4882a593Smuzhiyun MSM_ENC_VBLANK,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /**
101*4882a593Smuzhiyun * struct msm_display_topology - defines a display topology pipeline
102*4882a593Smuzhiyun * @num_lm: number of layer mixers used
103*4882a593Smuzhiyun * @num_enc: number of compression encoder blocks used
104*4882a593Smuzhiyun * @num_intf: number of interfaces the panel is mounted on
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun struct msm_display_topology {
107*4882a593Smuzhiyun u32 num_lm;
108*4882a593Smuzhiyun u32 num_enc;
109*4882a593Smuzhiyun u32 num_intf;
110*4882a593Smuzhiyun u32 num_dspp;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /**
114*4882a593Smuzhiyun * struct msm_display_info - defines display properties
115*4882a593Smuzhiyun * @intf_type: DRM_MODE_ENCODER_ type
116*4882a593Smuzhiyun * @capabilities: Bitmask of display flags
117*4882a593Smuzhiyun * @num_of_h_tiles: Number of horizontal tiles in case of split interface
118*4882a593Smuzhiyun * @h_tile_instance: Controller instance used per tile. Number of elements is
119*4882a593Smuzhiyun * based on num_of_h_tiles
120*4882a593Smuzhiyun * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
121*4882a593Smuzhiyun * used instead of panel TE in cmd mode panels
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun struct msm_display_info {
124*4882a593Smuzhiyun int intf_type;
125*4882a593Smuzhiyun uint32_t capabilities;
126*4882a593Smuzhiyun uint32_t num_of_h_tiles;
127*4882a593Smuzhiyun uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
128*4882a593Smuzhiyun bool is_te_using_watchdog_timer;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Commit/Event thread specific structure */
132*4882a593Smuzhiyun struct msm_drm_thread {
133*4882a593Smuzhiyun struct drm_device *dev;
134*4882a593Smuzhiyun unsigned int crtc_id;
135*4882a593Smuzhiyun struct kthread_worker *worker;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct msm_drm_private {
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun struct drm_device *dev;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct msm_kms *kms;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* subordinate devices, if present: */
145*4882a593Smuzhiyun struct platform_device *gpu_pdev;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* top level MDSS wrapper device (for MDP5/DPU only) */
148*4882a593Smuzhiyun struct msm_mdss *mdss;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* possibly this should be in the kms component, but it is
151*4882a593Smuzhiyun * shared by both mdp4 and mdp5..
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun struct hdmi *hdmi;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* eDP is for mdp5 only, but kms has not been created
156*4882a593Smuzhiyun * when edp_bind() and edp_init() are called. Here is the only
157*4882a593Smuzhiyun * place to keep the edp instance.
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun struct msm_edp *edp;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* DSI is shared by mdp4 and mdp5 */
162*4882a593Smuzhiyun struct msm_dsi *dsi[2];
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun struct msm_dp *dp;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* when we have more than one 'msm_gpu' these need to be an array: */
167*4882a593Smuzhiyun struct msm_gpu *gpu;
168*4882a593Smuzhiyun struct msm_file_private *lastctx;
169*4882a593Smuzhiyun /* gpu is only set on open(), but we need this info earlier */
170*4882a593Smuzhiyun bool is_a2xx;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun struct drm_fb_helper *fbdev;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct msm_rd_state *rd; /* debugfs to dump all submits */
175*4882a593Smuzhiyun struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */
176*4882a593Smuzhiyun struct msm_perf_state *perf;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* list of GEM objects: */
179*4882a593Smuzhiyun struct list_head inactive_list;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* worker for delayed free of objects: */
182*4882a593Smuzhiyun struct work_struct free_work;
183*4882a593Smuzhiyun struct llist_head free_list;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun struct workqueue_struct *wq;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun unsigned int num_planes;
188*4882a593Smuzhiyun struct drm_plane *planes[MAX_PLANES];
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun unsigned int num_crtcs;
191*4882a593Smuzhiyun struct drm_crtc *crtcs[MAX_CRTCS];
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun struct msm_drm_thread event_thread[MAX_CRTCS];
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun unsigned int num_encoders;
196*4882a593Smuzhiyun struct drm_encoder *encoders[MAX_ENCODERS];
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun unsigned int num_bridges;
199*4882a593Smuzhiyun struct drm_bridge *bridges[MAX_BRIDGES];
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun unsigned int num_connectors;
202*4882a593Smuzhiyun struct drm_connector *connectors[MAX_CONNECTORS];
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Properties */
205*4882a593Smuzhiyun struct drm_property *plane_property[PLANE_PROP_MAX_NUM];
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* VRAM carveout, used when no IOMMU: */
208*4882a593Smuzhiyun struct {
209*4882a593Smuzhiyun unsigned long size;
210*4882a593Smuzhiyun dma_addr_t paddr;
211*4882a593Smuzhiyun /* NOTE: mm managed at the page level, size is in # of pages
212*4882a593Smuzhiyun * and position mm_node->start is in # of pages:
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun struct drm_mm mm;
215*4882a593Smuzhiyun spinlock_t lock; /* Protects drm_mm node allocation/removal */
216*4882a593Smuzhiyun } vram;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun struct notifier_block vmap_notifier;
219*4882a593Smuzhiyun struct shrinker shrinker;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun struct drm_atomic_state *pm_state;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun struct msm_format {
225*4882a593Smuzhiyun uint32_t pixel_format;
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun struct msm_pending_timer;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun int msm_atomic_prepare_fb(struct drm_plane *plane,
231*4882a593Smuzhiyun struct drm_plane_state *new_state);
232*4882a593Smuzhiyun void msm_atomic_init_pending_timer(struct msm_pending_timer *timer,
233*4882a593Smuzhiyun struct msm_kms *kms, int crtc_idx);
234*4882a593Smuzhiyun void msm_atomic_commit_tail(struct drm_atomic_state *state);
235*4882a593Smuzhiyun struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
236*4882a593Smuzhiyun void msm_atomic_state_clear(struct drm_atomic_state *state);
237*4882a593Smuzhiyun void msm_atomic_state_free(struct drm_atomic_state *state);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun int msm_crtc_enable_vblank(struct drm_crtc *crtc);
240*4882a593Smuzhiyun void msm_crtc_disable_vblank(struct drm_crtc *crtc);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun int msm_gem_init_vma(struct msm_gem_address_space *aspace,
243*4882a593Smuzhiyun struct msm_gem_vma *vma, int npages,
244*4882a593Smuzhiyun u64 range_start, u64 range_end);
245*4882a593Smuzhiyun void msm_gem_purge_vma(struct msm_gem_address_space *aspace,
246*4882a593Smuzhiyun struct msm_gem_vma *vma);
247*4882a593Smuzhiyun void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
248*4882a593Smuzhiyun struct msm_gem_vma *vma);
249*4882a593Smuzhiyun int msm_gem_map_vma(struct msm_gem_address_space *aspace,
250*4882a593Smuzhiyun struct msm_gem_vma *vma, int prot,
251*4882a593Smuzhiyun struct sg_table *sgt, int npages);
252*4882a593Smuzhiyun void msm_gem_close_vma(struct msm_gem_address_space *aspace,
253*4882a593Smuzhiyun struct msm_gem_vma *vma);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun struct msm_gem_address_space *
257*4882a593Smuzhiyun msm_gem_address_space_get(struct msm_gem_address_space *aspace);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun void msm_gem_address_space_put(struct msm_gem_address_space *aspace);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun struct msm_gem_address_space *
262*4882a593Smuzhiyun msm_gem_address_space_create(struct msm_mmu *mmu, const char *name,
263*4882a593Smuzhiyun u64 va_start, u64 size);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
266*4882a593Smuzhiyun void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun bool msm_use_mmu(struct drm_device *dev);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun void msm_gem_submit_free(struct msm_gem_submit *submit);
271*4882a593Smuzhiyun int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
272*4882a593Smuzhiyun struct drm_file *file);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun void msm_gem_shrinker_init(struct drm_device *dev);
275*4882a593Smuzhiyun void msm_gem_shrinker_cleanup(struct drm_device *dev);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun int msm_gem_mmap_obj(struct drm_gem_object *obj,
278*4882a593Smuzhiyun struct vm_area_struct *vma);
279*4882a593Smuzhiyun int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
280*4882a593Smuzhiyun vm_fault_t msm_gem_fault(struct vm_fault *vmf);
281*4882a593Smuzhiyun uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
282*4882a593Smuzhiyun int msm_gem_get_iova(struct drm_gem_object *obj,
283*4882a593Smuzhiyun struct msm_gem_address_space *aspace, uint64_t *iova);
284*4882a593Smuzhiyun int msm_gem_get_and_pin_iova_range(struct drm_gem_object *obj,
285*4882a593Smuzhiyun struct msm_gem_address_space *aspace, uint64_t *iova,
286*4882a593Smuzhiyun u64 range_start, u64 range_end);
287*4882a593Smuzhiyun int msm_gem_get_and_pin_iova(struct drm_gem_object *obj,
288*4882a593Smuzhiyun struct msm_gem_address_space *aspace, uint64_t *iova);
289*4882a593Smuzhiyun uint64_t msm_gem_iova(struct drm_gem_object *obj,
290*4882a593Smuzhiyun struct msm_gem_address_space *aspace);
291*4882a593Smuzhiyun void msm_gem_unpin_iova(struct drm_gem_object *obj,
292*4882a593Smuzhiyun struct msm_gem_address_space *aspace);
293*4882a593Smuzhiyun struct page **msm_gem_get_pages(struct drm_gem_object *obj);
294*4882a593Smuzhiyun void msm_gem_put_pages(struct drm_gem_object *obj);
295*4882a593Smuzhiyun int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
296*4882a593Smuzhiyun struct drm_mode_create_dumb *args);
297*4882a593Smuzhiyun int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
298*4882a593Smuzhiyun uint32_t handle, uint64_t *offset);
299*4882a593Smuzhiyun struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
300*4882a593Smuzhiyun void *msm_gem_prime_vmap(struct drm_gem_object *obj);
301*4882a593Smuzhiyun void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
302*4882a593Smuzhiyun int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
303*4882a593Smuzhiyun struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
304*4882a593Smuzhiyun struct dma_buf_attachment *attach, struct sg_table *sg);
305*4882a593Smuzhiyun int msm_gem_prime_pin(struct drm_gem_object *obj);
306*4882a593Smuzhiyun void msm_gem_prime_unpin(struct drm_gem_object *obj);
307*4882a593Smuzhiyun void *msm_gem_get_vaddr(struct drm_gem_object *obj);
308*4882a593Smuzhiyun void *msm_gem_get_vaddr_active(struct drm_gem_object *obj);
309*4882a593Smuzhiyun void msm_gem_put_vaddr(struct drm_gem_object *obj);
310*4882a593Smuzhiyun int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
311*4882a593Smuzhiyun int msm_gem_sync_object(struct drm_gem_object *obj,
312*4882a593Smuzhiyun struct msm_fence_context *fctx, bool exclusive);
313*4882a593Smuzhiyun void msm_gem_active_get(struct drm_gem_object *obj, struct msm_gpu *gpu);
314*4882a593Smuzhiyun void msm_gem_active_put(struct drm_gem_object *obj);
315*4882a593Smuzhiyun int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
316*4882a593Smuzhiyun int msm_gem_cpu_fini(struct drm_gem_object *obj);
317*4882a593Smuzhiyun void msm_gem_free_object(struct drm_gem_object *obj);
318*4882a593Smuzhiyun int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
319*4882a593Smuzhiyun uint32_t size, uint32_t flags, uint32_t *handle, char *name);
320*4882a593Smuzhiyun struct drm_gem_object *msm_gem_new(struct drm_device *dev,
321*4882a593Smuzhiyun uint32_t size, uint32_t flags);
322*4882a593Smuzhiyun struct drm_gem_object *msm_gem_new_locked(struct drm_device *dev,
323*4882a593Smuzhiyun uint32_t size, uint32_t flags);
324*4882a593Smuzhiyun void *msm_gem_kernel_new(struct drm_device *dev, uint32_t size,
325*4882a593Smuzhiyun uint32_t flags, struct msm_gem_address_space *aspace,
326*4882a593Smuzhiyun struct drm_gem_object **bo, uint64_t *iova);
327*4882a593Smuzhiyun void *msm_gem_kernel_new_locked(struct drm_device *dev, uint32_t size,
328*4882a593Smuzhiyun uint32_t flags, struct msm_gem_address_space *aspace,
329*4882a593Smuzhiyun struct drm_gem_object **bo, uint64_t *iova);
330*4882a593Smuzhiyun void msm_gem_kernel_put(struct drm_gem_object *bo,
331*4882a593Smuzhiyun struct msm_gem_address_space *aspace, bool locked);
332*4882a593Smuzhiyun struct drm_gem_object *msm_gem_import(struct drm_device *dev,
333*4882a593Smuzhiyun struct dma_buf *dmabuf, struct sg_table *sgt);
334*4882a593Smuzhiyun void msm_gem_free_work(struct work_struct *work);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun __printf(2, 3)
337*4882a593Smuzhiyun void msm_gem_object_set_name(struct drm_gem_object *bo, const char *fmt, ...);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun int msm_framebuffer_prepare(struct drm_framebuffer *fb,
340*4882a593Smuzhiyun struct msm_gem_address_space *aspace);
341*4882a593Smuzhiyun void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
342*4882a593Smuzhiyun struct msm_gem_address_space *aspace);
343*4882a593Smuzhiyun uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
344*4882a593Smuzhiyun struct msm_gem_address_space *aspace, int plane);
345*4882a593Smuzhiyun struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
346*4882a593Smuzhiyun const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
347*4882a593Smuzhiyun struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
348*4882a593Smuzhiyun struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
349*4882a593Smuzhiyun struct drm_framebuffer * msm_alloc_stolen_fb(struct drm_device *dev,
350*4882a593Smuzhiyun int w, int h, int p, uint32_t format);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
353*4882a593Smuzhiyun void msm_fbdev_free(struct drm_device *dev);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun struct hdmi;
356*4882a593Smuzhiyun int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
357*4882a593Smuzhiyun struct drm_encoder *encoder);
358*4882a593Smuzhiyun void __init msm_hdmi_register(void);
359*4882a593Smuzhiyun void __exit msm_hdmi_unregister(void);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun struct msm_edp;
362*4882a593Smuzhiyun void __init msm_edp_register(void);
363*4882a593Smuzhiyun void __exit msm_edp_unregister(void);
364*4882a593Smuzhiyun int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
365*4882a593Smuzhiyun struct drm_encoder *encoder);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun struct msm_dsi;
368*4882a593Smuzhiyun #ifdef CONFIG_DRM_MSM_DSI
369*4882a593Smuzhiyun void __init msm_dsi_register(void);
370*4882a593Smuzhiyun void __exit msm_dsi_unregister(void);
371*4882a593Smuzhiyun int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
372*4882a593Smuzhiyun struct drm_encoder *encoder);
373*4882a593Smuzhiyun #else
msm_dsi_register(void)374*4882a593Smuzhiyun static inline void __init msm_dsi_register(void)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun }
msm_dsi_unregister(void)377*4882a593Smuzhiyun static inline void __exit msm_dsi_unregister(void)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun }
msm_dsi_modeset_init(struct msm_dsi * msm_dsi,struct drm_device * dev,struct drm_encoder * encoder)380*4882a593Smuzhiyun static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
381*4882a593Smuzhiyun struct drm_device *dev,
382*4882a593Smuzhiyun struct drm_encoder *encoder)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun return -EINVAL;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun #endif
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun #ifdef CONFIG_DRM_MSM_DP
389*4882a593Smuzhiyun int __init msm_dp_register(void);
390*4882a593Smuzhiyun void __exit msm_dp_unregister(void);
391*4882a593Smuzhiyun int msm_dp_modeset_init(struct msm_dp *dp_display, struct drm_device *dev,
392*4882a593Smuzhiyun struct drm_encoder *encoder);
393*4882a593Smuzhiyun int msm_dp_display_enable(struct msm_dp *dp, struct drm_encoder *encoder);
394*4882a593Smuzhiyun int msm_dp_display_disable(struct msm_dp *dp, struct drm_encoder *encoder);
395*4882a593Smuzhiyun int msm_dp_display_pre_disable(struct msm_dp *dp, struct drm_encoder *encoder);
396*4882a593Smuzhiyun void msm_dp_display_mode_set(struct msm_dp *dp, struct drm_encoder *encoder,
397*4882a593Smuzhiyun struct drm_display_mode *mode,
398*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode);
399*4882a593Smuzhiyun void msm_dp_irq_postinstall(struct msm_dp *dp_display);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun void msm_dp_debugfs_init(struct msm_dp *dp_display, struct drm_minor *minor);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #else
msm_dp_register(void)404*4882a593Smuzhiyun static inline int __init msm_dp_register(void)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun return -EINVAL;
407*4882a593Smuzhiyun }
msm_dp_unregister(void)408*4882a593Smuzhiyun static inline void __exit msm_dp_unregister(void)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun }
msm_dp_modeset_init(struct msm_dp * dp_display,struct drm_device * dev,struct drm_encoder * encoder)411*4882a593Smuzhiyun static inline int msm_dp_modeset_init(struct msm_dp *dp_display,
412*4882a593Smuzhiyun struct drm_device *dev,
413*4882a593Smuzhiyun struct drm_encoder *encoder)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun return -EINVAL;
416*4882a593Smuzhiyun }
msm_dp_display_enable(struct msm_dp * dp,struct drm_encoder * encoder)417*4882a593Smuzhiyun static inline int msm_dp_display_enable(struct msm_dp *dp,
418*4882a593Smuzhiyun struct drm_encoder *encoder)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun return -EINVAL;
421*4882a593Smuzhiyun }
msm_dp_display_disable(struct msm_dp * dp,struct drm_encoder * encoder)422*4882a593Smuzhiyun static inline int msm_dp_display_disable(struct msm_dp *dp,
423*4882a593Smuzhiyun struct drm_encoder *encoder)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun return -EINVAL;
426*4882a593Smuzhiyun }
msm_dp_display_pre_disable(struct msm_dp * dp,struct drm_encoder * encoder)427*4882a593Smuzhiyun static inline int msm_dp_display_pre_disable(struct msm_dp *dp,
428*4882a593Smuzhiyun struct drm_encoder *encoder)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun return -EINVAL;
431*4882a593Smuzhiyun }
msm_dp_display_mode_set(struct msm_dp * dp,struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)432*4882a593Smuzhiyun static inline void msm_dp_display_mode_set(struct msm_dp *dp,
433*4882a593Smuzhiyun struct drm_encoder *encoder,
434*4882a593Smuzhiyun struct drm_display_mode *mode,
435*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
msm_dp_irq_postinstall(struct msm_dp * dp_display)439*4882a593Smuzhiyun static inline void msm_dp_irq_postinstall(struct msm_dp *dp_display)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
msm_dp_debugfs_init(struct msm_dp * dp_display,struct drm_minor * minor)443*4882a593Smuzhiyun static inline void msm_dp_debugfs_init(struct msm_dp *dp_display,
444*4882a593Smuzhiyun struct drm_minor *minor)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun #endif
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun void __init msm_mdp_register(void);
451*4882a593Smuzhiyun void __exit msm_mdp_unregister(void);
452*4882a593Smuzhiyun void __init msm_dpu_register(void);
453*4882a593Smuzhiyun void __exit msm_dpu_unregister(void);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
456*4882a593Smuzhiyun void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
457*4882a593Smuzhiyun void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
458*4882a593Smuzhiyun void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
459*4882a593Smuzhiyun int msm_debugfs_late_init(struct drm_device *dev);
460*4882a593Smuzhiyun int msm_rd_debugfs_init(struct drm_minor *minor);
461*4882a593Smuzhiyun void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
462*4882a593Smuzhiyun __printf(3, 4)
463*4882a593Smuzhiyun void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
464*4882a593Smuzhiyun const char *fmt, ...);
465*4882a593Smuzhiyun int msm_perf_debugfs_init(struct drm_minor *minor);
466*4882a593Smuzhiyun void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
467*4882a593Smuzhiyun #else
msm_debugfs_late_init(struct drm_device * dev)468*4882a593Smuzhiyun static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
469*4882a593Smuzhiyun __printf(3, 4)
msm_rd_dump_submit(struct msm_rd_state * rd,struct msm_gem_submit * submit,const char * fmt,...)470*4882a593Smuzhiyun static inline void msm_rd_dump_submit(struct msm_rd_state *rd,
471*4882a593Smuzhiyun struct msm_gem_submit *submit,
472*4882a593Smuzhiyun const char *fmt, ...) {}
msm_rd_debugfs_cleanup(struct msm_drm_private * priv)473*4882a593Smuzhiyun static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
msm_perf_debugfs_cleanup(struct msm_drm_private * priv)474*4882a593Smuzhiyun static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
475*4882a593Smuzhiyun #endif
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
480*4882a593Smuzhiyun const char *name);
481*4882a593Smuzhiyun void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
482*4882a593Smuzhiyun const char *dbgname);
483*4882a593Smuzhiyun void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
484*4882a593Smuzhiyun const char *dbgname);
485*4882a593Smuzhiyun void msm_writel(u32 data, void __iomem *addr);
486*4882a593Smuzhiyun u32 msm_readl(const void __iomem *addr);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun struct msm_gpu_submitqueue;
489*4882a593Smuzhiyun int msm_submitqueue_init(struct drm_device *drm, struct msm_file_private *ctx);
490*4882a593Smuzhiyun struct msm_gpu_submitqueue *msm_submitqueue_get(struct msm_file_private *ctx,
491*4882a593Smuzhiyun u32 id);
492*4882a593Smuzhiyun int msm_submitqueue_create(struct drm_device *drm,
493*4882a593Smuzhiyun struct msm_file_private *ctx,
494*4882a593Smuzhiyun u32 prio, u32 flags, u32 *id);
495*4882a593Smuzhiyun int msm_submitqueue_query(struct drm_device *drm, struct msm_file_private *ctx,
496*4882a593Smuzhiyun struct drm_msm_submitqueue_query *args);
497*4882a593Smuzhiyun int msm_submitqueue_remove(struct msm_file_private *ctx, u32 id);
498*4882a593Smuzhiyun void msm_submitqueue_close(struct msm_file_private *ctx);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun void msm_submitqueue_destroy(struct kref *kref);
501*4882a593Smuzhiyun
__msm_file_private_destroy(struct kref * kref)502*4882a593Smuzhiyun static inline void __msm_file_private_destroy(struct kref *kref)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun struct msm_file_private *ctx = container_of(kref,
505*4882a593Smuzhiyun struct msm_file_private, ref);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun msm_gem_address_space_put(ctx->aspace);
508*4882a593Smuzhiyun kfree(ctx);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
msm_file_private_put(struct msm_file_private * ctx)511*4882a593Smuzhiyun static inline void msm_file_private_put(struct msm_file_private *ctx)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun kref_put(&ctx->ref, __msm_file_private_destroy);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
msm_file_private_get(struct msm_file_private * ctx)516*4882a593Smuzhiyun static inline struct msm_file_private *msm_file_private_get(
517*4882a593Smuzhiyun struct msm_file_private *ctx)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun kref_get(&ctx->ref);
520*4882a593Smuzhiyun return ctx;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
524*4882a593Smuzhiyun #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
525*4882a593Smuzhiyun
align_pitch(int width,int bpp)526*4882a593Smuzhiyun static inline int align_pitch(int width, int bpp)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun int bytespp = (bpp + 7) / 8;
529*4882a593Smuzhiyun /* adreno needs pitch aligned to 32 pixels: */
530*4882a593Smuzhiyun return bytespp * ALIGN(width, 32);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun /* for the generated headers: */
534*4882a593Smuzhiyun #define INVALID_IDX(idx) ({BUG(); 0;})
535*4882a593Smuzhiyun #define fui(x) ({BUG(); 0;})
536*4882a593Smuzhiyun #define util_float_to_half(x) ({BUG(); 0;})
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* for conditionally setting boolean flag(s): */
542*4882a593Smuzhiyun #define COND(bool, val) ((bool) ? (val) : 0)
543*4882a593Smuzhiyun
timeout_to_jiffies(const ktime_t * timeout)544*4882a593Smuzhiyun static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun ktime_t now = ktime_get();
547*4882a593Smuzhiyun s64 remaining_jiffies;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (ktime_compare(*timeout, now) < 0) {
550*4882a593Smuzhiyun remaining_jiffies = 0;
551*4882a593Smuzhiyun } else {
552*4882a593Smuzhiyun ktime_t rem = ktime_sub(*timeout, now);
553*4882a593Smuzhiyun remaining_jiffies = ktime_divns(rem, NSEC_PER_SEC / HZ);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun return clamp(remaining_jiffies, 0LL, (s64)INT_MAX);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun #endif /* __MSM_DRV_H__ */
560