xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/msm_drv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  * Copyright (C) 2013 Red Hat
5*4882a593Smuzhiyun  * Author: Rob Clark <robdclark@gmail.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/kthread.h>
10*4882a593Smuzhiyun #include <linux/uaccess.h>
11*4882a593Smuzhiyun #include <uapi/linux/sched/types.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <drm/drm_bridge.h>
14*4882a593Smuzhiyun #include <drm/drm_drv.h>
15*4882a593Smuzhiyun #include <drm/drm_file.h>
16*4882a593Smuzhiyun #include <drm/drm_ioctl.h>
17*4882a593Smuzhiyun #include <drm/drm_irq.h>
18*4882a593Smuzhiyun #include <drm/drm_prime.h>
19*4882a593Smuzhiyun #include <drm/drm_of.h>
20*4882a593Smuzhiyun #include <drm/drm_vblank.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "msm_drv.h"
23*4882a593Smuzhiyun #include "msm_debugfs.h"
24*4882a593Smuzhiyun #include "msm_fence.h"
25*4882a593Smuzhiyun #include "msm_gem.h"
26*4882a593Smuzhiyun #include "msm_gpu.h"
27*4882a593Smuzhiyun #include "msm_kms.h"
28*4882a593Smuzhiyun #include "adreno/adreno_gpu.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * MSM driver version:
32*4882a593Smuzhiyun  * - 1.0.0 - initial interface
33*4882a593Smuzhiyun  * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
34*4882a593Smuzhiyun  * - 1.2.0 - adds explicit fence support for submit ioctl
35*4882a593Smuzhiyun  * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
36*4882a593Smuzhiyun  *           SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
37*4882a593Smuzhiyun  *           MSM_GEM_INFO ioctl.
38*4882a593Smuzhiyun  * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
39*4882a593Smuzhiyun  *           GEM object's debug name
40*4882a593Smuzhiyun  * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
41*4882a593Smuzhiyun  * - 1.6.0 - Syncobj support
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #define MSM_VERSION_MAJOR	1
44*4882a593Smuzhiyun #define MSM_VERSION_MINOR	6
45*4882a593Smuzhiyun #define MSM_VERSION_PATCHLEVEL	0
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const struct drm_mode_config_funcs mode_config_funcs = {
48*4882a593Smuzhiyun 	.fb_create = msm_framebuffer_create,
49*4882a593Smuzhiyun 	.output_poll_changed = drm_fb_helper_output_poll_changed,
50*4882a593Smuzhiyun 	.atomic_check = drm_atomic_helper_check,
51*4882a593Smuzhiyun 	.atomic_commit = drm_atomic_helper_commit,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
55*4882a593Smuzhiyun 	.atomic_commit_tail = msm_atomic_commit_tail,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
59*4882a593Smuzhiyun static bool reglog = false;
60*4882a593Smuzhiyun MODULE_PARM_DESC(reglog, "Enable register read/write logging");
61*4882a593Smuzhiyun module_param(reglog, bool, 0600);
62*4882a593Smuzhiyun #else
63*4882a593Smuzhiyun #define reglog 0
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #ifdef CONFIG_DRM_FBDEV_EMULATION
67*4882a593Smuzhiyun static bool fbdev = true;
68*4882a593Smuzhiyun MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
69*4882a593Smuzhiyun module_param(fbdev, bool, 0600);
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static char *vram = "16m";
73*4882a593Smuzhiyun MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
74*4882a593Smuzhiyun module_param(vram, charp, 0);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun bool dumpstate = false;
77*4882a593Smuzhiyun MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
78*4882a593Smuzhiyun module_param(dumpstate, bool, 0600);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static bool modeset = true;
81*4882a593Smuzhiyun MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
82*4882a593Smuzhiyun module_param(modeset, bool, 0600);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun  * Util/helpers:
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun 
msm_clk_bulk_get_clock(struct clk_bulk_data * bulk,int count,const char * name)88*4882a593Smuzhiyun struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
89*4882a593Smuzhiyun 		const char *name)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	int i;
92*4882a593Smuzhiyun 	char n[32];
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	snprintf(n, sizeof(n), "%s_clk", name);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	for (i = 0; bulk && i < count; i++) {
97*4882a593Smuzhiyun 		if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
98*4882a593Smuzhiyun 			return bulk[i].clk;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return NULL;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
msm_clk_get(struct platform_device * pdev,const char * name)105*4882a593Smuzhiyun struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct clk *clk;
108*4882a593Smuzhiyun 	char name2[32];
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, name);
111*4882a593Smuzhiyun 	if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
112*4882a593Smuzhiyun 		return clk;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	snprintf(name2, sizeof(name2), "%s_clk", name);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	clk = devm_clk_get(&pdev->dev, name2);
117*4882a593Smuzhiyun 	if (!IS_ERR(clk))
118*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Using legacy clk name binding.  Use "
119*4882a593Smuzhiyun 				"\"%s\" instead of \"%s\"\n", name, name2);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return clk;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
_msm_ioremap(struct platform_device * pdev,const char * name,const char * dbgname,bool quiet)124*4882a593Smuzhiyun void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name,
125*4882a593Smuzhiyun 			   const char *dbgname, bool quiet)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct resource *res;
128*4882a593Smuzhiyun 	unsigned long size;
129*4882a593Smuzhiyun 	void __iomem *ptr;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (name)
132*4882a593Smuzhiyun 		res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
133*4882a593Smuzhiyun 	else
134*4882a593Smuzhiyun 		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (!res) {
137*4882a593Smuzhiyun 		if (!quiet)
138*4882a593Smuzhiyun 			DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
139*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	size = resource_size(res);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	ptr = devm_ioremap(&pdev->dev, res->start, size);
145*4882a593Smuzhiyun 	if (!ptr) {
146*4882a593Smuzhiyun 		if (!quiet)
147*4882a593Smuzhiyun 			DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
148*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (reglog)
152*4882a593Smuzhiyun 		printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	return ptr;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
msm_ioremap(struct platform_device * pdev,const char * name,const char * dbgname)157*4882a593Smuzhiyun void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
158*4882a593Smuzhiyun 			  const char *dbgname)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	return _msm_ioremap(pdev, name, dbgname, false);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
msm_ioremap_quiet(struct platform_device * pdev,const char * name,const char * dbgname)163*4882a593Smuzhiyun void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
164*4882a593Smuzhiyun 				const char *dbgname)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	return _msm_ioremap(pdev, name, dbgname, true);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
msm_writel(u32 data,void __iomem * addr)169*4882a593Smuzhiyun void msm_writel(u32 data, void __iomem *addr)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	if (reglog)
172*4882a593Smuzhiyun 		printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
173*4882a593Smuzhiyun 	writel(data, addr);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
msm_readl(const void __iomem * addr)176*4882a593Smuzhiyun u32 msm_readl(const void __iomem *addr)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	u32 val = readl(addr);
179*4882a593Smuzhiyun 	if (reglog)
180*4882a593Smuzhiyun 		pr_err("IO:R %p %08x\n", addr, val);
181*4882a593Smuzhiyun 	return val;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun struct msm_vblank_work {
185*4882a593Smuzhiyun 	struct work_struct work;
186*4882a593Smuzhiyun 	int crtc_id;
187*4882a593Smuzhiyun 	bool enable;
188*4882a593Smuzhiyun 	struct msm_drm_private *priv;
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
vblank_ctrl_worker(struct work_struct * work)191*4882a593Smuzhiyun static void vblank_ctrl_worker(struct work_struct *work)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct msm_vblank_work *vbl_work = container_of(work,
194*4882a593Smuzhiyun 						struct msm_vblank_work, work);
195*4882a593Smuzhiyun 	struct msm_drm_private *priv = vbl_work->priv;
196*4882a593Smuzhiyun 	struct msm_kms *kms = priv->kms;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (vbl_work->enable)
199*4882a593Smuzhiyun 		kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
200*4882a593Smuzhiyun 	else
201*4882a593Smuzhiyun 		kms->funcs->disable_vblank(kms,	priv->crtcs[vbl_work->crtc_id]);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	kfree(vbl_work);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
vblank_ctrl_queue_work(struct msm_drm_private * priv,int crtc_id,bool enable)206*4882a593Smuzhiyun static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
207*4882a593Smuzhiyun 					int crtc_id, bool enable)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct msm_vblank_work *vbl_work;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
212*4882a593Smuzhiyun 	if (!vbl_work)
213*4882a593Smuzhiyun 		return -ENOMEM;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	vbl_work->crtc_id = crtc_id;
218*4882a593Smuzhiyun 	vbl_work->enable = enable;
219*4882a593Smuzhiyun 	vbl_work->priv = priv;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	queue_work(priv->wq, &vbl_work->work);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return 0;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
msm_drm_uninit(struct device * dev)226*4882a593Smuzhiyun static int msm_drm_uninit(struct device *dev)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
229*4882a593Smuzhiyun 	struct drm_device *ddev = platform_get_drvdata(pdev);
230*4882a593Smuzhiyun 	struct msm_drm_private *priv = ddev->dev_private;
231*4882a593Smuzhiyun 	struct msm_kms *kms = priv->kms;
232*4882a593Smuzhiyun 	struct msm_mdss *mdss = priv->mdss;
233*4882a593Smuzhiyun 	int i;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/*
236*4882a593Smuzhiyun 	 * Shutdown the hw if we're far enough along where things might be on.
237*4882a593Smuzhiyun 	 * If we run this too early, we'll end up panicking in any variety of
238*4882a593Smuzhiyun 	 * places. Since we don't register the drm device until late in
239*4882a593Smuzhiyun 	 * msm_drm_init, drm_dev->registered is used as an indicator that the
240*4882a593Smuzhiyun 	 * shutdown will be successful.
241*4882a593Smuzhiyun 	 */
242*4882a593Smuzhiyun 	if (ddev->registered) {
243*4882a593Smuzhiyun 		drm_dev_unregister(ddev);
244*4882a593Smuzhiyun 		drm_atomic_helper_shutdown(ddev);
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* We must cancel and cleanup any pending vblank enable/disable
248*4882a593Smuzhiyun 	 * work before drm_irq_uninstall() to avoid work re-enabling an
249*4882a593Smuzhiyun 	 * irq after uninstall has disabled it.
250*4882a593Smuzhiyun 	 */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	flush_workqueue(priv->wq);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* clean up event worker threads */
255*4882a593Smuzhiyun 	for (i = 0; i < priv->num_crtcs; i++) {
256*4882a593Smuzhiyun 		if (priv->event_thread[i].worker)
257*4882a593Smuzhiyun 			kthread_destroy_worker(priv->event_thread[i].worker);
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	msm_gem_shrinker_cleanup(ddev);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	drm_kms_helper_poll_fini(ddev);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	msm_perf_debugfs_cleanup(priv);
265*4882a593Smuzhiyun 	msm_rd_debugfs_cleanup(priv);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #ifdef CONFIG_DRM_FBDEV_EMULATION
268*4882a593Smuzhiyun 	if (fbdev && priv->fbdev)
269*4882a593Smuzhiyun 		msm_fbdev_free(ddev);
270*4882a593Smuzhiyun #endif
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	drm_mode_config_cleanup(ddev);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
275*4882a593Smuzhiyun 	drm_irq_uninstall(ddev);
276*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (kms && kms->funcs)
279*4882a593Smuzhiyun 		kms->funcs->destroy(kms);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (priv->vram.paddr) {
282*4882a593Smuzhiyun 		unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
283*4882a593Smuzhiyun 		drm_mm_takedown(&priv->vram.mm);
284*4882a593Smuzhiyun 		dma_free_attrs(dev, priv->vram.size, NULL,
285*4882a593Smuzhiyun 			       priv->vram.paddr, attrs);
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	component_unbind_all(dev, ddev);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (mdss && mdss->funcs)
291*4882a593Smuzhiyun 		mdss->funcs->destroy(ddev);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	ddev->dev_private = NULL;
294*4882a593Smuzhiyun 	drm_dev_put(ddev);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	destroy_workqueue(priv->wq);
297*4882a593Smuzhiyun 	kfree(priv);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun #define KMS_MDP4 4
303*4882a593Smuzhiyun #define KMS_MDP5 5
304*4882a593Smuzhiyun #define KMS_DPU  3
305*4882a593Smuzhiyun 
get_mdp_ver(struct platform_device * pdev)306*4882a593Smuzhiyun static int get_mdp_ver(struct platform_device *pdev)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return (int) (unsigned long) of_device_get_match_data(dev);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #include <linux/of_address.h>
314*4882a593Smuzhiyun 
msm_use_mmu(struct drm_device * dev)315*4882a593Smuzhiyun bool msm_use_mmu(struct drm_device *dev)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* a2xx comes with its own MMU */
320*4882a593Smuzhiyun 	return priv->is_a2xx || iommu_present(&platform_bus_type);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
msm_init_vram(struct drm_device * dev)323*4882a593Smuzhiyun static int msm_init_vram(struct drm_device *dev)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
326*4882a593Smuzhiyun 	struct device_node *node;
327*4882a593Smuzhiyun 	unsigned long size = 0;
328*4882a593Smuzhiyun 	int ret = 0;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* In the device-tree world, we could have a 'memory-region'
331*4882a593Smuzhiyun 	 * phandle, which gives us a link to our "vram".  Allocating
332*4882a593Smuzhiyun 	 * is all nicely abstracted behind the dma api, but we need
333*4882a593Smuzhiyun 	 * to know the entire size to allocate it all in one go. There
334*4882a593Smuzhiyun 	 * are two cases:
335*4882a593Smuzhiyun 	 *  1) device with no IOMMU, in which case we need exclusive
336*4882a593Smuzhiyun 	 *     access to a VRAM carveout big enough for all gpu
337*4882a593Smuzhiyun 	 *     buffers
338*4882a593Smuzhiyun 	 *  2) device with IOMMU, but where the bootloader puts up
339*4882a593Smuzhiyun 	 *     a splash screen.  In this case, the VRAM carveout
340*4882a593Smuzhiyun 	 *     need only be large enough for fbdev fb.  But we need
341*4882a593Smuzhiyun 	 *     exclusive access to the buffer to avoid the kernel
342*4882a593Smuzhiyun 	 *     using those pages for other purposes (which appears
343*4882a593Smuzhiyun 	 *     as corruption on screen before we have a chance to
344*4882a593Smuzhiyun 	 *     load and do initial modeset)
345*4882a593Smuzhiyun 	 */
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
348*4882a593Smuzhiyun 	if (node) {
349*4882a593Smuzhiyun 		struct resource r;
350*4882a593Smuzhiyun 		ret = of_address_to_resource(node, 0, &r);
351*4882a593Smuzhiyun 		of_node_put(node);
352*4882a593Smuzhiyun 		if (ret)
353*4882a593Smuzhiyun 			return ret;
354*4882a593Smuzhiyun 		size = r.end - r.start + 1;
355*4882a593Smuzhiyun 		DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		/* if we have no IOMMU, then we need to use carveout allocator.
358*4882a593Smuzhiyun 		 * Grab the entire CMA chunk carved out in early startup in
359*4882a593Smuzhiyun 		 * mach-msm:
360*4882a593Smuzhiyun 		 */
361*4882a593Smuzhiyun 	} else if (!msm_use_mmu(dev)) {
362*4882a593Smuzhiyun 		DRM_INFO("using %s VRAM carveout\n", vram);
363*4882a593Smuzhiyun 		size = memparse(vram, NULL);
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (size) {
367*4882a593Smuzhiyun 		unsigned long attrs = 0;
368*4882a593Smuzhiyun 		void *p;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		priv->vram.size = size;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 		drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
373*4882a593Smuzhiyun 		spin_lock_init(&priv->vram.lock);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
376*4882a593Smuzhiyun 		attrs |= DMA_ATTR_WRITE_COMBINE;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		/* note that for no-kernel-mapping, the vaddr returned
379*4882a593Smuzhiyun 		 * is bogus, but non-null if allocation succeeded:
380*4882a593Smuzhiyun 		 */
381*4882a593Smuzhiyun 		p = dma_alloc_attrs(dev->dev, size,
382*4882a593Smuzhiyun 				&priv->vram.paddr, GFP_KERNEL, attrs);
383*4882a593Smuzhiyun 		if (!p) {
384*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
385*4882a593Smuzhiyun 			priv->vram.paddr = 0;
386*4882a593Smuzhiyun 			return -ENOMEM;
387*4882a593Smuzhiyun 		}
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
390*4882a593Smuzhiyun 				(uint32_t)priv->vram.paddr,
391*4882a593Smuzhiyun 				(uint32_t)(priv->vram.paddr + size));
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return ret;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
msm_drm_init(struct device * dev,struct drm_driver * drv)397*4882a593Smuzhiyun static int msm_drm_init(struct device *dev, struct drm_driver *drv)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
400*4882a593Smuzhiyun 	struct drm_device *ddev;
401*4882a593Smuzhiyun 	struct msm_drm_private *priv;
402*4882a593Smuzhiyun 	struct msm_kms *kms;
403*4882a593Smuzhiyun 	struct msm_mdss *mdss;
404*4882a593Smuzhiyun 	int ret, i;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	ddev = drm_dev_alloc(drv, dev);
407*4882a593Smuzhiyun 	if (IS_ERR(ddev)) {
408*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
409*4882a593Smuzhiyun 		return PTR_ERR(ddev);
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ddev);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
415*4882a593Smuzhiyun 	if (!priv) {
416*4882a593Smuzhiyun 		ret = -ENOMEM;
417*4882a593Smuzhiyun 		goto err_put_drm_dev;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	ddev->dev_private = priv;
421*4882a593Smuzhiyun 	priv->dev = ddev;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	switch (get_mdp_ver(pdev)) {
424*4882a593Smuzhiyun 	case KMS_MDP5:
425*4882a593Smuzhiyun 		ret = mdp5_mdss_init(ddev);
426*4882a593Smuzhiyun 		break;
427*4882a593Smuzhiyun 	case KMS_DPU:
428*4882a593Smuzhiyun 		ret = dpu_mdss_init(ddev);
429*4882a593Smuzhiyun 		break;
430*4882a593Smuzhiyun 	default:
431*4882a593Smuzhiyun 		ret = 0;
432*4882a593Smuzhiyun 		break;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 	if (ret)
435*4882a593Smuzhiyun 		goto err_free_priv;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	mdss = priv->mdss;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	priv->wq = alloc_ordered_workqueue("msm", 0);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	INIT_WORK(&priv->free_work, msm_gem_free_work);
442*4882a593Smuzhiyun 	init_llist_head(&priv->free_list);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->inactive_list);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	drm_mode_config_init(ddev);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	ret = msm_init_vram(ddev);
449*4882a593Smuzhiyun 	if (ret)
450*4882a593Smuzhiyun 		goto err_destroy_mdss;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	/* Bind all our sub-components: */
453*4882a593Smuzhiyun 	ret = component_bind_all(dev, ddev);
454*4882a593Smuzhiyun 	if (ret)
455*4882a593Smuzhiyun 		goto err_destroy_mdss;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	dma_set_max_seg_size(dev, UINT_MAX);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	msm_gem_shrinker_init(ddev);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	switch (get_mdp_ver(pdev)) {
462*4882a593Smuzhiyun 	case KMS_MDP4:
463*4882a593Smuzhiyun 		kms = mdp4_kms_init(ddev);
464*4882a593Smuzhiyun 		priv->kms = kms;
465*4882a593Smuzhiyun 		break;
466*4882a593Smuzhiyun 	case KMS_MDP5:
467*4882a593Smuzhiyun 		kms = mdp5_kms_init(ddev);
468*4882a593Smuzhiyun 		break;
469*4882a593Smuzhiyun 	case KMS_DPU:
470*4882a593Smuzhiyun 		kms = dpu_kms_init(ddev);
471*4882a593Smuzhiyun 		priv->kms = kms;
472*4882a593Smuzhiyun 		break;
473*4882a593Smuzhiyun 	default:
474*4882a593Smuzhiyun 		/* valid only for the dummy headless case, where of_node=NULL */
475*4882a593Smuzhiyun 		WARN_ON(dev->of_node);
476*4882a593Smuzhiyun 		kms = NULL;
477*4882a593Smuzhiyun 		break;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (IS_ERR(kms)) {
481*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "failed to load kms\n");
482*4882a593Smuzhiyun 		ret = PTR_ERR(kms);
483*4882a593Smuzhiyun 		priv->kms = NULL;
484*4882a593Smuzhiyun 		goto err_msm_uninit;
485*4882a593Smuzhiyun 	}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* Enable normalization of plane zpos */
488*4882a593Smuzhiyun 	ddev->mode_config.normalize_zpos = true;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (kms) {
491*4882a593Smuzhiyun 		kms->dev = ddev;
492*4882a593Smuzhiyun 		ret = kms->funcs->hw_init(kms);
493*4882a593Smuzhiyun 		if (ret) {
494*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
495*4882a593Smuzhiyun 			goto err_msm_uninit;
496*4882a593Smuzhiyun 		}
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	ddev->mode_config.funcs = &mode_config_funcs;
500*4882a593Smuzhiyun 	ddev->mode_config.helper_private = &mode_config_helper_funcs;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	for (i = 0; i < priv->num_crtcs; i++) {
503*4882a593Smuzhiyun 		/* initialize event thread */
504*4882a593Smuzhiyun 		priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
505*4882a593Smuzhiyun 		priv->event_thread[i].dev = ddev;
506*4882a593Smuzhiyun 		priv->event_thread[i].worker = kthread_create_worker(0,
507*4882a593Smuzhiyun 			"crtc_event:%d", priv->event_thread[i].crtc_id);
508*4882a593Smuzhiyun 		if (IS_ERR(priv->event_thread[i].worker)) {
509*4882a593Smuzhiyun 			ret = PTR_ERR(priv->event_thread[i].worker);
510*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
511*4882a593Smuzhiyun 			goto err_msm_uninit;
512*4882a593Smuzhiyun 		}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		sched_set_fifo(priv->event_thread[i].worker->task);
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	ret = drm_vblank_init(ddev, priv->num_crtcs);
518*4882a593Smuzhiyun 	if (ret < 0) {
519*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
520*4882a593Smuzhiyun 		goto err_msm_uninit;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (kms) {
524*4882a593Smuzhiyun 		pm_runtime_get_sync(dev);
525*4882a593Smuzhiyun 		ret = drm_irq_install(ddev, kms->irq);
526*4882a593Smuzhiyun 		pm_runtime_put_sync(dev);
527*4882a593Smuzhiyun 		if (ret < 0) {
528*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
529*4882a593Smuzhiyun 			goto err_msm_uninit;
530*4882a593Smuzhiyun 		}
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	ret = drm_dev_register(ddev, 0);
534*4882a593Smuzhiyun 	if (ret)
535*4882a593Smuzhiyun 		goto err_msm_uninit;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	drm_mode_config_reset(ddev);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #ifdef CONFIG_DRM_FBDEV_EMULATION
540*4882a593Smuzhiyun 	if (kms && fbdev)
541*4882a593Smuzhiyun 		priv->fbdev = msm_fbdev_init(ddev);
542*4882a593Smuzhiyun #endif
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	ret = msm_debugfs_late_init(ddev);
545*4882a593Smuzhiyun 	if (ret)
546*4882a593Smuzhiyun 		goto err_msm_uninit;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	drm_kms_helper_poll_init(ddev);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	return 0;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun err_msm_uninit:
553*4882a593Smuzhiyun 	msm_drm_uninit(dev);
554*4882a593Smuzhiyun 	return ret;
555*4882a593Smuzhiyun err_destroy_mdss:
556*4882a593Smuzhiyun 	if (mdss && mdss->funcs)
557*4882a593Smuzhiyun 		mdss->funcs->destroy(ddev);
558*4882a593Smuzhiyun err_free_priv:
559*4882a593Smuzhiyun 	kfree(priv);
560*4882a593Smuzhiyun err_put_drm_dev:
561*4882a593Smuzhiyun 	drm_dev_put(ddev);
562*4882a593Smuzhiyun 	platform_set_drvdata(pdev, NULL);
563*4882a593Smuzhiyun 	return ret;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun /*
567*4882a593Smuzhiyun  * DRM operations:
568*4882a593Smuzhiyun  */
569*4882a593Smuzhiyun 
load_gpu(struct drm_device * dev)570*4882a593Smuzhiyun static void load_gpu(struct drm_device *dev)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	static DEFINE_MUTEX(init_lock);
573*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	mutex_lock(&init_lock);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (!priv->gpu)
578*4882a593Smuzhiyun 		priv->gpu = adreno_load_gpu(dev);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	mutex_unlock(&init_lock);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
context_init(struct drm_device * dev,struct drm_file * file)583*4882a593Smuzhiyun static int context_init(struct drm_device *dev, struct drm_file *file)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	static atomic_t ident = ATOMIC_INIT(0);
586*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
587*4882a593Smuzhiyun 	struct msm_file_private *ctx;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
590*4882a593Smuzhiyun 	if (!ctx)
591*4882a593Smuzhiyun 		return -ENOMEM;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	kref_init(&ctx->ref);
594*4882a593Smuzhiyun 	msm_submitqueue_init(dev, ctx);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
597*4882a593Smuzhiyun 	file->driver_priv = ctx;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	ctx->seqno = atomic_inc_return(&ident);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
msm_open(struct drm_device * dev,struct drm_file * file)604*4882a593Smuzhiyun static int msm_open(struct drm_device *dev, struct drm_file *file)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	/* For now, load gpu on open.. to avoid the requirement of having
607*4882a593Smuzhiyun 	 * firmware in the initrd.
608*4882a593Smuzhiyun 	 */
609*4882a593Smuzhiyun 	load_gpu(dev);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	return context_init(dev, file);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun 
context_close(struct msm_file_private * ctx)614*4882a593Smuzhiyun static void context_close(struct msm_file_private *ctx)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	msm_submitqueue_close(ctx);
617*4882a593Smuzhiyun 	msm_file_private_put(ctx);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
msm_postclose(struct drm_device * dev,struct drm_file * file)620*4882a593Smuzhiyun static void msm_postclose(struct drm_device *dev, struct drm_file *file)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
623*4882a593Smuzhiyun 	struct msm_file_private *ctx = file->driver_priv;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	mutex_lock(&dev->struct_mutex);
626*4882a593Smuzhiyun 	if (ctx == priv->lastctx)
627*4882a593Smuzhiyun 		priv->lastctx = NULL;
628*4882a593Smuzhiyun 	mutex_unlock(&dev->struct_mutex);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	context_close(ctx);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
msm_irq(int irq,void * arg)633*4882a593Smuzhiyun static irqreturn_t msm_irq(int irq, void *arg)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	struct drm_device *dev = arg;
636*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
637*4882a593Smuzhiyun 	struct msm_kms *kms = priv->kms;
638*4882a593Smuzhiyun 	BUG_ON(!kms);
639*4882a593Smuzhiyun 	return kms->funcs->irq(kms);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
msm_irq_preinstall(struct drm_device * dev)642*4882a593Smuzhiyun static void msm_irq_preinstall(struct drm_device *dev)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
645*4882a593Smuzhiyun 	struct msm_kms *kms = priv->kms;
646*4882a593Smuzhiyun 	BUG_ON(!kms);
647*4882a593Smuzhiyun 	kms->funcs->irq_preinstall(kms);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
msm_irq_postinstall(struct drm_device * dev)650*4882a593Smuzhiyun static int msm_irq_postinstall(struct drm_device *dev)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
653*4882a593Smuzhiyun 	struct msm_kms *kms = priv->kms;
654*4882a593Smuzhiyun 	BUG_ON(!kms);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	if (kms->funcs->irq_postinstall)
657*4882a593Smuzhiyun 		return kms->funcs->irq_postinstall(kms);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return 0;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
msm_irq_uninstall(struct drm_device * dev)662*4882a593Smuzhiyun static void msm_irq_uninstall(struct drm_device *dev)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
665*4882a593Smuzhiyun 	struct msm_kms *kms = priv->kms;
666*4882a593Smuzhiyun 	BUG_ON(!kms);
667*4882a593Smuzhiyun 	kms->funcs->irq_uninstall(kms);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
msm_crtc_enable_vblank(struct drm_crtc * crtc)670*4882a593Smuzhiyun int msm_crtc_enable_vblank(struct drm_crtc *crtc)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
673*4882a593Smuzhiyun 	unsigned int pipe = crtc->index;
674*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
675*4882a593Smuzhiyun 	struct msm_kms *kms = priv->kms;
676*4882a593Smuzhiyun 	if (!kms)
677*4882a593Smuzhiyun 		return -ENXIO;
678*4882a593Smuzhiyun 	DBG("dev=%p, crtc=%u", dev, pipe);
679*4882a593Smuzhiyun 	return vblank_ctrl_queue_work(priv, pipe, true);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
msm_crtc_disable_vblank(struct drm_crtc * crtc)682*4882a593Smuzhiyun void msm_crtc_disable_vblank(struct drm_crtc *crtc)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
685*4882a593Smuzhiyun 	unsigned int pipe = crtc->index;
686*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
687*4882a593Smuzhiyun 	struct msm_kms *kms = priv->kms;
688*4882a593Smuzhiyun 	if (!kms)
689*4882a593Smuzhiyun 		return;
690*4882a593Smuzhiyun 	DBG("dev=%p, crtc=%u", dev, pipe);
691*4882a593Smuzhiyun 	vblank_ctrl_queue_work(priv, pipe, false);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun  * DRM ioctls:
696*4882a593Smuzhiyun  */
697*4882a593Smuzhiyun 
msm_ioctl_get_param(struct drm_device * dev,void * data,struct drm_file * file)698*4882a593Smuzhiyun static int msm_ioctl_get_param(struct drm_device *dev, void *data,
699*4882a593Smuzhiyun 		struct drm_file *file)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
702*4882a593Smuzhiyun 	struct drm_msm_param *args = data;
703*4882a593Smuzhiyun 	struct msm_gpu *gpu;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* for now, we just have 3d pipe.. eventually this would need to
706*4882a593Smuzhiyun 	 * be more clever to dispatch to appropriate gpu module:
707*4882a593Smuzhiyun 	 */
708*4882a593Smuzhiyun 	if (args->pipe != MSM_PIPE_3D0)
709*4882a593Smuzhiyun 		return -EINVAL;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	gpu = priv->gpu;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (!gpu)
714*4882a593Smuzhiyun 		return -ENXIO;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	return gpu->funcs->get_param(gpu, args->param, &args->value);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
msm_ioctl_gem_new(struct drm_device * dev,void * data,struct drm_file * file)719*4882a593Smuzhiyun static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
720*4882a593Smuzhiyun 		struct drm_file *file)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	struct drm_msm_gem_new *args = data;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	if (args->flags & ~MSM_BO_FLAGS) {
725*4882a593Smuzhiyun 		DRM_ERROR("invalid flags: %08x\n", args->flags);
726*4882a593Smuzhiyun 		return -EINVAL;
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	return msm_gem_new_handle(dev, file, args->size,
730*4882a593Smuzhiyun 			args->flags, &args->handle, NULL);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
to_ktime(struct drm_msm_timespec timeout)733*4882a593Smuzhiyun static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	return ktime_set(timeout.tv_sec, timeout.tv_nsec);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun 
msm_ioctl_gem_cpu_prep(struct drm_device * dev,void * data,struct drm_file * file)738*4882a593Smuzhiyun static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
739*4882a593Smuzhiyun 		struct drm_file *file)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	struct drm_msm_gem_cpu_prep *args = data;
742*4882a593Smuzhiyun 	struct drm_gem_object *obj;
743*4882a593Smuzhiyun 	ktime_t timeout = to_ktime(args->timeout);
744*4882a593Smuzhiyun 	int ret;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (args->op & ~MSM_PREP_FLAGS) {
747*4882a593Smuzhiyun 		DRM_ERROR("invalid op: %08x\n", args->op);
748*4882a593Smuzhiyun 		return -EINVAL;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	obj = drm_gem_object_lookup(file, args->handle);
752*4882a593Smuzhiyun 	if (!obj)
753*4882a593Smuzhiyun 		return -ENOENT;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	ret = msm_gem_cpu_prep(obj, args->op, &timeout);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	drm_gem_object_put(obj);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	return ret;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
msm_ioctl_gem_cpu_fini(struct drm_device * dev,void * data,struct drm_file * file)762*4882a593Smuzhiyun static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
763*4882a593Smuzhiyun 		struct drm_file *file)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	struct drm_msm_gem_cpu_fini *args = data;
766*4882a593Smuzhiyun 	struct drm_gem_object *obj;
767*4882a593Smuzhiyun 	int ret;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	obj = drm_gem_object_lookup(file, args->handle);
770*4882a593Smuzhiyun 	if (!obj)
771*4882a593Smuzhiyun 		return -ENOENT;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	ret = msm_gem_cpu_fini(obj);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	drm_gem_object_put(obj);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	return ret;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
msm_ioctl_gem_info_iova(struct drm_device * dev,struct drm_file * file,struct drm_gem_object * obj,uint64_t * iova)780*4882a593Smuzhiyun static int msm_ioctl_gem_info_iova(struct drm_device *dev,
781*4882a593Smuzhiyun 		struct drm_file *file, struct drm_gem_object *obj,
782*4882a593Smuzhiyun 		uint64_t *iova)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
785*4882a593Smuzhiyun 	struct msm_file_private *ctx = file->driver_priv;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (!priv->gpu)
788*4882a593Smuzhiyun 		return -EINVAL;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/*
791*4882a593Smuzhiyun 	 * Don't pin the memory here - just get an address so that userspace can
792*4882a593Smuzhiyun 	 * be productive
793*4882a593Smuzhiyun 	 */
794*4882a593Smuzhiyun 	return msm_gem_get_iova(obj, ctx->aspace, iova);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
msm_ioctl_gem_info(struct drm_device * dev,void * data,struct drm_file * file)797*4882a593Smuzhiyun static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
798*4882a593Smuzhiyun 		struct drm_file *file)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct drm_msm_gem_info *args = data;
801*4882a593Smuzhiyun 	struct drm_gem_object *obj;
802*4882a593Smuzhiyun 	struct msm_gem_object *msm_obj;
803*4882a593Smuzhiyun 	int i, ret = 0;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (args->pad)
806*4882a593Smuzhiyun 		return -EINVAL;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	switch (args->info) {
809*4882a593Smuzhiyun 	case MSM_INFO_GET_OFFSET:
810*4882a593Smuzhiyun 	case MSM_INFO_GET_IOVA:
811*4882a593Smuzhiyun 		/* value returned as immediate, not pointer, so len==0: */
812*4882a593Smuzhiyun 		if (args->len)
813*4882a593Smuzhiyun 			return -EINVAL;
814*4882a593Smuzhiyun 		break;
815*4882a593Smuzhiyun 	case MSM_INFO_SET_NAME:
816*4882a593Smuzhiyun 	case MSM_INFO_GET_NAME:
817*4882a593Smuzhiyun 		break;
818*4882a593Smuzhiyun 	default:
819*4882a593Smuzhiyun 		return -EINVAL;
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	obj = drm_gem_object_lookup(file, args->handle);
823*4882a593Smuzhiyun 	if (!obj)
824*4882a593Smuzhiyun 		return -ENOENT;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	msm_obj = to_msm_bo(obj);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	switch (args->info) {
829*4882a593Smuzhiyun 	case MSM_INFO_GET_OFFSET:
830*4882a593Smuzhiyun 		args->value = msm_gem_mmap_offset(obj);
831*4882a593Smuzhiyun 		break;
832*4882a593Smuzhiyun 	case MSM_INFO_GET_IOVA:
833*4882a593Smuzhiyun 		ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
834*4882a593Smuzhiyun 		break;
835*4882a593Smuzhiyun 	case MSM_INFO_SET_NAME:
836*4882a593Smuzhiyun 		/* length check should leave room for terminating null: */
837*4882a593Smuzhiyun 		if (args->len >= sizeof(msm_obj->name)) {
838*4882a593Smuzhiyun 			ret = -EINVAL;
839*4882a593Smuzhiyun 			break;
840*4882a593Smuzhiyun 		}
841*4882a593Smuzhiyun 		if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
842*4882a593Smuzhiyun 				   args->len)) {
843*4882a593Smuzhiyun 			msm_obj->name[0] = '\0';
844*4882a593Smuzhiyun 			ret = -EFAULT;
845*4882a593Smuzhiyun 			break;
846*4882a593Smuzhiyun 		}
847*4882a593Smuzhiyun 		msm_obj->name[args->len] = '\0';
848*4882a593Smuzhiyun 		for (i = 0; i < args->len; i++) {
849*4882a593Smuzhiyun 			if (!isprint(msm_obj->name[i])) {
850*4882a593Smuzhiyun 				msm_obj->name[i] = '\0';
851*4882a593Smuzhiyun 				break;
852*4882a593Smuzhiyun 			}
853*4882a593Smuzhiyun 		}
854*4882a593Smuzhiyun 		break;
855*4882a593Smuzhiyun 	case MSM_INFO_GET_NAME:
856*4882a593Smuzhiyun 		if (args->value && (args->len < strlen(msm_obj->name))) {
857*4882a593Smuzhiyun 			ret = -EINVAL;
858*4882a593Smuzhiyun 			break;
859*4882a593Smuzhiyun 		}
860*4882a593Smuzhiyun 		args->len = strlen(msm_obj->name);
861*4882a593Smuzhiyun 		if (args->value) {
862*4882a593Smuzhiyun 			if (copy_to_user(u64_to_user_ptr(args->value),
863*4882a593Smuzhiyun 					 msm_obj->name, args->len))
864*4882a593Smuzhiyun 				ret = -EFAULT;
865*4882a593Smuzhiyun 		}
866*4882a593Smuzhiyun 		break;
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	drm_gem_object_put(obj);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	return ret;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun 
msm_ioctl_wait_fence(struct drm_device * dev,void * data,struct drm_file * file)874*4882a593Smuzhiyun static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
875*4882a593Smuzhiyun 		struct drm_file *file)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
878*4882a593Smuzhiyun 	struct drm_msm_wait_fence *args = data;
879*4882a593Smuzhiyun 	ktime_t timeout = to_ktime(args->timeout);
880*4882a593Smuzhiyun 	struct msm_gpu_submitqueue *queue;
881*4882a593Smuzhiyun 	struct msm_gpu *gpu = priv->gpu;
882*4882a593Smuzhiyun 	int ret;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (args->pad) {
885*4882a593Smuzhiyun 		DRM_ERROR("invalid pad: %08x\n", args->pad);
886*4882a593Smuzhiyun 		return -EINVAL;
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	if (!gpu)
890*4882a593Smuzhiyun 		return 0;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	queue = msm_submitqueue_get(file->driver_priv, args->queueid);
893*4882a593Smuzhiyun 	if (!queue)
894*4882a593Smuzhiyun 		return -ENOENT;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
897*4882a593Smuzhiyun 		true);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	msm_submitqueue_put(queue);
900*4882a593Smuzhiyun 	return ret;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
msm_ioctl_gem_madvise(struct drm_device * dev,void * data,struct drm_file * file)903*4882a593Smuzhiyun static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
904*4882a593Smuzhiyun 		struct drm_file *file)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct drm_msm_gem_madvise *args = data;
907*4882a593Smuzhiyun 	struct drm_gem_object *obj;
908*4882a593Smuzhiyun 	int ret;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	switch (args->madv) {
911*4882a593Smuzhiyun 	case MSM_MADV_DONTNEED:
912*4882a593Smuzhiyun 	case MSM_MADV_WILLNEED:
913*4882a593Smuzhiyun 		break;
914*4882a593Smuzhiyun 	default:
915*4882a593Smuzhiyun 		return -EINVAL;
916*4882a593Smuzhiyun 	}
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	ret = mutex_lock_interruptible(&dev->struct_mutex);
919*4882a593Smuzhiyun 	if (ret)
920*4882a593Smuzhiyun 		return ret;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	obj = drm_gem_object_lookup(file, args->handle);
923*4882a593Smuzhiyun 	if (!obj) {
924*4882a593Smuzhiyun 		ret = -ENOENT;
925*4882a593Smuzhiyun 		goto unlock;
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	ret = msm_gem_madvise(obj, args->madv);
929*4882a593Smuzhiyun 	if (ret >= 0) {
930*4882a593Smuzhiyun 		args->retained = ret;
931*4882a593Smuzhiyun 		ret = 0;
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	drm_gem_object_put_locked(obj);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun unlock:
937*4882a593Smuzhiyun 	mutex_unlock(&dev->struct_mutex);
938*4882a593Smuzhiyun 	return ret;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 
msm_ioctl_submitqueue_new(struct drm_device * dev,void * data,struct drm_file * file)942*4882a593Smuzhiyun static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
943*4882a593Smuzhiyun 		struct drm_file *file)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	struct drm_msm_submitqueue *args = data;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
948*4882a593Smuzhiyun 		return -EINVAL;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	return msm_submitqueue_create(dev, file->driver_priv, args->prio,
951*4882a593Smuzhiyun 		args->flags, &args->id);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
msm_ioctl_submitqueue_query(struct drm_device * dev,void * data,struct drm_file * file)954*4882a593Smuzhiyun static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
955*4882a593Smuzhiyun 		struct drm_file *file)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	return msm_submitqueue_query(dev, file->driver_priv, data);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
msm_ioctl_submitqueue_close(struct drm_device * dev,void * data,struct drm_file * file)960*4882a593Smuzhiyun static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
961*4882a593Smuzhiyun 		struct drm_file *file)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	u32 id = *(u32 *) data;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	return msm_submitqueue_remove(file->driver_priv, id);
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun static const struct drm_ioctl_desc msm_ioctls[] = {
969*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_GET_PARAM,    msm_ioctl_get_param,    DRM_RENDER_ALLOW),
970*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_GEM_NEW,      msm_ioctl_gem_new,      DRM_RENDER_ALLOW),
971*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_GEM_INFO,     msm_ioctl_gem_info,     DRM_RENDER_ALLOW),
972*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
973*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
974*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT,   msm_ioctl_gem_submit,   DRM_RENDER_ALLOW),
975*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE,   msm_ioctl_wait_fence,   DRM_RENDER_ALLOW),
976*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE,  msm_ioctl_gem_madvise,  DRM_RENDER_ALLOW),
977*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW,   msm_ioctl_submitqueue_new,   DRM_RENDER_ALLOW),
978*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
979*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun static const struct vm_operations_struct vm_ops = {
983*4882a593Smuzhiyun 	.fault = msm_gem_fault,
984*4882a593Smuzhiyun 	.open = drm_gem_vm_open,
985*4882a593Smuzhiyun 	.close = drm_gem_vm_close,
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun static const struct file_operations fops = {
989*4882a593Smuzhiyun 	.owner              = THIS_MODULE,
990*4882a593Smuzhiyun 	.open               = drm_open,
991*4882a593Smuzhiyun 	.release            = drm_release,
992*4882a593Smuzhiyun 	.unlocked_ioctl     = drm_ioctl,
993*4882a593Smuzhiyun 	.compat_ioctl       = drm_compat_ioctl,
994*4882a593Smuzhiyun 	.poll               = drm_poll,
995*4882a593Smuzhiyun 	.read               = drm_read,
996*4882a593Smuzhiyun 	.llseek             = no_llseek,
997*4882a593Smuzhiyun 	.mmap               = msm_gem_mmap,
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun static struct drm_driver msm_driver = {
1001*4882a593Smuzhiyun 	.driver_features    = DRIVER_GEM |
1002*4882a593Smuzhiyun 				DRIVER_RENDER |
1003*4882a593Smuzhiyun 				DRIVER_ATOMIC |
1004*4882a593Smuzhiyun 				DRIVER_MODESET |
1005*4882a593Smuzhiyun 				DRIVER_SYNCOBJ,
1006*4882a593Smuzhiyun 	.open               = msm_open,
1007*4882a593Smuzhiyun 	.postclose           = msm_postclose,
1008*4882a593Smuzhiyun 	.lastclose          = drm_fb_helper_lastclose,
1009*4882a593Smuzhiyun 	.irq_handler        = msm_irq,
1010*4882a593Smuzhiyun 	.irq_preinstall     = msm_irq_preinstall,
1011*4882a593Smuzhiyun 	.irq_postinstall    = msm_irq_postinstall,
1012*4882a593Smuzhiyun 	.irq_uninstall      = msm_irq_uninstall,
1013*4882a593Smuzhiyun 	.gem_free_object_unlocked = msm_gem_free_object,
1014*4882a593Smuzhiyun 	.gem_vm_ops         = &vm_ops,
1015*4882a593Smuzhiyun 	.dumb_create        = msm_gem_dumb_create,
1016*4882a593Smuzhiyun 	.dumb_map_offset    = msm_gem_dumb_map_offset,
1017*4882a593Smuzhiyun 	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1018*4882a593Smuzhiyun 	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1019*4882a593Smuzhiyun 	.gem_prime_pin      = msm_gem_prime_pin,
1020*4882a593Smuzhiyun 	.gem_prime_unpin    = msm_gem_prime_unpin,
1021*4882a593Smuzhiyun 	.gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
1022*4882a593Smuzhiyun 	.gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
1023*4882a593Smuzhiyun 	.gem_prime_vmap     = msm_gem_prime_vmap,
1024*4882a593Smuzhiyun 	.gem_prime_vunmap   = msm_gem_prime_vunmap,
1025*4882a593Smuzhiyun 	.gem_prime_mmap     = msm_gem_prime_mmap,
1026*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1027*4882a593Smuzhiyun 	.debugfs_init       = msm_debugfs_init,
1028*4882a593Smuzhiyun #endif
1029*4882a593Smuzhiyun 	.ioctls             = msm_ioctls,
1030*4882a593Smuzhiyun 	.num_ioctls         = ARRAY_SIZE(msm_ioctls),
1031*4882a593Smuzhiyun 	.fops               = &fops,
1032*4882a593Smuzhiyun 	.name               = "msm",
1033*4882a593Smuzhiyun 	.desc               = "MSM Snapdragon DRM",
1034*4882a593Smuzhiyun 	.date               = "20130625",
1035*4882a593Smuzhiyun 	.major              = MSM_VERSION_MAJOR,
1036*4882a593Smuzhiyun 	.minor              = MSM_VERSION_MINOR,
1037*4882a593Smuzhiyun 	.patchlevel         = MSM_VERSION_PATCHLEVEL,
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun 
msm_runtime_suspend(struct device * dev)1040*4882a593Smuzhiyun static int __maybe_unused msm_runtime_suspend(struct device *dev)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1043*4882a593Smuzhiyun 	struct msm_drm_private *priv = ddev->dev_private;
1044*4882a593Smuzhiyun 	struct msm_mdss *mdss = priv->mdss;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	DBG("");
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	if (mdss && mdss->funcs)
1049*4882a593Smuzhiyun 		return mdss->funcs->disable(mdss);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	return 0;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
msm_runtime_resume(struct device * dev)1054*4882a593Smuzhiyun static int __maybe_unused msm_runtime_resume(struct device *dev)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1057*4882a593Smuzhiyun 	struct msm_drm_private *priv = ddev->dev_private;
1058*4882a593Smuzhiyun 	struct msm_mdss *mdss = priv->mdss;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	DBG("");
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (mdss && mdss->funcs)
1063*4882a593Smuzhiyun 		return mdss->funcs->enable(mdss);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	return 0;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun 
msm_pm_suspend(struct device * dev)1068*4882a593Smuzhiyun static int __maybe_unused msm_pm_suspend(struct device *dev)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (pm_runtime_suspended(dev))
1072*4882a593Smuzhiyun 		return 0;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	return msm_runtime_suspend(dev);
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun 
msm_pm_resume(struct device * dev)1077*4882a593Smuzhiyun static int __maybe_unused msm_pm_resume(struct device *dev)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	if (pm_runtime_suspended(dev))
1080*4882a593Smuzhiyun 		return 0;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	return msm_runtime_resume(dev);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
msm_pm_prepare(struct device * dev)1085*4882a593Smuzhiyun static int __maybe_unused msm_pm_prepare(struct device *dev)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1088*4882a593Smuzhiyun 	struct msm_drm_private *priv = ddev ? ddev->dev_private : NULL;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	if (!priv || !priv->kms)
1091*4882a593Smuzhiyun 		return 0;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	return drm_mode_config_helper_suspend(ddev);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
msm_pm_complete(struct device * dev)1096*4882a593Smuzhiyun static void __maybe_unused msm_pm_complete(struct device *dev)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
1099*4882a593Smuzhiyun 	struct msm_drm_private *priv = ddev ? ddev->dev_private : NULL;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	if (!priv || !priv->kms)
1102*4882a593Smuzhiyun 		return;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	drm_mode_config_helper_resume(ddev);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun static const struct dev_pm_ops msm_pm_ops = {
1108*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
1109*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
1110*4882a593Smuzhiyun 	.prepare = msm_pm_prepare,
1111*4882a593Smuzhiyun 	.complete = msm_pm_complete,
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun /*
1115*4882a593Smuzhiyun  * Componentized driver support:
1116*4882a593Smuzhiyun  */
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun /*
1119*4882a593Smuzhiyun  * NOTE: duplication of the same code as exynos or imx (or probably any other).
1120*4882a593Smuzhiyun  * so probably some room for some helpers
1121*4882a593Smuzhiyun  */
compare_of(struct device * dev,void * data)1122*4882a593Smuzhiyun static int compare_of(struct device *dev, void *data)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	return dev->of_node == data;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun /*
1128*4882a593Smuzhiyun  * Identify what components need to be added by parsing what remote-endpoints
1129*4882a593Smuzhiyun  * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1130*4882a593Smuzhiyun  * is no external component that we need to add since LVDS is within MDP4
1131*4882a593Smuzhiyun  * itself.
1132*4882a593Smuzhiyun  */
add_components_mdp(struct device * mdp_dev,struct component_match ** matchptr)1133*4882a593Smuzhiyun static int add_components_mdp(struct device *mdp_dev,
1134*4882a593Smuzhiyun 			      struct component_match **matchptr)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	struct device_node *np = mdp_dev->of_node;
1137*4882a593Smuzhiyun 	struct device_node *ep_node;
1138*4882a593Smuzhiyun 	struct device *master_dev;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	/*
1141*4882a593Smuzhiyun 	 * on MDP4 based platforms, the MDP platform device is the component
1142*4882a593Smuzhiyun 	 * master that adds other display interface components to itself.
1143*4882a593Smuzhiyun 	 *
1144*4882a593Smuzhiyun 	 * on MDP5 based platforms, the MDSS platform device is the component
1145*4882a593Smuzhiyun 	 * master that adds MDP5 and other display interface components to
1146*4882a593Smuzhiyun 	 * itself.
1147*4882a593Smuzhiyun 	 */
1148*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "qcom,mdp4"))
1149*4882a593Smuzhiyun 		master_dev = mdp_dev;
1150*4882a593Smuzhiyun 	else
1151*4882a593Smuzhiyun 		master_dev = mdp_dev->parent;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	for_each_endpoint_of_node(np, ep_node) {
1154*4882a593Smuzhiyun 		struct device_node *intf;
1155*4882a593Smuzhiyun 		struct of_endpoint ep;
1156*4882a593Smuzhiyun 		int ret;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		ret = of_graph_parse_endpoint(ep_node, &ep);
1159*4882a593Smuzhiyun 		if (ret) {
1160*4882a593Smuzhiyun 			DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
1161*4882a593Smuzhiyun 			of_node_put(ep_node);
1162*4882a593Smuzhiyun 			return ret;
1163*4882a593Smuzhiyun 		}
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 		/*
1166*4882a593Smuzhiyun 		 * The LCDC/LVDS port on MDP4 is a speacial case where the
1167*4882a593Smuzhiyun 		 * remote-endpoint isn't a component that we need to add
1168*4882a593Smuzhiyun 		 */
1169*4882a593Smuzhiyun 		if (of_device_is_compatible(np, "qcom,mdp4") &&
1170*4882a593Smuzhiyun 		    ep.port == 0)
1171*4882a593Smuzhiyun 			continue;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		/*
1174*4882a593Smuzhiyun 		 * It's okay if some of the ports don't have a remote endpoint
1175*4882a593Smuzhiyun 		 * specified. It just means that the port isn't connected to
1176*4882a593Smuzhiyun 		 * any external interface.
1177*4882a593Smuzhiyun 		 */
1178*4882a593Smuzhiyun 		intf = of_graph_get_remote_port_parent(ep_node);
1179*4882a593Smuzhiyun 		if (!intf)
1180*4882a593Smuzhiyun 			continue;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 		if (of_device_is_available(intf))
1183*4882a593Smuzhiyun 			drm_of_component_match_add(master_dev, matchptr,
1184*4882a593Smuzhiyun 						   compare_of, intf);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 		of_node_put(intf);
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	return 0;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
compare_name_mdp(struct device * dev,void * data)1192*4882a593Smuzhiyun static int compare_name_mdp(struct device *dev, void *data)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	return (strstr(dev_name(dev), "mdp") != NULL);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun 
add_display_components(struct device * dev,struct component_match ** matchptr)1197*4882a593Smuzhiyun static int add_display_components(struct device *dev,
1198*4882a593Smuzhiyun 				  struct component_match **matchptr)
1199*4882a593Smuzhiyun {
1200*4882a593Smuzhiyun 	struct device *mdp_dev;
1201*4882a593Smuzhiyun 	int ret;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	/*
1204*4882a593Smuzhiyun 	 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1205*4882a593Smuzhiyun 	 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1206*4882a593Smuzhiyun 	 * Populate the children devices, find the MDP5/DPU node, and then add
1207*4882a593Smuzhiyun 	 * the interfaces to our components list.
1208*4882a593Smuzhiyun 	 */
1209*4882a593Smuzhiyun 	if (of_device_is_compatible(dev->of_node, "qcom,mdss") ||
1210*4882a593Smuzhiyun 	    of_device_is_compatible(dev->of_node, "qcom,sdm845-mdss") ||
1211*4882a593Smuzhiyun 	    of_device_is_compatible(dev->of_node, "qcom,sc7180-mdss")) {
1212*4882a593Smuzhiyun 		ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1213*4882a593Smuzhiyun 		if (ret) {
1214*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "failed to populate children devices\n");
1215*4882a593Smuzhiyun 			return ret;
1216*4882a593Smuzhiyun 		}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 		mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1219*4882a593Smuzhiyun 		if (!mdp_dev) {
1220*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
1221*4882a593Smuzhiyun 			of_platform_depopulate(dev);
1222*4882a593Smuzhiyun 			return -ENODEV;
1223*4882a593Smuzhiyun 		}
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 		put_device(mdp_dev);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 		/* add the MDP component itself */
1228*4882a593Smuzhiyun 		drm_of_component_match_add(dev, matchptr, compare_of,
1229*4882a593Smuzhiyun 					   mdp_dev->of_node);
1230*4882a593Smuzhiyun 	} else {
1231*4882a593Smuzhiyun 		/* MDP4 */
1232*4882a593Smuzhiyun 		mdp_dev = dev;
1233*4882a593Smuzhiyun 	}
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	ret = add_components_mdp(mdp_dev, matchptr);
1236*4882a593Smuzhiyun 	if (ret)
1237*4882a593Smuzhiyun 		of_platform_depopulate(dev);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	return ret;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun /*
1243*4882a593Smuzhiyun  * We don't know what's the best binding to link the gpu with the drm device.
1244*4882a593Smuzhiyun  * Fow now, we just hunt for all the possible gpus that we support, and add them
1245*4882a593Smuzhiyun  * as components.
1246*4882a593Smuzhiyun  */
1247*4882a593Smuzhiyun static const struct of_device_id msm_gpu_match[] = {
1248*4882a593Smuzhiyun 	{ .compatible = "qcom,adreno" },
1249*4882a593Smuzhiyun 	{ .compatible = "qcom,adreno-3xx" },
1250*4882a593Smuzhiyun 	{ .compatible = "amd,imageon" },
1251*4882a593Smuzhiyun 	{ .compatible = "qcom,kgsl-3d0" },
1252*4882a593Smuzhiyun 	{ },
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun 
add_gpu_components(struct device * dev,struct component_match ** matchptr)1255*4882a593Smuzhiyun static int add_gpu_components(struct device *dev,
1256*4882a593Smuzhiyun 			      struct component_match **matchptr)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun 	struct device_node *np;
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	np = of_find_matching_node(NULL, msm_gpu_match);
1261*4882a593Smuzhiyun 	if (!np)
1262*4882a593Smuzhiyun 		return 0;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	if (of_device_is_available(np))
1265*4882a593Smuzhiyun 		drm_of_component_match_add(dev, matchptr, compare_of, np);
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	of_node_put(np);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	return 0;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
msm_drm_bind(struct device * dev)1272*4882a593Smuzhiyun static int msm_drm_bind(struct device *dev)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun 	return msm_drm_init(dev, &msm_driver);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
msm_drm_unbind(struct device * dev)1277*4882a593Smuzhiyun static void msm_drm_unbind(struct device *dev)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	msm_drm_uninit(dev);
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun static const struct component_master_ops msm_drm_ops = {
1283*4882a593Smuzhiyun 	.bind = msm_drm_bind,
1284*4882a593Smuzhiyun 	.unbind = msm_drm_unbind,
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun /*
1288*4882a593Smuzhiyun  * Platform driver:
1289*4882a593Smuzhiyun  */
1290*4882a593Smuzhiyun 
msm_pdev_probe(struct platform_device * pdev)1291*4882a593Smuzhiyun static int msm_pdev_probe(struct platform_device *pdev)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun 	struct component_match *match = NULL;
1294*4882a593Smuzhiyun 	int ret;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	if (get_mdp_ver(pdev)) {
1297*4882a593Smuzhiyun 		ret = add_display_components(&pdev->dev, &match);
1298*4882a593Smuzhiyun 		if (ret)
1299*4882a593Smuzhiyun 			return ret;
1300*4882a593Smuzhiyun 	}
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	ret = add_gpu_components(&pdev->dev, &match);
1303*4882a593Smuzhiyun 	if (ret)
1304*4882a593Smuzhiyun 		goto fail;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	/* on all devices that I am aware of, iommu's which can map
1307*4882a593Smuzhiyun 	 * any address the cpu can see are used:
1308*4882a593Smuzhiyun 	 */
1309*4882a593Smuzhiyun 	ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1310*4882a593Smuzhiyun 	if (ret)
1311*4882a593Smuzhiyun 		goto fail;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1314*4882a593Smuzhiyun 	if (ret)
1315*4882a593Smuzhiyun 		goto fail;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	return 0;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun fail:
1320*4882a593Smuzhiyun 	of_platform_depopulate(&pdev->dev);
1321*4882a593Smuzhiyun 	return ret;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
msm_pdev_remove(struct platform_device * pdev)1324*4882a593Smuzhiyun static int msm_pdev_remove(struct platform_device *pdev)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	component_master_del(&pdev->dev, &msm_drm_ops);
1327*4882a593Smuzhiyun 	of_platform_depopulate(&pdev->dev);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	return 0;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
msm_pdev_shutdown(struct platform_device * pdev)1332*4882a593Smuzhiyun static void msm_pdev_shutdown(struct platform_device *pdev)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct drm_device *drm = platform_get_drvdata(pdev);
1335*4882a593Smuzhiyun 	struct msm_drm_private *priv = drm ? drm->dev_private : NULL;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	if (!priv || !priv->kms)
1338*4882a593Smuzhiyun 		return;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	drm_atomic_helper_shutdown(drm);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun static const struct of_device_id dt_match[] = {
1344*4882a593Smuzhiyun 	{ .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1345*4882a593Smuzhiyun 	{ .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
1346*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
1347*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
1348*4882a593Smuzhiyun 	{}
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dt_match);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun static struct platform_driver msm_platform_driver = {
1353*4882a593Smuzhiyun 	.probe      = msm_pdev_probe,
1354*4882a593Smuzhiyun 	.remove     = msm_pdev_remove,
1355*4882a593Smuzhiyun 	.shutdown   = msm_pdev_shutdown,
1356*4882a593Smuzhiyun 	.driver     = {
1357*4882a593Smuzhiyun 		.name   = "msm",
1358*4882a593Smuzhiyun 		.of_match_table = dt_match,
1359*4882a593Smuzhiyun 		.pm     = &msm_pm_ops,
1360*4882a593Smuzhiyun 	},
1361*4882a593Smuzhiyun };
1362*4882a593Smuzhiyun 
msm_drm_register(void)1363*4882a593Smuzhiyun static int __init msm_drm_register(void)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun 	if (!modeset)
1366*4882a593Smuzhiyun 		return -EINVAL;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	DBG("init");
1369*4882a593Smuzhiyun 	msm_mdp_register();
1370*4882a593Smuzhiyun 	msm_dpu_register();
1371*4882a593Smuzhiyun 	msm_dsi_register();
1372*4882a593Smuzhiyun 	msm_edp_register();
1373*4882a593Smuzhiyun 	msm_hdmi_register();
1374*4882a593Smuzhiyun 	msm_dp_register();
1375*4882a593Smuzhiyun 	adreno_register();
1376*4882a593Smuzhiyun 	return platform_driver_register(&msm_platform_driver);
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun 
msm_drm_unregister(void)1379*4882a593Smuzhiyun static void __exit msm_drm_unregister(void)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun 	DBG("fini");
1382*4882a593Smuzhiyun 	platform_driver_unregister(&msm_platform_driver);
1383*4882a593Smuzhiyun 	msm_dp_unregister();
1384*4882a593Smuzhiyun 	msm_hdmi_unregister();
1385*4882a593Smuzhiyun 	adreno_unregister();
1386*4882a593Smuzhiyun 	msm_edp_unregister();
1387*4882a593Smuzhiyun 	msm_dsi_unregister();
1388*4882a593Smuzhiyun 	msm_mdp_unregister();
1389*4882a593Smuzhiyun 	msm_dpu_unregister();
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun module_init(msm_drm_register);
1393*4882a593Smuzhiyun module_exit(msm_drm_unregister);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1396*4882a593Smuzhiyun MODULE_DESCRIPTION("MSM DRM Driver");
1397*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1398