xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/hdmi/hdmi_hdcp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun  */
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include "hdmi.h"
6*4882a593Smuzhiyun #include <linux/qcom_scm.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #define HDCP_REG_ENABLE 0x01
9*4882a593Smuzhiyun #define HDCP_REG_DISABLE 0x00
10*4882a593Smuzhiyun #define HDCP_PORT_ADDR 0x74
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define HDCP_INT_STATUS_MASK ( \
13*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_INT | \
14*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_FAIL_INT | \
15*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_XFER_REQ_INT | \
16*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_XFER_DONE_INT)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define AUTH_WORK_RETRIES_TIME 100
19*4882a593Smuzhiyun #define AUTH_RETRIES_TIME 30
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* QFPROM Registers for HDMI/HDCP */
22*4882a593Smuzhiyun #define QFPROM_RAW_FEAT_CONFIG_ROW0_LSB  0x000000F8
23*4882a593Smuzhiyun #define QFPROM_RAW_FEAT_CONFIG_ROW0_MSB  0x000000FC
24*4882a593Smuzhiyun #define HDCP_KSV_LSB                     0x000060D8
25*4882a593Smuzhiyun #define HDCP_KSV_MSB                     0x000060DC
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun enum DS_TYPE {  /* type of downstream device */
28*4882a593Smuzhiyun 	DS_UNKNOWN,
29*4882a593Smuzhiyun 	DS_RECEIVER,
30*4882a593Smuzhiyun 	DS_REPEATER,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun enum hdmi_hdcp_state {
34*4882a593Smuzhiyun 	HDCP_STATE_NO_AKSV,
35*4882a593Smuzhiyun 	HDCP_STATE_INACTIVE,
36*4882a593Smuzhiyun 	HDCP_STATE_AUTHENTICATING,
37*4882a593Smuzhiyun 	HDCP_STATE_AUTHENTICATED,
38*4882a593Smuzhiyun 	HDCP_STATE_AUTH_FAILED
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct hdmi_hdcp_reg_data {
42*4882a593Smuzhiyun 	u32 reg_id;
43*4882a593Smuzhiyun 	u32 off;
44*4882a593Smuzhiyun 	char *name;
45*4882a593Smuzhiyun 	u32 reg_val;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct hdmi_hdcp_ctrl {
49*4882a593Smuzhiyun 	struct hdmi *hdmi;
50*4882a593Smuzhiyun 	u32 auth_retries;
51*4882a593Smuzhiyun 	bool tz_hdcp;
52*4882a593Smuzhiyun 	enum hdmi_hdcp_state hdcp_state;
53*4882a593Smuzhiyun 	struct work_struct hdcp_auth_work;
54*4882a593Smuzhiyun 	struct work_struct hdcp_reauth_work;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define AUTH_ABORT_EV 1
57*4882a593Smuzhiyun #define AUTH_RESULT_RDY_EV 2
58*4882a593Smuzhiyun 	unsigned long auth_event;
59*4882a593Smuzhiyun 	wait_queue_head_t auth_event_queue;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	u32 ksv_fifo_w_index;
62*4882a593Smuzhiyun 	/*
63*4882a593Smuzhiyun 	 * store aksv from qfprom
64*4882a593Smuzhiyun 	 */
65*4882a593Smuzhiyun 	u32 aksv_lsb;
66*4882a593Smuzhiyun 	u32 aksv_msb;
67*4882a593Smuzhiyun 	bool aksv_valid;
68*4882a593Smuzhiyun 	u32 ds_type;
69*4882a593Smuzhiyun 	u32 bksv_lsb;
70*4882a593Smuzhiyun 	u32 bksv_msb;
71*4882a593Smuzhiyun 	u8 dev_count;
72*4882a593Smuzhiyun 	u8 depth;
73*4882a593Smuzhiyun 	u8 ksv_list[5 * 127];
74*4882a593Smuzhiyun 	bool max_cascade_exceeded;
75*4882a593Smuzhiyun 	bool max_dev_exceeded;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
msm_hdmi_ddc_read(struct hdmi * hdmi,u16 addr,u8 offset,u8 * data,u16 data_len)78*4882a593Smuzhiyun static int msm_hdmi_ddc_read(struct hdmi *hdmi, u16 addr, u8 offset,
79*4882a593Smuzhiyun 	u8 *data, u16 data_len)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	int rc;
82*4882a593Smuzhiyun 	int retry = 5;
83*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
84*4882a593Smuzhiyun 		{
85*4882a593Smuzhiyun 			.addr	= addr >> 1,
86*4882a593Smuzhiyun 			.flags	= 0,
87*4882a593Smuzhiyun 			.len	= 1,
88*4882a593Smuzhiyun 			.buf	= &offset,
89*4882a593Smuzhiyun 		}, {
90*4882a593Smuzhiyun 			.addr	= addr >> 1,
91*4882a593Smuzhiyun 			.flags	= I2C_M_RD,
92*4882a593Smuzhiyun 			.len	= data_len,
93*4882a593Smuzhiyun 			.buf	= data,
94*4882a593Smuzhiyun 		}
95*4882a593Smuzhiyun 	};
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	DBG("Start DDC read");
98*4882a593Smuzhiyun retry:
99*4882a593Smuzhiyun 	rc = i2c_transfer(hdmi->i2c, msgs, 2);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	retry--;
102*4882a593Smuzhiyun 	if (rc == 2)
103*4882a593Smuzhiyun 		rc = 0;
104*4882a593Smuzhiyun 	else if (retry > 0)
105*4882a593Smuzhiyun 		goto retry;
106*4882a593Smuzhiyun 	else
107*4882a593Smuzhiyun 		rc = -EIO;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	DBG("End DDC read %d", rc);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return rc;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define HDCP_DDC_WRITE_MAX_BYTE_NUM 32
115*4882a593Smuzhiyun 
msm_hdmi_ddc_write(struct hdmi * hdmi,u16 addr,u8 offset,u8 * data,u16 data_len)116*4882a593Smuzhiyun static int msm_hdmi_ddc_write(struct hdmi *hdmi, u16 addr, u8 offset,
117*4882a593Smuzhiyun 	u8 *data, u16 data_len)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	int rc;
120*4882a593Smuzhiyun 	int retry = 10;
121*4882a593Smuzhiyun 	u8 buf[HDCP_DDC_WRITE_MAX_BYTE_NUM];
122*4882a593Smuzhiyun 	struct i2c_msg msgs[] = {
123*4882a593Smuzhiyun 		{
124*4882a593Smuzhiyun 			.addr	= addr >> 1,
125*4882a593Smuzhiyun 			.flags	= 0,
126*4882a593Smuzhiyun 			.len	= 1,
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 	};
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	DBG("Start DDC write");
131*4882a593Smuzhiyun 	if (data_len > (HDCP_DDC_WRITE_MAX_BYTE_NUM - 1)) {
132*4882a593Smuzhiyun 		pr_err("%s: write size too big\n", __func__);
133*4882a593Smuzhiyun 		return -ERANGE;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	buf[0] = offset;
137*4882a593Smuzhiyun 	memcpy(&buf[1], data, data_len);
138*4882a593Smuzhiyun 	msgs[0].buf = buf;
139*4882a593Smuzhiyun 	msgs[0].len = data_len + 1;
140*4882a593Smuzhiyun retry:
141*4882a593Smuzhiyun 	rc = i2c_transfer(hdmi->i2c, msgs, 1);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	retry--;
144*4882a593Smuzhiyun 	if (rc == 1)
145*4882a593Smuzhiyun 		rc = 0;
146*4882a593Smuzhiyun 	else if (retry > 0)
147*4882a593Smuzhiyun 		goto retry;
148*4882a593Smuzhiyun 	else
149*4882a593Smuzhiyun 		rc = -EIO;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	DBG("End DDC write %d", rc);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return rc;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
msm_hdmi_hdcp_scm_wr(struct hdmi_hdcp_ctrl * hdcp_ctrl,u32 * preg,u32 * pdata,u32 count)156*4882a593Smuzhiyun static int msm_hdmi_hdcp_scm_wr(struct hdmi_hdcp_ctrl *hdcp_ctrl, u32 *preg,
157*4882a593Smuzhiyun 	u32 *pdata, u32 count)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
160*4882a593Smuzhiyun 	struct qcom_scm_hdcp_req scm_buf[QCOM_SCM_HDCP_MAX_REQ_CNT];
161*4882a593Smuzhiyun 	u32 resp, phy_addr, idx = 0;
162*4882a593Smuzhiyun 	int i, ret = 0;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	WARN_ON(!pdata || !preg || (count == 0));
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	if (hdcp_ctrl->tz_hdcp) {
167*4882a593Smuzhiyun 		phy_addr = (u32)hdmi->mmio_phy_addr;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		while (count) {
170*4882a593Smuzhiyun 			memset(scm_buf, 0, sizeof(scm_buf));
171*4882a593Smuzhiyun 			for (i = 0; i < count && i < QCOM_SCM_HDCP_MAX_REQ_CNT;
172*4882a593Smuzhiyun 				i++) {
173*4882a593Smuzhiyun 				scm_buf[i].addr = phy_addr + preg[idx];
174*4882a593Smuzhiyun 				scm_buf[i].val  = pdata[idx];
175*4882a593Smuzhiyun 				idx++;
176*4882a593Smuzhiyun 			}
177*4882a593Smuzhiyun 			ret = qcom_scm_hdcp_req(scm_buf, i, &resp);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 			if (ret || resp) {
180*4882a593Smuzhiyun 				pr_err("%s: error: scm_call ret=%d resp=%u\n",
181*4882a593Smuzhiyun 					__func__, ret, resp);
182*4882a593Smuzhiyun 				ret = -EINVAL;
183*4882a593Smuzhiyun 				break;
184*4882a593Smuzhiyun 			}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 			count -= i;
187*4882a593Smuzhiyun 		}
188*4882a593Smuzhiyun 	} else {
189*4882a593Smuzhiyun 		for (i = 0; i < count; i++)
190*4882a593Smuzhiyun 			hdmi_write(hdmi, preg[i], pdata[i]);
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
msm_hdmi_hdcp_irq(struct hdmi_hdcp_ctrl * hdcp_ctrl)196*4882a593Smuzhiyun void msm_hdmi_hdcp_irq(struct hdmi_hdcp_ctrl *hdcp_ctrl)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
199*4882a593Smuzhiyun 	u32 reg_val, hdcp_int_status;
200*4882a593Smuzhiyun 	unsigned long flags;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
203*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_HDCP_INT_CTRL);
204*4882a593Smuzhiyun 	hdcp_int_status = reg_val & HDCP_INT_STATUS_MASK;
205*4882a593Smuzhiyun 	if (!hdcp_int_status) {
206*4882a593Smuzhiyun 		spin_unlock_irqrestore(&hdmi->reg_lock, flags);
207*4882a593Smuzhiyun 		return;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 	/* Clear Interrupts */
210*4882a593Smuzhiyun 	reg_val |= hdcp_int_status << 1;
211*4882a593Smuzhiyun 	/* Clear AUTH_FAIL_INFO as well */
212*4882a593Smuzhiyun 	if (hdcp_int_status & HDMI_HDCP_INT_CTRL_AUTH_FAIL_INT)
213*4882a593Smuzhiyun 		reg_val |= HDMI_HDCP_INT_CTRL_AUTH_FAIL_INFO_ACK;
214*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_INT_CTRL, reg_val);
215*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	DBG("hdcp irq %x", hdcp_int_status);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (hdcp_int_status & HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_INT) {
220*4882a593Smuzhiyun 		pr_info("%s:AUTH_SUCCESS_INT received\n", __func__);
221*4882a593Smuzhiyun 		if (HDCP_STATE_AUTHENTICATING == hdcp_ctrl->hdcp_state) {
222*4882a593Smuzhiyun 			set_bit(AUTH_RESULT_RDY_EV, &hdcp_ctrl->auth_event);
223*4882a593Smuzhiyun 			wake_up_all(&hdcp_ctrl->auth_event_queue);
224*4882a593Smuzhiyun 		}
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (hdcp_int_status & HDMI_HDCP_INT_CTRL_AUTH_FAIL_INT) {
228*4882a593Smuzhiyun 		reg_val = hdmi_read(hdmi, REG_HDMI_HDCP_LINK0_STATUS);
229*4882a593Smuzhiyun 		pr_info("%s: AUTH_FAIL_INT rcvd, LINK0_STATUS=0x%08x\n",
230*4882a593Smuzhiyun 			__func__, reg_val);
231*4882a593Smuzhiyun 		if (HDCP_STATE_AUTHENTICATED == hdcp_ctrl->hdcp_state)
232*4882a593Smuzhiyun 			queue_work(hdmi->workq, &hdcp_ctrl->hdcp_reauth_work);
233*4882a593Smuzhiyun 		else if (HDCP_STATE_AUTHENTICATING ==
234*4882a593Smuzhiyun 				hdcp_ctrl->hdcp_state) {
235*4882a593Smuzhiyun 			set_bit(AUTH_RESULT_RDY_EV, &hdcp_ctrl->auth_event);
236*4882a593Smuzhiyun 			wake_up_all(&hdcp_ctrl->auth_event_queue);
237*4882a593Smuzhiyun 		}
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
msm_hdmi_hdcp_msleep(struct hdmi_hdcp_ctrl * hdcp_ctrl,u32 ms,u32 ev)241*4882a593Smuzhiyun static int msm_hdmi_hdcp_msleep(struct hdmi_hdcp_ctrl *hdcp_ctrl, u32 ms, u32 ev)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	int rc;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	rc = wait_event_timeout(hdcp_ctrl->auth_event_queue,
246*4882a593Smuzhiyun 		!!test_bit(ev, &hdcp_ctrl->auth_event),
247*4882a593Smuzhiyun 		msecs_to_jiffies(ms));
248*4882a593Smuzhiyun 	if (rc) {
249*4882a593Smuzhiyun 		pr_info("%s: msleep is canceled by event %d\n",
250*4882a593Smuzhiyun 				__func__, ev);
251*4882a593Smuzhiyun 		clear_bit(ev, &hdcp_ctrl->auth_event);
252*4882a593Smuzhiyun 		return -ECANCELED;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
msm_hdmi_hdcp_read_validate_aksv(struct hdmi_hdcp_ctrl * hdcp_ctrl)258*4882a593Smuzhiyun static int msm_hdmi_hdcp_read_validate_aksv(struct hdmi_hdcp_ctrl *hdcp_ctrl)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Fetch aksv from QFPROM, this info should be public. */
263*4882a593Smuzhiyun 	hdcp_ctrl->aksv_lsb = hdmi_qfprom_read(hdmi, HDCP_KSV_LSB);
264*4882a593Smuzhiyun 	hdcp_ctrl->aksv_msb = hdmi_qfprom_read(hdmi, HDCP_KSV_MSB);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* check there are 20 ones in AKSV */
267*4882a593Smuzhiyun 	if ((hweight32(hdcp_ctrl->aksv_lsb) + hweight32(hdcp_ctrl->aksv_msb))
268*4882a593Smuzhiyun 			!= 20) {
269*4882a593Smuzhiyun 		pr_err("%s: AKSV QFPROM doesn't have 20 1's, 20 0's\n",
270*4882a593Smuzhiyun 			__func__);
271*4882a593Smuzhiyun 		pr_err("%s: QFPROM AKSV chk failed (AKSV=%02x%08x)\n",
272*4882a593Smuzhiyun 			__func__, hdcp_ctrl->aksv_msb,
273*4882a593Smuzhiyun 			hdcp_ctrl->aksv_lsb);
274*4882a593Smuzhiyun 		return -EINVAL;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 	DBG("AKSV=%02x%08x", hdcp_ctrl->aksv_msb, hdcp_ctrl->aksv_lsb);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
msm_reset_hdcp_ddc_failures(struct hdmi_hdcp_ctrl * hdcp_ctrl)281*4882a593Smuzhiyun static int msm_reset_hdcp_ddc_failures(struct hdmi_hdcp_ctrl *hdcp_ctrl)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
284*4882a593Smuzhiyun 	u32 reg_val, failure, nack0;
285*4882a593Smuzhiyun 	int rc = 0;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* Check for any DDC transfer failures */
288*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_HDCP_DDC_STATUS);
289*4882a593Smuzhiyun 	failure = reg_val & HDMI_HDCP_DDC_STATUS_FAILED;
290*4882a593Smuzhiyun 	nack0 = reg_val & HDMI_HDCP_DDC_STATUS_NACK0;
291*4882a593Smuzhiyun 	DBG("HDCP_DDC_STATUS=0x%x, FAIL=%d, NACK0=%d",
292*4882a593Smuzhiyun 		reg_val, failure, nack0);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (failure) {
295*4882a593Smuzhiyun 		/*
296*4882a593Smuzhiyun 		 * Indicates that the last HDCP HW DDC transfer failed.
297*4882a593Smuzhiyun 		 * This occurs when a transfer is attempted with HDCP DDC
298*4882a593Smuzhiyun 		 * disabled (HDCP_DDC_DISABLE=1) or the number of retries
299*4882a593Smuzhiyun 		 * matches HDCP_DDC_RETRY_CNT.
300*4882a593Smuzhiyun 		 * Failure occurred,  let's clear it.
301*4882a593Smuzhiyun 		 */
302*4882a593Smuzhiyun 		DBG("DDC failure detected");
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 		/* First, Disable DDC */
305*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_HDCP_DDC_CTRL_0,
306*4882a593Smuzhiyun 			HDMI_HDCP_DDC_CTRL_0_DISABLE);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		/* ACK the Failure to Clear it */
309*4882a593Smuzhiyun 		reg_val = hdmi_read(hdmi, REG_HDMI_HDCP_DDC_CTRL_1);
310*4882a593Smuzhiyun 		reg_val |= HDMI_HDCP_DDC_CTRL_1_FAILED_ACK;
311*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_HDCP_DDC_CTRL_1, reg_val);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		/* Check if the FAILURE got Cleared */
314*4882a593Smuzhiyun 		reg_val = hdmi_read(hdmi, REG_HDMI_HDCP_DDC_STATUS);
315*4882a593Smuzhiyun 		if (reg_val & HDMI_HDCP_DDC_STATUS_FAILED)
316*4882a593Smuzhiyun 			pr_info("%s: Unable to clear HDCP DDC Failure\n",
317*4882a593Smuzhiyun 				__func__);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 		/* Re-Enable HDCP DDC */
320*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_HDCP_DDC_CTRL_0, 0);
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	if (nack0) {
324*4882a593Smuzhiyun 		DBG("Before: HDMI_DDC_SW_STATUS=0x%08x",
325*4882a593Smuzhiyun 			hdmi_read(hdmi, REG_HDMI_DDC_SW_STATUS));
326*4882a593Smuzhiyun 		/* Reset HDMI DDC software status */
327*4882a593Smuzhiyun 		reg_val = hdmi_read(hdmi, REG_HDMI_DDC_CTRL);
328*4882a593Smuzhiyun 		reg_val |= HDMI_DDC_CTRL_SW_STATUS_RESET;
329*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_DDC_CTRL, reg_val);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 20, AUTH_ABORT_EV);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		reg_val = hdmi_read(hdmi, REG_HDMI_DDC_CTRL);
334*4882a593Smuzhiyun 		reg_val &= ~HDMI_DDC_CTRL_SW_STATUS_RESET;
335*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_DDC_CTRL, reg_val);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		/* Reset HDMI DDC Controller */
338*4882a593Smuzhiyun 		reg_val = hdmi_read(hdmi, REG_HDMI_DDC_CTRL);
339*4882a593Smuzhiyun 		reg_val |= HDMI_DDC_CTRL_SOFT_RESET;
340*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_DDC_CTRL, reg_val);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		/* If previous msleep is aborted, skip this msleep */
343*4882a593Smuzhiyun 		if (!rc)
344*4882a593Smuzhiyun 			rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 20, AUTH_ABORT_EV);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		reg_val = hdmi_read(hdmi, REG_HDMI_DDC_CTRL);
347*4882a593Smuzhiyun 		reg_val &= ~HDMI_DDC_CTRL_SOFT_RESET;
348*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_DDC_CTRL, reg_val);
349*4882a593Smuzhiyun 		DBG("After: HDMI_DDC_SW_STATUS=0x%08x",
350*4882a593Smuzhiyun 			hdmi_read(hdmi, REG_HDMI_DDC_SW_STATUS));
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return rc;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
msm_hdmi_hdcp_hw_ddc_clean(struct hdmi_hdcp_ctrl * hdcp_ctrl)356*4882a593Smuzhiyun static int msm_hdmi_hdcp_hw_ddc_clean(struct hdmi_hdcp_ctrl *hdcp_ctrl)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	int rc;
359*4882a593Smuzhiyun 	u32 hdcp_ddc_status, ddc_hw_status;
360*4882a593Smuzhiyun 	u32 xfer_done, xfer_req, hw_done;
361*4882a593Smuzhiyun 	bool hw_not_ready;
362*4882a593Smuzhiyun 	u32 timeout_count;
363*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (hdmi_read(hdmi, REG_HDMI_DDC_HW_STATUS) == 0)
366*4882a593Smuzhiyun 		return 0;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* Wait to be clean on DDC HW engine */
369*4882a593Smuzhiyun 	timeout_count = 100;
370*4882a593Smuzhiyun 	do {
371*4882a593Smuzhiyun 		hdcp_ddc_status = hdmi_read(hdmi, REG_HDMI_HDCP_DDC_STATUS);
372*4882a593Smuzhiyun 		ddc_hw_status = hdmi_read(hdmi, REG_HDMI_DDC_HW_STATUS);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		xfer_done = hdcp_ddc_status & HDMI_HDCP_DDC_STATUS_XFER_DONE;
375*4882a593Smuzhiyun 		xfer_req = hdcp_ddc_status & HDMI_HDCP_DDC_STATUS_XFER_REQ;
376*4882a593Smuzhiyun 		hw_done = ddc_hw_status & HDMI_DDC_HW_STATUS_DONE;
377*4882a593Smuzhiyun 		hw_not_ready = !xfer_done || xfer_req || !hw_done;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 		if (hw_not_ready)
380*4882a593Smuzhiyun 			break;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		timeout_count--;
383*4882a593Smuzhiyun 		if (!timeout_count) {
384*4882a593Smuzhiyun 			pr_warn("%s: hw_ddc_clean failed\n", __func__);
385*4882a593Smuzhiyun 			return -ETIMEDOUT;
386*4882a593Smuzhiyun 		}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 20, AUTH_ABORT_EV);
389*4882a593Smuzhiyun 		if (rc)
390*4882a593Smuzhiyun 			return rc;
391*4882a593Smuzhiyun 	} while (1);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
msm_hdmi_hdcp_reauth_work(struct work_struct * work)396*4882a593Smuzhiyun static void msm_hdmi_hdcp_reauth_work(struct work_struct *work)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct hdmi_hdcp_ctrl *hdcp_ctrl = container_of(work,
399*4882a593Smuzhiyun 		struct hdmi_hdcp_ctrl, hdcp_reauth_work);
400*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
401*4882a593Smuzhiyun 	unsigned long flags;
402*4882a593Smuzhiyun 	u32 reg_val;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	DBG("HDCP REAUTH WORK");
405*4882a593Smuzhiyun 	/*
406*4882a593Smuzhiyun 	 * Disable HPD circuitry.
407*4882a593Smuzhiyun 	 * This is needed to reset the HDCP cipher engine so that when we
408*4882a593Smuzhiyun 	 * attempt a re-authentication, HW would clear the AN0_READY and
409*4882a593Smuzhiyun 	 * AN1_READY bits in HDMI_HDCP_LINK0_STATUS register
410*4882a593Smuzhiyun 	 */
411*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
412*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_HPD_CTRL);
413*4882a593Smuzhiyun 	reg_val &= ~HDMI_HPD_CTRL_ENABLE;
414*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HPD_CTRL, reg_val);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Disable HDCP interrupts */
417*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_INT_CTRL, 0);
418*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_RESET,
421*4882a593Smuzhiyun 		HDMI_HDCP_RESET_LINK0_DEAUTHENTICATE);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Wait to be clean on DDC HW engine */
424*4882a593Smuzhiyun 	if (msm_hdmi_hdcp_hw_ddc_clean(hdcp_ctrl)) {
425*4882a593Smuzhiyun 		pr_info("%s: reauth work aborted\n", __func__);
426*4882a593Smuzhiyun 		return;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Disable encryption and disable the HDCP block */
430*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_CTRL, 0);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* Enable HPD circuitry */
433*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
434*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_HPD_CTRL);
435*4882a593Smuzhiyun 	reg_val |= HDMI_HPD_CTRL_ENABLE;
436*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HPD_CTRL, reg_val);
437*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/*
440*4882a593Smuzhiyun 	 * Only retry defined times then abort current authenticating process
441*4882a593Smuzhiyun 	 */
442*4882a593Smuzhiyun 	if (++hdcp_ctrl->auth_retries == AUTH_RETRIES_TIME) {
443*4882a593Smuzhiyun 		hdcp_ctrl->hdcp_state = HDCP_STATE_INACTIVE;
444*4882a593Smuzhiyun 		hdcp_ctrl->auth_retries = 0;
445*4882a593Smuzhiyun 		pr_info("%s: abort reauthentication!\n", __func__);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		return;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	DBG("Queue AUTH WORK");
451*4882a593Smuzhiyun 	hdcp_ctrl->hdcp_state = HDCP_STATE_AUTHENTICATING;
452*4882a593Smuzhiyun 	queue_work(hdmi->workq, &hdcp_ctrl->hdcp_auth_work);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
msm_hdmi_hdcp_auth_prepare(struct hdmi_hdcp_ctrl * hdcp_ctrl)455*4882a593Smuzhiyun static int msm_hdmi_hdcp_auth_prepare(struct hdmi_hdcp_ctrl *hdcp_ctrl)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
458*4882a593Smuzhiyun 	u32 link0_status;
459*4882a593Smuzhiyun 	u32 reg_val;
460*4882a593Smuzhiyun 	unsigned long flags;
461*4882a593Smuzhiyun 	int rc;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	if (!hdcp_ctrl->aksv_valid) {
464*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_read_validate_aksv(hdcp_ctrl);
465*4882a593Smuzhiyun 		if (rc) {
466*4882a593Smuzhiyun 			pr_err("%s: ASKV validation failed\n", __func__);
467*4882a593Smuzhiyun 			hdcp_ctrl->hdcp_state = HDCP_STATE_NO_AKSV;
468*4882a593Smuzhiyun 			return -ENOTSUPP;
469*4882a593Smuzhiyun 		}
470*4882a593Smuzhiyun 		hdcp_ctrl->aksv_valid = true;
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
474*4882a593Smuzhiyun 	/* disable HDMI Encrypt */
475*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_CTRL);
476*4882a593Smuzhiyun 	reg_val &= ~HDMI_CTRL_ENCRYPTED;
477*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_CTRL, reg_val);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* Enabling Software DDC */
480*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_DDC_ARBITRATION);
481*4882a593Smuzhiyun 	reg_val &= ~HDMI_DDC_ARBITRATION_HW_ARBITRATION;
482*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_DDC_ARBITRATION, reg_val);
483*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/*
486*4882a593Smuzhiyun 	 * Write AKSV read from QFPROM to the HDCP registers.
487*4882a593Smuzhiyun 	 * This step is needed for HDCP authentication and must be
488*4882a593Smuzhiyun 	 * written before enabling HDCP.
489*4882a593Smuzhiyun 	 */
490*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_SW_LOWER_AKSV, hdcp_ctrl->aksv_lsb);
491*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_SW_UPPER_AKSV, hdcp_ctrl->aksv_msb);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/*
494*4882a593Smuzhiyun 	 * HDCP setup prior to enabling HDCP_CTRL.
495*4882a593Smuzhiyun 	 * Setup seed values for random number An.
496*4882a593Smuzhiyun 	 */
497*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_ENTROPY_CTRL0, 0xB1FFB0FF);
498*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_ENTROPY_CTRL1, 0xF00DFACE);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* Disable the RngCipher state */
501*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_HDCP_DEBUG_CTRL);
502*4882a593Smuzhiyun 	reg_val &= ~HDMI_HDCP_DEBUG_CTRL_RNG_CIPHER;
503*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_DEBUG_CTRL, reg_val);
504*4882a593Smuzhiyun 	DBG("HDCP_DEBUG_CTRL=0x%08x",
505*4882a593Smuzhiyun 		hdmi_read(hdmi, REG_HDMI_HDCP_DEBUG_CTRL));
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/*
508*4882a593Smuzhiyun 	 * Ensure that all register writes are completed before
509*4882a593Smuzhiyun 	 * enabling HDCP cipher
510*4882a593Smuzhiyun 	 */
511*4882a593Smuzhiyun 	wmb();
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/*
514*4882a593Smuzhiyun 	 * Enable HDCP
515*4882a593Smuzhiyun 	 * This needs to be done as early as possible in order for the
516*4882a593Smuzhiyun 	 * hardware to make An available to read
517*4882a593Smuzhiyun 	 */
518*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_CTRL, HDMI_HDCP_CTRL_ENABLE);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	/*
521*4882a593Smuzhiyun 	 * If we had stale values for the An ready bit, it should most
522*4882a593Smuzhiyun 	 * likely be cleared now after enabling HDCP cipher
523*4882a593Smuzhiyun 	 */
524*4882a593Smuzhiyun 	link0_status = hdmi_read(hdmi, REG_HDMI_HDCP_LINK0_STATUS);
525*4882a593Smuzhiyun 	DBG("After enabling HDCP Link0_Status=0x%08x", link0_status);
526*4882a593Smuzhiyun 	if (!(link0_status &
527*4882a593Smuzhiyun 		(HDMI_HDCP_LINK0_STATUS_AN_0_READY |
528*4882a593Smuzhiyun 		HDMI_HDCP_LINK0_STATUS_AN_1_READY)))
529*4882a593Smuzhiyun 		DBG("An not ready after enabling HDCP");
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* Clear any DDC failures from previous tries before enable HDCP*/
532*4882a593Smuzhiyun 	rc = msm_reset_hdcp_ddc_failures(hdcp_ctrl);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	return rc;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
msm_hdmi_hdcp_auth_fail(struct hdmi_hdcp_ctrl * hdcp_ctrl)537*4882a593Smuzhiyun static void msm_hdmi_hdcp_auth_fail(struct hdmi_hdcp_ctrl *hdcp_ctrl)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
540*4882a593Smuzhiyun 	u32 reg_val;
541*4882a593Smuzhiyun 	unsigned long flags;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	DBG("hdcp auth failed, queue reauth work");
544*4882a593Smuzhiyun 	/* clear HDMI Encrypt */
545*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
546*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_CTRL);
547*4882a593Smuzhiyun 	reg_val &= ~HDMI_CTRL_ENCRYPTED;
548*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_CTRL, reg_val);
549*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	hdcp_ctrl->hdcp_state = HDCP_STATE_AUTH_FAILED;
552*4882a593Smuzhiyun 	queue_work(hdmi->workq, &hdcp_ctrl->hdcp_reauth_work);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
msm_hdmi_hdcp_auth_done(struct hdmi_hdcp_ctrl * hdcp_ctrl)555*4882a593Smuzhiyun static void msm_hdmi_hdcp_auth_done(struct hdmi_hdcp_ctrl *hdcp_ctrl)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
558*4882a593Smuzhiyun 	u32 reg_val;
559*4882a593Smuzhiyun 	unsigned long flags;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/*
562*4882a593Smuzhiyun 	 * Disable software DDC before going into part3 to make sure
563*4882a593Smuzhiyun 	 * there is no Arbitration between software and hardware for DDC
564*4882a593Smuzhiyun 	 */
565*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
566*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_DDC_ARBITRATION);
567*4882a593Smuzhiyun 	reg_val |= HDMI_DDC_ARBITRATION_HW_ARBITRATION;
568*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_DDC_ARBITRATION, reg_val);
569*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/* enable HDMI Encrypt */
572*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
573*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_CTRL);
574*4882a593Smuzhiyun 	reg_val |= HDMI_CTRL_ENCRYPTED;
575*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_CTRL, reg_val);
576*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	hdcp_ctrl->hdcp_state = HDCP_STATE_AUTHENTICATED;
579*4882a593Smuzhiyun 	hdcp_ctrl->auth_retries = 0;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun /*
583*4882a593Smuzhiyun  * hdcp authenticating part 1
584*4882a593Smuzhiyun  * Wait Key/An ready
585*4882a593Smuzhiyun  * Read BCAPS from sink
586*4882a593Smuzhiyun  * Write BCAPS and AKSV into HDCP engine
587*4882a593Smuzhiyun  * Write An and AKSV to sink
588*4882a593Smuzhiyun  * Read BKSV from sink and write into HDCP engine
589*4882a593Smuzhiyun  */
msm_hdmi_hdcp_wait_key_an_ready(struct hdmi_hdcp_ctrl * hdcp_ctrl)590*4882a593Smuzhiyun static int msm_hdmi_hdcp_wait_key_an_ready(struct hdmi_hdcp_ctrl *hdcp_ctrl)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	int rc;
593*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
594*4882a593Smuzhiyun 	u32 link0_status, keys_state;
595*4882a593Smuzhiyun 	u32 timeout_count;
596*4882a593Smuzhiyun 	bool an_ready;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* Wait for HDCP keys to be checked and validated */
599*4882a593Smuzhiyun 	timeout_count = 100;
600*4882a593Smuzhiyun 	do {
601*4882a593Smuzhiyun 		link0_status = hdmi_read(hdmi, REG_HDMI_HDCP_LINK0_STATUS);
602*4882a593Smuzhiyun 		keys_state = (link0_status >> 28) & 0x7;
603*4882a593Smuzhiyun 		if (keys_state == HDCP_KEYS_STATE_VALID)
604*4882a593Smuzhiyun 			break;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 		DBG("Keys not ready(%d). s=%d, l0=%0x08x",
607*4882a593Smuzhiyun 			timeout_count, keys_state, link0_status);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		timeout_count--;
610*4882a593Smuzhiyun 		if (!timeout_count) {
611*4882a593Smuzhiyun 			pr_err("%s: Wait key state timedout", __func__);
612*4882a593Smuzhiyun 			return -ETIMEDOUT;
613*4882a593Smuzhiyun 		}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 20, AUTH_ABORT_EV);
616*4882a593Smuzhiyun 		if (rc)
617*4882a593Smuzhiyun 			return rc;
618*4882a593Smuzhiyun 	} while (1);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	timeout_count = 100;
621*4882a593Smuzhiyun 	do {
622*4882a593Smuzhiyun 		link0_status = hdmi_read(hdmi, REG_HDMI_HDCP_LINK0_STATUS);
623*4882a593Smuzhiyun 		an_ready = (link0_status & HDMI_HDCP_LINK0_STATUS_AN_0_READY)
624*4882a593Smuzhiyun 			&& (link0_status & HDMI_HDCP_LINK0_STATUS_AN_1_READY);
625*4882a593Smuzhiyun 		if (an_ready)
626*4882a593Smuzhiyun 			break;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		DBG("An not ready(%d). l0_status=0x%08x",
629*4882a593Smuzhiyun 			timeout_count, link0_status);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 		timeout_count--;
632*4882a593Smuzhiyun 		if (!timeout_count) {
633*4882a593Smuzhiyun 			pr_err("%s: Wait An timedout", __func__);
634*4882a593Smuzhiyun 			return -ETIMEDOUT;
635*4882a593Smuzhiyun 		}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 20, AUTH_ABORT_EV);
638*4882a593Smuzhiyun 		if (rc)
639*4882a593Smuzhiyun 			return rc;
640*4882a593Smuzhiyun 	} while (1);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
msm_hdmi_hdcp_send_aksv_an(struct hdmi_hdcp_ctrl * hdcp_ctrl)645*4882a593Smuzhiyun static int msm_hdmi_hdcp_send_aksv_an(struct hdmi_hdcp_ctrl *hdcp_ctrl)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	int rc = 0;
648*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
649*4882a593Smuzhiyun 	u32 link0_aksv_0, link0_aksv_1;
650*4882a593Smuzhiyun 	u32 link0_an[2];
651*4882a593Smuzhiyun 	u8 aksv[5];
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* Read An0 and An1 */
654*4882a593Smuzhiyun 	link0_an[0] = hdmi_read(hdmi, REG_HDMI_HDCP_RCVPORT_DATA5);
655*4882a593Smuzhiyun 	link0_an[1] = hdmi_read(hdmi, REG_HDMI_HDCP_RCVPORT_DATA6);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	/* Read AKSV */
658*4882a593Smuzhiyun 	link0_aksv_0 = hdmi_read(hdmi, REG_HDMI_HDCP_RCVPORT_DATA3);
659*4882a593Smuzhiyun 	link0_aksv_1 = hdmi_read(hdmi, REG_HDMI_HDCP_RCVPORT_DATA4);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	DBG("Link ASKV=%08x%08x", link0_aksv_0, link0_aksv_1);
662*4882a593Smuzhiyun 	/* Copy An and AKSV to byte arrays for transmission */
663*4882a593Smuzhiyun 	aksv[0] =  link0_aksv_0        & 0xFF;
664*4882a593Smuzhiyun 	aksv[1] = (link0_aksv_0 >> 8)  & 0xFF;
665*4882a593Smuzhiyun 	aksv[2] = (link0_aksv_0 >> 16) & 0xFF;
666*4882a593Smuzhiyun 	aksv[3] = (link0_aksv_0 >> 24) & 0xFF;
667*4882a593Smuzhiyun 	aksv[4] =  link0_aksv_1        & 0xFF;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* Write An to offset 0x18 */
670*4882a593Smuzhiyun 	rc = msm_hdmi_ddc_write(hdmi, HDCP_PORT_ADDR, 0x18, (u8 *)link0_an,
671*4882a593Smuzhiyun 		(u16)sizeof(link0_an));
672*4882a593Smuzhiyun 	if (rc) {
673*4882a593Smuzhiyun 		pr_err("%s:An write failed\n", __func__);
674*4882a593Smuzhiyun 		return rc;
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun 	DBG("Link0-An=%08x%08x", link0_an[0], link0_an[1]);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	/* Write AKSV to offset 0x10 */
679*4882a593Smuzhiyun 	rc = msm_hdmi_ddc_write(hdmi, HDCP_PORT_ADDR, 0x10, aksv, 5);
680*4882a593Smuzhiyun 	if (rc) {
681*4882a593Smuzhiyun 		pr_err("%s:AKSV write failed\n", __func__);
682*4882a593Smuzhiyun 		return rc;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 	DBG("Link0-AKSV=%02x%08x", link0_aksv_1 & 0xFF, link0_aksv_0);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	return 0;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
msm_hdmi_hdcp_recv_bksv(struct hdmi_hdcp_ctrl * hdcp_ctrl)689*4882a593Smuzhiyun static int msm_hdmi_hdcp_recv_bksv(struct hdmi_hdcp_ctrl *hdcp_ctrl)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	int rc = 0;
692*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
693*4882a593Smuzhiyun 	u8 bksv[5];
694*4882a593Smuzhiyun 	u32 reg[2], data[2];
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	/* Read BKSV at offset 0x00 */
697*4882a593Smuzhiyun 	rc = msm_hdmi_ddc_read(hdmi, HDCP_PORT_ADDR, 0x00, bksv, 5);
698*4882a593Smuzhiyun 	if (rc) {
699*4882a593Smuzhiyun 		pr_err("%s:BKSV read failed\n", __func__);
700*4882a593Smuzhiyun 		return rc;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	hdcp_ctrl->bksv_lsb = bksv[0] | (bksv[1] << 8) |
704*4882a593Smuzhiyun 		(bksv[2] << 16) | (bksv[3] << 24);
705*4882a593Smuzhiyun 	hdcp_ctrl->bksv_msb = bksv[4];
706*4882a593Smuzhiyun 	DBG(":BKSV=%02x%08x", hdcp_ctrl->bksv_msb, hdcp_ctrl->bksv_lsb);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	/* check there are 20 ones in BKSV */
709*4882a593Smuzhiyun 	if ((hweight32(hdcp_ctrl->bksv_lsb) + hweight32(hdcp_ctrl->bksv_msb))
710*4882a593Smuzhiyun 			!= 20) {
711*4882a593Smuzhiyun 		pr_err(": BKSV doesn't have 20 1's and 20 0's\n");
712*4882a593Smuzhiyun 		pr_err(": BKSV chk fail. BKSV=%02x%02x%02x%02x%02x\n",
713*4882a593Smuzhiyun 			bksv[4], bksv[3], bksv[2], bksv[1], bksv[0]);
714*4882a593Smuzhiyun 		return -EINVAL;
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	/* Write BKSV read from sink to HDCP registers */
718*4882a593Smuzhiyun 	reg[0] = REG_HDMI_HDCP_RCVPORT_DATA0;
719*4882a593Smuzhiyun 	data[0] = hdcp_ctrl->bksv_lsb;
720*4882a593Smuzhiyun 	reg[1] = REG_HDMI_HDCP_RCVPORT_DATA1;
721*4882a593Smuzhiyun 	data[1] = hdcp_ctrl->bksv_msb;
722*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_scm_wr(hdcp_ctrl, reg, data, 2);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return rc;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
msm_hdmi_hdcp_recv_bcaps(struct hdmi_hdcp_ctrl * hdcp_ctrl)727*4882a593Smuzhiyun static int msm_hdmi_hdcp_recv_bcaps(struct hdmi_hdcp_ctrl *hdcp_ctrl)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	int rc = 0;
730*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
731*4882a593Smuzhiyun 	u32 reg, data;
732*4882a593Smuzhiyun 	u8 bcaps;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	rc = msm_hdmi_ddc_read(hdmi, HDCP_PORT_ADDR, 0x40, &bcaps, 1);
735*4882a593Smuzhiyun 	if (rc) {
736*4882a593Smuzhiyun 		pr_err("%s:BCAPS read failed\n", __func__);
737*4882a593Smuzhiyun 		return rc;
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 	DBG("BCAPS=%02x", bcaps);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	/* receiver (0), repeater (1) */
742*4882a593Smuzhiyun 	hdcp_ctrl->ds_type = (bcaps & BIT(6)) ? DS_REPEATER : DS_RECEIVER;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	/* Write BCAPS to the hardware */
745*4882a593Smuzhiyun 	reg = REG_HDMI_HDCP_RCVPORT_DATA12;
746*4882a593Smuzhiyun 	data = (u32)bcaps;
747*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_scm_wr(hdcp_ctrl, &reg, &data, 1);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return rc;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
msm_hdmi_hdcp_auth_part1_key_exchange(struct hdmi_hdcp_ctrl * hdcp_ctrl)752*4882a593Smuzhiyun static int msm_hdmi_hdcp_auth_part1_key_exchange(struct hdmi_hdcp_ctrl *hdcp_ctrl)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
755*4882a593Smuzhiyun 	unsigned long flags;
756*4882a593Smuzhiyun 	int rc;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	/* Wait for AKSV key and An ready */
759*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_wait_key_an_ready(hdcp_ctrl);
760*4882a593Smuzhiyun 	if (rc) {
761*4882a593Smuzhiyun 		pr_err("%s: wait key and an ready failed\n", __func__);
762*4882a593Smuzhiyun 		return rc;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* Read BCAPS and send to HDCP engine */
766*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_recv_bcaps(hdcp_ctrl);
767*4882a593Smuzhiyun 	if (rc) {
768*4882a593Smuzhiyun 		pr_err("%s: read bcaps error, abort\n", __func__);
769*4882a593Smuzhiyun 		return rc;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/*
773*4882a593Smuzhiyun 	 * 1.1_Features turned off by default.
774*4882a593Smuzhiyun 	 * No need to write AInfo since 1.1_Features is disabled.
775*4882a593Smuzhiyun 	 */
776*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_RCVPORT_DATA4, 0);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	/* Send AKSV and An to sink */
779*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_send_aksv_an(hdcp_ctrl);
780*4882a593Smuzhiyun 	if (rc) {
781*4882a593Smuzhiyun 		pr_err("%s:An/Aksv write failed\n", __func__);
782*4882a593Smuzhiyun 		return rc;
783*4882a593Smuzhiyun 	}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	/* Read BKSV and send to HDCP engine*/
786*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_recv_bksv(hdcp_ctrl);
787*4882a593Smuzhiyun 	if (rc) {
788*4882a593Smuzhiyun 		pr_err("%s:BKSV Process failed\n", __func__);
789*4882a593Smuzhiyun 		return rc;
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/* Enable HDCP interrupts and ack/clear any stale interrupts */
793*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
794*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_INT_CTRL,
795*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_ACK |
796*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_SUCCESS_MASK |
797*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_FAIL_ACK |
798*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_FAIL_MASK |
799*4882a593Smuzhiyun 		HDMI_HDCP_INT_CTRL_AUTH_FAIL_INFO_ACK);
800*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun /* read R0' from sink and pass it to HDCP engine */
msm_hdmi_hdcp_auth_part1_recv_r0(struct hdmi_hdcp_ctrl * hdcp_ctrl)806*4882a593Smuzhiyun static int msm_hdmi_hdcp_auth_part1_recv_r0(struct hdmi_hdcp_ctrl *hdcp_ctrl)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
809*4882a593Smuzhiyun 	int rc = 0;
810*4882a593Smuzhiyun 	u8 buf[2];
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	/*
813*4882a593Smuzhiyun 	 * HDCP Compliance Test case 1A-01:
814*4882a593Smuzhiyun 	 * Wait here at least 100ms before reading R0'
815*4882a593Smuzhiyun 	 */
816*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 125, AUTH_ABORT_EV);
817*4882a593Smuzhiyun 	if (rc)
818*4882a593Smuzhiyun 		return rc;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* Read R0' at offset 0x08 */
821*4882a593Smuzhiyun 	rc = msm_hdmi_ddc_read(hdmi, HDCP_PORT_ADDR, 0x08, buf, 2);
822*4882a593Smuzhiyun 	if (rc) {
823*4882a593Smuzhiyun 		pr_err("%s:R0' read failed\n", __func__);
824*4882a593Smuzhiyun 		return rc;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 	DBG("R0'=%02x%02x", buf[1], buf[0]);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* Write R0' to HDCP registers and check to see if it is a match */
829*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_RCVPORT_DATA2_0,
830*4882a593Smuzhiyun 		(((u32)buf[1]) << 8) | buf[0]);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun /* Wait for authenticating result: R0/R0' are matched or not */
msm_hdmi_hdcp_auth_part1_verify_r0(struct hdmi_hdcp_ctrl * hdcp_ctrl)836*4882a593Smuzhiyun static int msm_hdmi_hdcp_auth_part1_verify_r0(struct hdmi_hdcp_ctrl *hdcp_ctrl)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
839*4882a593Smuzhiyun 	u32 link0_status;
840*4882a593Smuzhiyun 	int rc;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/* wait for hdcp irq, 10 sec should be long enough */
843*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 10000, AUTH_RESULT_RDY_EV);
844*4882a593Smuzhiyun 	if (!rc) {
845*4882a593Smuzhiyun 		pr_err("%s: Wait Auth IRQ timeout\n", __func__);
846*4882a593Smuzhiyun 		return -ETIMEDOUT;
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	link0_status = hdmi_read(hdmi, REG_HDMI_HDCP_LINK0_STATUS);
850*4882a593Smuzhiyun 	if (!(link0_status & HDMI_HDCP_LINK0_STATUS_RI_MATCHES)) {
851*4882a593Smuzhiyun 		pr_err("%s: Authentication Part I failed\n", __func__);
852*4882a593Smuzhiyun 		return -EINVAL;
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* Enable HDCP Encryption */
856*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_CTRL,
857*4882a593Smuzhiyun 		HDMI_HDCP_CTRL_ENABLE |
858*4882a593Smuzhiyun 		HDMI_HDCP_CTRL_ENCRYPTION_ENABLE);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return 0;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
msm_hdmi_hdcp_recv_check_bstatus(struct hdmi_hdcp_ctrl * hdcp_ctrl,u16 * pbstatus)863*4882a593Smuzhiyun static int msm_hdmi_hdcp_recv_check_bstatus(struct hdmi_hdcp_ctrl *hdcp_ctrl,
864*4882a593Smuzhiyun 	u16 *pbstatus)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	int rc;
867*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
868*4882a593Smuzhiyun 	bool max_devs_exceeded = false, max_cascade_exceeded = false;
869*4882a593Smuzhiyun 	u32 repeater_cascade_depth = 0, down_stream_devices = 0;
870*4882a593Smuzhiyun 	u16 bstatus;
871*4882a593Smuzhiyun 	u8 buf[2];
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	/* Read BSTATUS at offset 0x41 */
874*4882a593Smuzhiyun 	rc = msm_hdmi_ddc_read(hdmi, HDCP_PORT_ADDR, 0x41, buf, 2);
875*4882a593Smuzhiyun 	if (rc) {
876*4882a593Smuzhiyun 		pr_err("%s: BSTATUS read failed\n", __func__);
877*4882a593Smuzhiyun 		goto error;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 	*pbstatus = bstatus = (buf[1] << 8) | buf[0];
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	down_stream_devices = bstatus & 0x7F;
883*4882a593Smuzhiyun 	repeater_cascade_depth = (bstatus >> 8) & 0x7;
884*4882a593Smuzhiyun 	max_devs_exceeded = (bstatus & BIT(7)) ? true : false;
885*4882a593Smuzhiyun 	max_cascade_exceeded = (bstatus & BIT(11)) ? true : false;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (down_stream_devices == 0) {
888*4882a593Smuzhiyun 		/*
889*4882a593Smuzhiyun 		 * If no downstream devices are attached to the repeater
890*4882a593Smuzhiyun 		 * then part II fails.
891*4882a593Smuzhiyun 		 * todo: The other approach would be to continue PART II.
892*4882a593Smuzhiyun 		 */
893*4882a593Smuzhiyun 		pr_err("%s: No downstream devices\n", __func__);
894*4882a593Smuzhiyun 		rc = -EINVAL;
895*4882a593Smuzhiyun 		goto error;
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/*
899*4882a593Smuzhiyun 	 * HDCP Compliance 1B-05:
900*4882a593Smuzhiyun 	 * Check if no. of devices connected to repeater
901*4882a593Smuzhiyun 	 * exceed max_devices_connected from bit 7 of Bstatus.
902*4882a593Smuzhiyun 	 */
903*4882a593Smuzhiyun 	if (max_devs_exceeded) {
904*4882a593Smuzhiyun 		pr_err("%s: no. of devs connected exceeds max allowed",
905*4882a593Smuzhiyun 			__func__);
906*4882a593Smuzhiyun 		rc = -EINVAL;
907*4882a593Smuzhiyun 		goto error;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/*
911*4882a593Smuzhiyun 	 * HDCP Compliance 1B-06:
912*4882a593Smuzhiyun 	 * Check if no. of cascade connected to repeater
913*4882a593Smuzhiyun 	 * exceed max_cascade_connected from bit 11 of Bstatus.
914*4882a593Smuzhiyun 	 */
915*4882a593Smuzhiyun 	if (max_cascade_exceeded) {
916*4882a593Smuzhiyun 		pr_err("%s: no. of cascade conn exceeds max allowed",
917*4882a593Smuzhiyun 			__func__);
918*4882a593Smuzhiyun 		rc = -EINVAL;
919*4882a593Smuzhiyun 		goto error;
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun error:
923*4882a593Smuzhiyun 	hdcp_ctrl->dev_count = down_stream_devices;
924*4882a593Smuzhiyun 	hdcp_ctrl->max_cascade_exceeded = max_cascade_exceeded;
925*4882a593Smuzhiyun 	hdcp_ctrl->max_dev_exceeded = max_devs_exceeded;
926*4882a593Smuzhiyun 	hdcp_ctrl->depth = repeater_cascade_depth;
927*4882a593Smuzhiyun 	return rc;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
msm_hdmi_hdcp_auth_part2_wait_ksv_fifo_ready(struct hdmi_hdcp_ctrl * hdcp_ctrl)930*4882a593Smuzhiyun static int msm_hdmi_hdcp_auth_part2_wait_ksv_fifo_ready(
931*4882a593Smuzhiyun 	struct hdmi_hdcp_ctrl *hdcp_ctrl)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun 	int rc;
934*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
935*4882a593Smuzhiyun 	u32 reg, data;
936*4882a593Smuzhiyun 	u32 timeout_count;
937*4882a593Smuzhiyun 	u16 bstatus;
938*4882a593Smuzhiyun 	u8 bcaps;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/*
941*4882a593Smuzhiyun 	 * Wait until READY bit is set in BCAPS, as per HDCP specifications
942*4882a593Smuzhiyun 	 * maximum permitted time to check for READY bit is five seconds.
943*4882a593Smuzhiyun 	 */
944*4882a593Smuzhiyun 	timeout_count = 100;
945*4882a593Smuzhiyun 	do {
946*4882a593Smuzhiyun 		/* Read BCAPS at offset 0x40 */
947*4882a593Smuzhiyun 		rc = msm_hdmi_ddc_read(hdmi, HDCP_PORT_ADDR, 0x40, &bcaps, 1);
948*4882a593Smuzhiyun 		if (rc) {
949*4882a593Smuzhiyun 			pr_err("%s: BCAPS read failed\n", __func__);
950*4882a593Smuzhiyun 			return rc;
951*4882a593Smuzhiyun 		}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		if (bcaps & BIT(5))
954*4882a593Smuzhiyun 			break;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 		timeout_count--;
957*4882a593Smuzhiyun 		if (!timeout_count) {
958*4882a593Smuzhiyun 			pr_err("%s: Wait KSV fifo ready timedout", __func__);
959*4882a593Smuzhiyun 			return -ETIMEDOUT;
960*4882a593Smuzhiyun 		}
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 20, AUTH_ABORT_EV);
963*4882a593Smuzhiyun 		if (rc)
964*4882a593Smuzhiyun 			return rc;
965*4882a593Smuzhiyun 	} while (1);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_recv_check_bstatus(hdcp_ctrl, &bstatus);
968*4882a593Smuzhiyun 	if (rc) {
969*4882a593Smuzhiyun 		pr_err("%s: bstatus error\n", __func__);
970*4882a593Smuzhiyun 		return rc;
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	/* Write BSTATUS and BCAPS to HDCP registers */
974*4882a593Smuzhiyun 	reg = REG_HDMI_HDCP_RCVPORT_DATA12;
975*4882a593Smuzhiyun 	data = bcaps | (bstatus << 8);
976*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_scm_wr(hdcp_ctrl, &reg, &data, 1);
977*4882a593Smuzhiyun 	if (rc) {
978*4882a593Smuzhiyun 		pr_err("%s: BSTATUS write failed\n", __func__);
979*4882a593Smuzhiyun 		return rc;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return 0;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun /*
986*4882a593Smuzhiyun  * hdcp authenticating part 2: 2nd
987*4882a593Smuzhiyun  * read ksv fifo from sink
988*4882a593Smuzhiyun  * transfer V' from sink to HDCP engine
989*4882a593Smuzhiyun  * reset SHA engine
990*4882a593Smuzhiyun  */
msm_hdmi_hdcp_transfer_v_h(struct hdmi_hdcp_ctrl * hdcp_ctrl)991*4882a593Smuzhiyun static int msm_hdmi_hdcp_transfer_v_h(struct hdmi_hdcp_ctrl *hdcp_ctrl)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
994*4882a593Smuzhiyun 	int rc = 0;
995*4882a593Smuzhiyun 	struct hdmi_hdcp_reg_data reg_data[]  = {
996*4882a593Smuzhiyun 		{REG_HDMI_HDCP_RCVPORT_DATA7,  0x20, "V' H0"},
997*4882a593Smuzhiyun 		{REG_HDMI_HDCP_RCVPORT_DATA8,  0x24, "V' H1"},
998*4882a593Smuzhiyun 		{REG_HDMI_HDCP_RCVPORT_DATA9,  0x28, "V' H2"},
999*4882a593Smuzhiyun 		{REG_HDMI_HDCP_RCVPORT_DATA10, 0x2C, "V' H3"},
1000*4882a593Smuzhiyun 		{REG_HDMI_HDCP_RCVPORT_DATA11, 0x30, "V' H4"},
1001*4882a593Smuzhiyun 	};
1002*4882a593Smuzhiyun 	struct hdmi_hdcp_reg_data *rd;
1003*4882a593Smuzhiyun 	u32 size = ARRAY_SIZE(reg_data);
1004*4882a593Smuzhiyun 	u32 reg[ARRAY_SIZE(reg_data)];
1005*4882a593Smuzhiyun 	u32 data[ARRAY_SIZE(reg_data)];
1006*4882a593Smuzhiyun 	int i;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
1009*4882a593Smuzhiyun 		rd = &reg_data[i];
1010*4882a593Smuzhiyun 		rc = msm_hdmi_ddc_read(hdmi, HDCP_PORT_ADDR,
1011*4882a593Smuzhiyun 			rd->off, (u8 *)&data[i], (u16)sizeof(data[i]));
1012*4882a593Smuzhiyun 		if (rc) {
1013*4882a593Smuzhiyun 			pr_err("%s: Read %s failed\n", __func__, rd->name);
1014*4882a593Smuzhiyun 			goto error;
1015*4882a593Smuzhiyun 		}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 		DBG("%s =%x", rd->name, data[i]);
1018*4882a593Smuzhiyun 		reg[i] = reg_data[i].reg_id;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_scm_wr(hdcp_ctrl, reg, data, size);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun error:
1024*4882a593Smuzhiyun 	return rc;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
msm_hdmi_hdcp_recv_ksv_fifo(struct hdmi_hdcp_ctrl * hdcp_ctrl)1027*4882a593Smuzhiyun static int msm_hdmi_hdcp_recv_ksv_fifo(struct hdmi_hdcp_ctrl *hdcp_ctrl)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	int rc;
1030*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
1031*4882a593Smuzhiyun 	u32 ksv_bytes;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	ksv_bytes = 5 * hdcp_ctrl->dev_count;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	rc = msm_hdmi_ddc_read(hdmi, HDCP_PORT_ADDR, 0x43,
1036*4882a593Smuzhiyun 		hdcp_ctrl->ksv_list, ksv_bytes);
1037*4882a593Smuzhiyun 	if (rc)
1038*4882a593Smuzhiyun 		pr_err("%s: KSV FIFO read failed\n", __func__);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	return rc;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
msm_hdmi_hdcp_reset_sha_engine(struct hdmi_hdcp_ctrl * hdcp_ctrl)1043*4882a593Smuzhiyun static int msm_hdmi_hdcp_reset_sha_engine(struct hdmi_hdcp_ctrl *hdcp_ctrl)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	u32 reg[2], data[2];
1046*4882a593Smuzhiyun 	u32 rc  = 0;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	reg[0] = REG_HDMI_HDCP_SHA_CTRL;
1049*4882a593Smuzhiyun 	data[0] = HDCP_REG_ENABLE;
1050*4882a593Smuzhiyun 	reg[1] = REG_HDMI_HDCP_SHA_CTRL;
1051*4882a593Smuzhiyun 	data[1] = HDCP_REG_DISABLE;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_scm_wr(hdcp_ctrl, reg, data, 2);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	return rc;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun 
msm_hdmi_hdcp_auth_part2_recv_ksv_fifo(struct hdmi_hdcp_ctrl * hdcp_ctrl)1058*4882a593Smuzhiyun static int msm_hdmi_hdcp_auth_part2_recv_ksv_fifo(
1059*4882a593Smuzhiyun 	struct hdmi_hdcp_ctrl *hdcp_ctrl)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	int rc;
1062*4882a593Smuzhiyun 	u32 timeout_count;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	/*
1065*4882a593Smuzhiyun 	 * Read KSV FIFO over DDC
1066*4882a593Smuzhiyun 	 * Key Selection vector FIFO Used to pull downstream KSVs
1067*4882a593Smuzhiyun 	 * from HDCP Repeaters.
1068*4882a593Smuzhiyun 	 * All bytes (DEVICE_COUNT * 5) must be read in a single,
1069*4882a593Smuzhiyun 	 * auto incrementing access.
1070*4882a593Smuzhiyun 	 * All bytes read as 0x00 for HDCP Receivers that are not
1071*4882a593Smuzhiyun 	 * HDCP Repeaters (REPEATER == 0).
1072*4882a593Smuzhiyun 	 */
1073*4882a593Smuzhiyun 	timeout_count = 100;
1074*4882a593Smuzhiyun 	do {
1075*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_recv_ksv_fifo(hdcp_ctrl);
1076*4882a593Smuzhiyun 		if (!rc)
1077*4882a593Smuzhiyun 			break;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 		timeout_count--;
1080*4882a593Smuzhiyun 		if (!timeout_count) {
1081*4882a593Smuzhiyun 			pr_err("%s: Recv ksv fifo timedout", __func__);
1082*4882a593Smuzhiyun 			return -ETIMEDOUT;
1083*4882a593Smuzhiyun 		}
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 25, AUTH_ABORT_EV);
1086*4882a593Smuzhiyun 		if (rc)
1087*4882a593Smuzhiyun 			return rc;
1088*4882a593Smuzhiyun 	} while (1);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_transfer_v_h(hdcp_ctrl);
1091*4882a593Smuzhiyun 	if (rc) {
1092*4882a593Smuzhiyun 		pr_err("%s: transfer V failed\n", __func__);
1093*4882a593Smuzhiyun 		return rc;
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	/* reset SHA engine before write ksv fifo */
1097*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_reset_sha_engine(hdcp_ctrl);
1098*4882a593Smuzhiyun 	if (rc) {
1099*4882a593Smuzhiyun 		pr_err("%s: fail to reset sha engine\n", __func__);
1100*4882a593Smuzhiyun 		return rc;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	return 0;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun /*
1107*4882a593Smuzhiyun  * Write KSV FIFO to HDCP_SHA_DATA.
1108*4882a593Smuzhiyun  * This is done 1 byte at time starting with the LSB.
1109*4882a593Smuzhiyun  * Once 64 bytes have been written, we need to poll for
1110*4882a593Smuzhiyun  * HDCP_SHA_BLOCK_DONE before writing any further
1111*4882a593Smuzhiyun  * If the last byte is written, we need to poll for
1112*4882a593Smuzhiyun  * HDCP_SHA_COMP_DONE to wait until HW finish
1113*4882a593Smuzhiyun  */
msm_hdmi_hdcp_write_ksv_fifo(struct hdmi_hdcp_ctrl * hdcp_ctrl)1114*4882a593Smuzhiyun static int msm_hdmi_hdcp_write_ksv_fifo(struct hdmi_hdcp_ctrl *hdcp_ctrl)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	int i;
1117*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
1118*4882a593Smuzhiyun 	u32 ksv_bytes, last_byte = 0;
1119*4882a593Smuzhiyun 	u8 *ksv_fifo = NULL;
1120*4882a593Smuzhiyun 	u32 reg_val, data, reg;
1121*4882a593Smuzhiyun 	u32 rc  = 0;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	ksv_bytes  = 5 * hdcp_ctrl->dev_count;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	/* Check if need to wait for HW completion */
1126*4882a593Smuzhiyun 	if (hdcp_ctrl->ksv_fifo_w_index) {
1127*4882a593Smuzhiyun 		reg_val = hdmi_read(hdmi, REG_HDMI_HDCP_SHA_STATUS);
1128*4882a593Smuzhiyun 		DBG("HDCP_SHA_STATUS=%08x", reg_val);
1129*4882a593Smuzhiyun 		if (hdcp_ctrl->ksv_fifo_w_index == ksv_bytes) {
1130*4882a593Smuzhiyun 			/* check COMP_DONE if last write */
1131*4882a593Smuzhiyun 			if (reg_val & HDMI_HDCP_SHA_STATUS_COMP_DONE) {
1132*4882a593Smuzhiyun 				DBG("COMP_DONE");
1133*4882a593Smuzhiyun 				return 0;
1134*4882a593Smuzhiyun 			} else {
1135*4882a593Smuzhiyun 				return -EAGAIN;
1136*4882a593Smuzhiyun 			}
1137*4882a593Smuzhiyun 		} else {
1138*4882a593Smuzhiyun 			/* check BLOCK_DONE if not last write */
1139*4882a593Smuzhiyun 			if (!(reg_val & HDMI_HDCP_SHA_STATUS_BLOCK_DONE))
1140*4882a593Smuzhiyun 				return -EAGAIN;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 			DBG("BLOCK_DONE");
1143*4882a593Smuzhiyun 		}
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	ksv_bytes  -= hdcp_ctrl->ksv_fifo_w_index;
1147*4882a593Smuzhiyun 	if (ksv_bytes <= 64)
1148*4882a593Smuzhiyun 		last_byte = 1;
1149*4882a593Smuzhiyun 	else
1150*4882a593Smuzhiyun 		ksv_bytes = 64;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	ksv_fifo = hdcp_ctrl->ksv_list;
1153*4882a593Smuzhiyun 	ksv_fifo += hdcp_ctrl->ksv_fifo_w_index;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	for (i = 0; i < ksv_bytes; i++) {
1156*4882a593Smuzhiyun 		/* Write KSV byte and set DONE bit[0] for last byte*/
1157*4882a593Smuzhiyun 		reg_val = ksv_fifo[i] << 16;
1158*4882a593Smuzhiyun 		if ((i == (ksv_bytes - 1)) && last_byte)
1159*4882a593Smuzhiyun 			reg_val |= HDMI_HDCP_SHA_DATA_DONE;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 		reg = REG_HDMI_HDCP_SHA_DATA;
1162*4882a593Smuzhiyun 		data = reg_val;
1163*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_scm_wr(hdcp_ctrl, &reg, &data, 1);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 		if (rc)
1166*4882a593Smuzhiyun 			return rc;
1167*4882a593Smuzhiyun 	}
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	hdcp_ctrl->ksv_fifo_w_index += ksv_bytes;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	/*
1172*4882a593Smuzhiyun 	 *return -EAGAIN to notify caller to wait for COMP_DONE or BLOCK_DONE
1173*4882a593Smuzhiyun 	 */
1174*4882a593Smuzhiyun 	return -EAGAIN;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun /* write ksv fifo into HDCP engine */
msm_hdmi_hdcp_auth_part2_write_ksv_fifo(struct hdmi_hdcp_ctrl * hdcp_ctrl)1178*4882a593Smuzhiyun static int msm_hdmi_hdcp_auth_part2_write_ksv_fifo(
1179*4882a593Smuzhiyun 	struct hdmi_hdcp_ctrl *hdcp_ctrl)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	int rc;
1182*4882a593Smuzhiyun 	u32 timeout_count;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	hdcp_ctrl->ksv_fifo_w_index = 0;
1185*4882a593Smuzhiyun 	timeout_count = 100;
1186*4882a593Smuzhiyun 	do {
1187*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_write_ksv_fifo(hdcp_ctrl);
1188*4882a593Smuzhiyun 		if (!rc)
1189*4882a593Smuzhiyun 			break;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 		if (rc != -EAGAIN)
1192*4882a593Smuzhiyun 			return rc;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 		timeout_count--;
1195*4882a593Smuzhiyun 		if (!timeout_count) {
1196*4882a593Smuzhiyun 			pr_err("%s: Write KSV fifo timedout", __func__);
1197*4882a593Smuzhiyun 			return -ETIMEDOUT;
1198*4882a593Smuzhiyun 		}
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 20, AUTH_ABORT_EV);
1201*4882a593Smuzhiyun 		if (rc)
1202*4882a593Smuzhiyun 			return rc;
1203*4882a593Smuzhiyun 	} while (1);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	return 0;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun 
msm_hdmi_hdcp_auth_part2_check_v_match(struct hdmi_hdcp_ctrl * hdcp_ctrl)1208*4882a593Smuzhiyun static int msm_hdmi_hdcp_auth_part2_check_v_match(struct hdmi_hdcp_ctrl *hdcp_ctrl)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun 	int rc = 0;
1211*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
1212*4882a593Smuzhiyun 	u32 link0_status;
1213*4882a593Smuzhiyun 	u32 timeout_count = 100;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	do {
1216*4882a593Smuzhiyun 		link0_status = hdmi_read(hdmi, REG_HDMI_HDCP_LINK0_STATUS);
1217*4882a593Smuzhiyun 		if (link0_status & HDMI_HDCP_LINK0_STATUS_V_MATCHES)
1218*4882a593Smuzhiyun 			break;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 		timeout_count--;
1221*4882a593Smuzhiyun 		if (!timeout_count) {
1222*4882a593Smuzhiyun 				pr_err("%s: HDCP V Match timedout", __func__);
1223*4882a593Smuzhiyun 				return -ETIMEDOUT;
1224*4882a593Smuzhiyun 		}
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 		rc = msm_hdmi_hdcp_msleep(hdcp_ctrl, 20, AUTH_ABORT_EV);
1227*4882a593Smuzhiyun 		if (rc)
1228*4882a593Smuzhiyun 			return rc;
1229*4882a593Smuzhiyun 	} while (1);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	return 0;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
msm_hdmi_hdcp_auth_work(struct work_struct * work)1234*4882a593Smuzhiyun static void msm_hdmi_hdcp_auth_work(struct work_struct *work)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	struct hdmi_hdcp_ctrl *hdcp_ctrl = container_of(work,
1237*4882a593Smuzhiyun 		struct hdmi_hdcp_ctrl, hdcp_auth_work);
1238*4882a593Smuzhiyun 	int rc;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_auth_prepare(hdcp_ctrl);
1241*4882a593Smuzhiyun 	if (rc) {
1242*4882a593Smuzhiyun 		pr_err("%s: auth prepare failed %d\n", __func__, rc);
1243*4882a593Smuzhiyun 		goto end;
1244*4882a593Smuzhiyun 	}
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	/* HDCP PartI */
1247*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_auth_part1_key_exchange(hdcp_ctrl);
1248*4882a593Smuzhiyun 	if (rc) {
1249*4882a593Smuzhiyun 		pr_err("%s: key exchange failed %d\n", __func__, rc);
1250*4882a593Smuzhiyun 		goto end;
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_auth_part1_recv_r0(hdcp_ctrl);
1254*4882a593Smuzhiyun 	if (rc) {
1255*4882a593Smuzhiyun 		pr_err("%s: receive r0 failed %d\n", __func__, rc);
1256*4882a593Smuzhiyun 		goto end;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_auth_part1_verify_r0(hdcp_ctrl);
1260*4882a593Smuzhiyun 	if (rc) {
1261*4882a593Smuzhiyun 		pr_err("%s: verify r0 failed %d\n", __func__, rc);
1262*4882a593Smuzhiyun 		goto end;
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 	pr_info("%s: Authentication Part I successful\n", __func__);
1265*4882a593Smuzhiyun 	if (hdcp_ctrl->ds_type == DS_RECEIVER)
1266*4882a593Smuzhiyun 		goto end;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	/* HDCP PartII */
1269*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_auth_part2_wait_ksv_fifo_ready(hdcp_ctrl);
1270*4882a593Smuzhiyun 	if (rc) {
1271*4882a593Smuzhiyun 		pr_err("%s: wait ksv fifo ready failed %d\n", __func__, rc);
1272*4882a593Smuzhiyun 		goto end;
1273*4882a593Smuzhiyun 	}
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_auth_part2_recv_ksv_fifo(hdcp_ctrl);
1276*4882a593Smuzhiyun 	if (rc) {
1277*4882a593Smuzhiyun 		pr_err("%s: recv ksv fifo failed %d\n", __func__, rc);
1278*4882a593Smuzhiyun 		goto end;
1279*4882a593Smuzhiyun 	}
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_auth_part2_write_ksv_fifo(hdcp_ctrl);
1282*4882a593Smuzhiyun 	if (rc) {
1283*4882a593Smuzhiyun 		pr_err("%s: write ksv fifo failed %d\n", __func__, rc);
1284*4882a593Smuzhiyun 		goto end;
1285*4882a593Smuzhiyun 	}
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	rc = msm_hdmi_hdcp_auth_part2_check_v_match(hdcp_ctrl);
1288*4882a593Smuzhiyun 	if (rc)
1289*4882a593Smuzhiyun 		pr_err("%s: check v match failed %d\n", __func__, rc);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun end:
1292*4882a593Smuzhiyun 	if (rc == -ECANCELED) {
1293*4882a593Smuzhiyun 		pr_info("%s: hdcp authentication canceled\n", __func__);
1294*4882a593Smuzhiyun 	} else if (rc == -ENOTSUPP) {
1295*4882a593Smuzhiyun 		pr_info("%s: hdcp is not supported\n", __func__);
1296*4882a593Smuzhiyun 	} else if (rc) {
1297*4882a593Smuzhiyun 		pr_err("%s: hdcp authentication failed\n", __func__);
1298*4882a593Smuzhiyun 		msm_hdmi_hdcp_auth_fail(hdcp_ctrl);
1299*4882a593Smuzhiyun 	} else {
1300*4882a593Smuzhiyun 		msm_hdmi_hdcp_auth_done(hdcp_ctrl);
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
msm_hdmi_hdcp_on(struct hdmi_hdcp_ctrl * hdcp_ctrl)1304*4882a593Smuzhiyun void msm_hdmi_hdcp_on(struct hdmi_hdcp_ctrl *hdcp_ctrl)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
1307*4882a593Smuzhiyun 	u32 reg_val;
1308*4882a593Smuzhiyun 	unsigned long flags;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	if ((HDCP_STATE_INACTIVE != hdcp_ctrl->hdcp_state) ||
1311*4882a593Smuzhiyun 		(HDCP_STATE_NO_AKSV == hdcp_ctrl->hdcp_state)) {
1312*4882a593Smuzhiyun 		DBG("still active or activating or no askv. returning");
1313*4882a593Smuzhiyun 		return;
1314*4882a593Smuzhiyun 	}
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/* clear HDMI Encrypt */
1317*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
1318*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_CTRL);
1319*4882a593Smuzhiyun 	reg_val &= ~HDMI_CTRL_ENCRYPTED;
1320*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_CTRL, reg_val);
1321*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	hdcp_ctrl->auth_event = 0;
1324*4882a593Smuzhiyun 	hdcp_ctrl->hdcp_state = HDCP_STATE_AUTHENTICATING;
1325*4882a593Smuzhiyun 	hdcp_ctrl->auth_retries = 0;
1326*4882a593Smuzhiyun 	queue_work(hdmi->workq, &hdcp_ctrl->hdcp_auth_work);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun 
msm_hdmi_hdcp_off(struct hdmi_hdcp_ctrl * hdcp_ctrl)1329*4882a593Smuzhiyun void msm_hdmi_hdcp_off(struct hdmi_hdcp_ctrl *hdcp_ctrl)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun 	struct hdmi *hdmi = hdcp_ctrl->hdmi;
1332*4882a593Smuzhiyun 	unsigned long flags;
1333*4882a593Smuzhiyun 	u32 reg_val;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	if ((HDCP_STATE_INACTIVE == hdcp_ctrl->hdcp_state) ||
1336*4882a593Smuzhiyun 		(HDCP_STATE_NO_AKSV == hdcp_ctrl->hdcp_state)) {
1337*4882a593Smuzhiyun 		DBG("hdcp inactive or no aksv. returning");
1338*4882a593Smuzhiyun 		return;
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	/*
1342*4882a593Smuzhiyun 	 * Disable HPD circuitry.
1343*4882a593Smuzhiyun 	 * This is needed to reset the HDCP cipher engine so that when we
1344*4882a593Smuzhiyun 	 * attempt a re-authentication, HW would clear the AN0_READY and
1345*4882a593Smuzhiyun 	 * AN1_READY bits in HDMI_HDCP_LINK0_STATUS register
1346*4882a593Smuzhiyun 	 */
1347*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
1348*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_HPD_CTRL);
1349*4882a593Smuzhiyun 	reg_val &= ~HDMI_HPD_CTRL_ENABLE;
1350*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HPD_CTRL, reg_val);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	/*
1353*4882a593Smuzhiyun 	 * Disable HDCP interrupts.
1354*4882a593Smuzhiyun 	 * Also, need to set the state to inactive here so that any ongoing
1355*4882a593Smuzhiyun 	 * reauth works will know that the HDCP session has been turned off.
1356*4882a593Smuzhiyun 	 */
1357*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_INT_CTRL, 0);
1358*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	/*
1361*4882a593Smuzhiyun 	 * Cancel any pending auth/reauth attempts.
1362*4882a593Smuzhiyun 	 * If one is ongoing, this will wait for it to finish.
1363*4882a593Smuzhiyun 	 * No more reauthentication attempts will be scheduled since we
1364*4882a593Smuzhiyun 	 * set the current state to inactive.
1365*4882a593Smuzhiyun 	 */
1366*4882a593Smuzhiyun 	set_bit(AUTH_ABORT_EV, &hdcp_ctrl->auth_event);
1367*4882a593Smuzhiyun 	wake_up_all(&hdcp_ctrl->auth_event_queue);
1368*4882a593Smuzhiyun 	cancel_work_sync(&hdcp_ctrl->hdcp_auth_work);
1369*4882a593Smuzhiyun 	cancel_work_sync(&hdcp_ctrl->hdcp_reauth_work);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_RESET,
1372*4882a593Smuzhiyun 		HDMI_HDCP_RESET_LINK0_DEAUTHENTICATE);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/* Disable encryption and disable the HDCP block */
1375*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HDCP_CTRL, 0);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	spin_lock_irqsave(&hdmi->reg_lock, flags);
1378*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_CTRL);
1379*4882a593Smuzhiyun 	reg_val &= ~HDMI_CTRL_ENCRYPTED;
1380*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_CTRL, reg_val);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	/* Enable HPD circuitry */
1383*4882a593Smuzhiyun 	reg_val = hdmi_read(hdmi, REG_HDMI_HPD_CTRL);
1384*4882a593Smuzhiyun 	reg_val |= HDMI_HPD_CTRL_ENABLE;
1385*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_HPD_CTRL, reg_val);
1386*4882a593Smuzhiyun 	spin_unlock_irqrestore(&hdmi->reg_lock, flags);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	hdcp_ctrl->hdcp_state = HDCP_STATE_INACTIVE;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	DBG("HDCP: Off");
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun 
msm_hdmi_hdcp_init(struct hdmi * hdmi)1393*4882a593Smuzhiyun struct hdmi_hdcp_ctrl *msm_hdmi_hdcp_init(struct hdmi *hdmi)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	struct hdmi_hdcp_ctrl *hdcp_ctrl = NULL;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	if (!hdmi->qfprom_mmio) {
1398*4882a593Smuzhiyun 		pr_err("%s: HDCP is not supported without qfprom\n",
1399*4882a593Smuzhiyun 			__func__);
1400*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	hdcp_ctrl = kzalloc(sizeof(*hdcp_ctrl), GFP_KERNEL);
1404*4882a593Smuzhiyun 	if (!hdcp_ctrl)
1405*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	INIT_WORK(&hdcp_ctrl->hdcp_auth_work, msm_hdmi_hdcp_auth_work);
1408*4882a593Smuzhiyun 	INIT_WORK(&hdcp_ctrl->hdcp_reauth_work, msm_hdmi_hdcp_reauth_work);
1409*4882a593Smuzhiyun 	init_waitqueue_head(&hdcp_ctrl->auth_event_queue);
1410*4882a593Smuzhiyun 	hdcp_ctrl->hdmi = hdmi;
1411*4882a593Smuzhiyun 	hdcp_ctrl->hdcp_state = HDCP_STATE_INACTIVE;
1412*4882a593Smuzhiyun 	hdcp_ctrl->aksv_valid = false;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	if (qcom_scm_hdcp_available())
1415*4882a593Smuzhiyun 		hdcp_ctrl->tz_hdcp = true;
1416*4882a593Smuzhiyun 	else
1417*4882a593Smuzhiyun 		hdcp_ctrl->tz_hdcp = false;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	return hdcp_ctrl;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
msm_hdmi_hdcp_destroy(struct hdmi * hdmi)1422*4882a593Smuzhiyun void msm_hdmi_hdcp_destroy(struct hdmi *hdmi)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun 	if (hdmi) {
1425*4882a593Smuzhiyun 		kfree(hdmi->hdcp_ctrl);
1426*4882a593Smuzhiyun 		hdmi->hdcp_ctrl = NULL;
1427*4882a593Smuzhiyun 	}
1428*4882a593Smuzhiyun }
1429