xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/hdmi/hdmi_audio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2013 Red Hat
4*4882a593Smuzhiyun  * Author: Rob Clark <robdclark@gmail.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/hdmi.h>
8*4882a593Smuzhiyun #include "hdmi.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* maps MSM_HDMI_AUDIO_CHANNEL_n consts used by audio driver to # of channels: */
11*4882a593Smuzhiyun static int nchannels[] = { 2, 4, 6, 8 };
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* Supported HDMI Audio sample rates */
14*4882a593Smuzhiyun #define MSM_HDMI_SAMPLE_RATE_32KHZ		0
15*4882a593Smuzhiyun #define MSM_HDMI_SAMPLE_RATE_44_1KHZ		1
16*4882a593Smuzhiyun #define MSM_HDMI_SAMPLE_RATE_48KHZ		2
17*4882a593Smuzhiyun #define MSM_HDMI_SAMPLE_RATE_88_2KHZ		3
18*4882a593Smuzhiyun #define MSM_HDMI_SAMPLE_RATE_96KHZ		4
19*4882a593Smuzhiyun #define MSM_HDMI_SAMPLE_RATE_176_4KHZ		5
20*4882a593Smuzhiyun #define MSM_HDMI_SAMPLE_RATE_192KHZ		6
21*4882a593Smuzhiyun #define MSM_HDMI_SAMPLE_RATE_MAX		7
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct hdmi_msm_audio_acr {
25*4882a593Smuzhiyun 	uint32_t n;	/* N parameter for clock regeneration */
26*4882a593Smuzhiyun 	uint32_t cts;	/* CTS parameter for clock regeneration */
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct hdmi_msm_audio_arcs {
30*4882a593Smuzhiyun 	unsigned long int pixclock;
31*4882a593Smuzhiyun 	struct hdmi_msm_audio_acr lut[MSM_HDMI_SAMPLE_RATE_MAX];
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define HDMI_MSM_AUDIO_ARCS(pclk, ...) { (1000 * (pclk)), __VA_ARGS__ }
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Audio constants lookup table for hdmi_msm_audio_acr_setup */
37*4882a593Smuzhiyun /* Valid Pixel-Clock rates: 25.2MHz, 27MHz, 27.03MHz, 74.25MHz, 148.5MHz */
38*4882a593Smuzhiyun static const struct hdmi_msm_audio_arcs acr_lut[] = {
39*4882a593Smuzhiyun 	/*  25.200MHz  */
40*4882a593Smuzhiyun 	HDMI_MSM_AUDIO_ARCS(25200, {
41*4882a593Smuzhiyun 		{4096, 25200}, {6272, 28000}, {6144, 25200}, {12544, 28000},
42*4882a593Smuzhiyun 		{12288, 25200}, {25088, 28000}, {24576, 25200} }),
43*4882a593Smuzhiyun 	/*  27.000MHz  */
44*4882a593Smuzhiyun 	HDMI_MSM_AUDIO_ARCS(27000, {
45*4882a593Smuzhiyun 		{4096, 27000}, {6272, 30000}, {6144, 27000}, {12544, 30000},
46*4882a593Smuzhiyun 		{12288, 27000}, {25088, 30000}, {24576, 27000} }),
47*4882a593Smuzhiyun 	/*  27.027MHz */
48*4882a593Smuzhiyun 	HDMI_MSM_AUDIO_ARCS(27030, {
49*4882a593Smuzhiyun 		{4096, 27027}, {6272, 30030}, {6144, 27027}, {12544, 30030},
50*4882a593Smuzhiyun 		{12288, 27027}, {25088, 30030}, {24576, 27027} }),
51*4882a593Smuzhiyun 	/*  74.250MHz */
52*4882a593Smuzhiyun 	HDMI_MSM_AUDIO_ARCS(74250, {
53*4882a593Smuzhiyun 		{4096, 74250}, {6272, 82500}, {6144, 74250}, {12544, 82500},
54*4882a593Smuzhiyun 		{12288, 74250}, {25088, 82500}, {24576, 74250} }),
55*4882a593Smuzhiyun 	/* 148.500MHz */
56*4882a593Smuzhiyun 	HDMI_MSM_AUDIO_ARCS(148500, {
57*4882a593Smuzhiyun 		{4096, 148500}, {6272, 165000}, {6144, 148500}, {12544, 165000},
58*4882a593Smuzhiyun 		{12288, 148500}, {25088, 165000}, {24576, 148500} }),
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
get_arcs(unsigned long int pixclock)61*4882a593Smuzhiyun static const struct hdmi_msm_audio_arcs *get_arcs(unsigned long int pixclock)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	int i;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(acr_lut); i++) {
66*4882a593Smuzhiyun 		const struct hdmi_msm_audio_arcs *arcs = &acr_lut[i];
67*4882a593Smuzhiyun 		if (arcs->pixclock == pixclock)
68*4882a593Smuzhiyun 			return arcs;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return NULL;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
msm_hdmi_audio_update(struct hdmi * hdmi)74*4882a593Smuzhiyun int msm_hdmi_audio_update(struct hdmi *hdmi)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct hdmi_audio *audio = &hdmi->audio;
77*4882a593Smuzhiyun 	struct hdmi_audio_infoframe *info = &audio->infoframe;
78*4882a593Smuzhiyun 	const struct hdmi_msm_audio_arcs *arcs = NULL;
79*4882a593Smuzhiyun 	bool enabled = audio->enabled;
80*4882a593Smuzhiyun 	uint32_t acr_pkt_ctrl, vbi_pkt_ctrl, aud_pkt_ctrl;
81*4882a593Smuzhiyun 	uint32_t infofrm_ctrl, audio_config;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	DBG("audio: enabled=%d, channels=%d, channel_allocation=0x%x, "
84*4882a593Smuzhiyun 		"level_shift_value=%d, downmix_inhibit=%d, rate=%d",
85*4882a593Smuzhiyun 		audio->enabled, info->channels,  info->channel_allocation,
86*4882a593Smuzhiyun 		info->level_shift_value, info->downmix_inhibit, audio->rate);
87*4882a593Smuzhiyun 	DBG("video: power_on=%d, pixclock=%lu", hdmi->power_on, hdmi->pixclock);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (enabled && !(hdmi->power_on && hdmi->pixclock)) {
90*4882a593Smuzhiyun 		DBG("disabling audio: no video");
91*4882a593Smuzhiyun 		enabled = false;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (enabled) {
95*4882a593Smuzhiyun 		arcs = get_arcs(hdmi->pixclock);
96*4882a593Smuzhiyun 		if (!arcs) {
97*4882a593Smuzhiyun 			DBG("disabling audio: unsupported pixclock: %lu",
98*4882a593Smuzhiyun 					hdmi->pixclock);
99*4882a593Smuzhiyun 			enabled = false;
100*4882a593Smuzhiyun 		}
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Read first before writing */
104*4882a593Smuzhiyun 	acr_pkt_ctrl = hdmi_read(hdmi, REG_HDMI_ACR_PKT_CTRL);
105*4882a593Smuzhiyun 	vbi_pkt_ctrl = hdmi_read(hdmi, REG_HDMI_VBI_PKT_CTRL);
106*4882a593Smuzhiyun 	aud_pkt_ctrl = hdmi_read(hdmi, REG_HDMI_AUDIO_PKT_CTRL1);
107*4882a593Smuzhiyun 	infofrm_ctrl = hdmi_read(hdmi, REG_HDMI_INFOFRAME_CTRL0);
108*4882a593Smuzhiyun 	audio_config = hdmi_read(hdmi, REG_HDMI_AUDIO_CFG);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Clear N/CTS selection bits */
111*4882a593Smuzhiyun 	acr_pkt_ctrl &= ~HDMI_ACR_PKT_CTRL_SELECT__MASK;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (enabled) {
114*4882a593Smuzhiyun 		uint32_t n, cts, multiplier;
115*4882a593Smuzhiyun 		enum hdmi_acr_cts select;
116*4882a593Smuzhiyun 		uint8_t buf[14];
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		n   = arcs->lut[audio->rate].n;
119*4882a593Smuzhiyun 		cts = arcs->lut[audio->rate].cts;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		if ((MSM_HDMI_SAMPLE_RATE_192KHZ == audio->rate) ||
122*4882a593Smuzhiyun 				(MSM_HDMI_SAMPLE_RATE_176_4KHZ == audio->rate)) {
123*4882a593Smuzhiyun 			multiplier = 4;
124*4882a593Smuzhiyun 			n >>= 2; /* divide N by 4 and use multiplier */
125*4882a593Smuzhiyun 		} else if ((MSM_HDMI_SAMPLE_RATE_96KHZ == audio->rate) ||
126*4882a593Smuzhiyun 				(MSM_HDMI_SAMPLE_RATE_88_2KHZ == audio->rate)) {
127*4882a593Smuzhiyun 			multiplier = 2;
128*4882a593Smuzhiyun 			n >>= 1; /* divide N by 2 and use multiplier */
129*4882a593Smuzhiyun 		} else {
130*4882a593Smuzhiyun 			multiplier = 1;
131*4882a593Smuzhiyun 		}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		DBG("n=%u, cts=%u, multiplier=%u", n, cts, multiplier);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		acr_pkt_ctrl |= HDMI_ACR_PKT_CTRL_SOURCE;
136*4882a593Smuzhiyun 		acr_pkt_ctrl |= HDMI_ACR_PKT_CTRL_AUDIO_PRIORITY;
137*4882a593Smuzhiyun 		acr_pkt_ctrl |= HDMI_ACR_PKT_CTRL_N_MULTIPLIER(multiplier);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 		if ((MSM_HDMI_SAMPLE_RATE_48KHZ == audio->rate) ||
140*4882a593Smuzhiyun 				(MSM_HDMI_SAMPLE_RATE_96KHZ == audio->rate) ||
141*4882a593Smuzhiyun 				(MSM_HDMI_SAMPLE_RATE_192KHZ == audio->rate))
142*4882a593Smuzhiyun 			select = ACR_48;
143*4882a593Smuzhiyun 		else if ((MSM_HDMI_SAMPLE_RATE_44_1KHZ == audio->rate) ||
144*4882a593Smuzhiyun 				(MSM_HDMI_SAMPLE_RATE_88_2KHZ == audio->rate) ||
145*4882a593Smuzhiyun 				(MSM_HDMI_SAMPLE_RATE_176_4KHZ == audio->rate))
146*4882a593Smuzhiyun 			select = ACR_44;
147*4882a593Smuzhiyun 		else /* default to 32k */
148*4882a593Smuzhiyun 			select = ACR_32;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		acr_pkt_ctrl |= HDMI_ACR_PKT_CTRL_SELECT(select);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_ACR_0(select - 1),
153*4882a593Smuzhiyun 				HDMI_ACR_0_CTS(cts));
154*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_ACR_1(select - 1),
155*4882a593Smuzhiyun 				HDMI_ACR_1_N(n));
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_AUDIO_PKT_CTRL2,
158*4882a593Smuzhiyun 				COND(info->channels != 2, HDMI_AUDIO_PKT_CTRL2_LAYOUT) |
159*4882a593Smuzhiyun 				HDMI_AUDIO_PKT_CTRL2_OVERRIDE);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		acr_pkt_ctrl |= HDMI_ACR_PKT_CTRL_CONT;
162*4882a593Smuzhiyun 		acr_pkt_ctrl |= HDMI_ACR_PKT_CTRL_SEND;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		/* configure infoframe: */
165*4882a593Smuzhiyun 		hdmi_audio_infoframe_pack(info, buf, sizeof(buf));
166*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_AUDIO_INFO0,
167*4882a593Smuzhiyun 				(buf[3] <<  0) | (buf[4] <<  8) |
168*4882a593Smuzhiyun 				(buf[5] << 16) | (buf[6] << 24));
169*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_AUDIO_INFO1,
170*4882a593Smuzhiyun 				(buf[7] <<  0) | (buf[8] << 8));
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		hdmi_write(hdmi, REG_HDMI_GC, 0);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		vbi_pkt_ctrl |= HDMI_VBI_PKT_CTRL_GC_ENABLE;
175*4882a593Smuzhiyun 		vbi_pkt_ctrl |= HDMI_VBI_PKT_CTRL_GC_EVERY_FRAME;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 		aud_pkt_ctrl |= HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		infofrm_ctrl |= HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SEND;
180*4882a593Smuzhiyun 		infofrm_ctrl |= HDMI_INFOFRAME_CTRL0_AUDIO_INFO_CONT;
181*4882a593Smuzhiyun 		infofrm_ctrl |= HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SOURCE;
182*4882a593Smuzhiyun 		infofrm_ctrl |= HDMI_INFOFRAME_CTRL0_AUDIO_INFO_UPDATE;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		audio_config &= ~HDMI_AUDIO_CFG_FIFO_WATERMARK__MASK;
185*4882a593Smuzhiyun 		audio_config |= HDMI_AUDIO_CFG_FIFO_WATERMARK(4);
186*4882a593Smuzhiyun 		audio_config |= HDMI_AUDIO_CFG_ENGINE_ENABLE;
187*4882a593Smuzhiyun 	} else {
188*4882a593Smuzhiyun 		acr_pkt_ctrl &= ~HDMI_ACR_PKT_CTRL_CONT;
189*4882a593Smuzhiyun 		acr_pkt_ctrl &= ~HDMI_ACR_PKT_CTRL_SEND;
190*4882a593Smuzhiyun 		vbi_pkt_ctrl &= ~HDMI_VBI_PKT_CTRL_GC_ENABLE;
191*4882a593Smuzhiyun 		vbi_pkt_ctrl &= ~HDMI_VBI_PKT_CTRL_GC_EVERY_FRAME;
192*4882a593Smuzhiyun 		aud_pkt_ctrl &= ~HDMI_AUDIO_PKT_CTRL1_AUDIO_SAMPLE_SEND;
193*4882a593Smuzhiyun 		infofrm_ctrl &= ~HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SEND;
194*4882a593Smuzhiyun 		infofrm_ctrl &= ~HDMI_INFOFRAME_CTRL0_AUDIO_INFO_CONT;
195*4882a593Smuzhiyun 		infofrm_ctrl &= ~HDMI_INFOFRAME_CTRL0_AUDIO_INFO_SOURCE;
196*4882a593Smuzhiyun 		infofrm_ctrl &= ~HDMI_INFOFRAME_CTRL0_AUDIO_INFO_UPDATE;
197*4882a593Smuzhiyun 		audio_config &= ~HDMI_AUDIO_CFG_ENGINE_ENABLE;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_ACR_PKT_CTRL, acr_pkt_ctrl);
201*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_VBI_PKT_CTRL, vbi_pkt_ctrl);
202*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_AUDIO_PKT_CTRL1, aud_pkt_ctrl);
203*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_INFOFRAME_CTRL0, infofrm_ctrl);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_AUD_INT,
206*4882a593Smuzhiyun 			COND(enabled, HDMI_AUD_INT_AUD_FIFO_URUN_INT) |
207*4882a593Smuzhiyun 			COND(enabled, HDMI_AUD_INT_AUD_SAM_DROP_INT));
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	hdmi_write(hdmi, REG_HDMI_AUDIO_CFG, audio_config);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	DBG("audio %sabled", enabled ? "en" : "dis");
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
msm_hdmi_audio_info_setup(struct hdmi * hdmi,bool enabled,uint32_t num_of_channels,uint32_t channel_allocation,uint32_t level_shift,bool down_mix)217*4882a593Smuzhiyun int msm_hdmi_audio_info_setup(struct hdmi *hdmi, bool enabled,
218*4882a593Smuzhiyun 	uint32_t num_of_channels, uint32_t channel_allocation,
219*4882a593Smuzhiyun 	uint32_t level_shift, bool down_mix)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct hdmi_audio *audio;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	if (!hdmi)
224*4882a593Smuzhiyun 		return -ENXIO;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	audio = &hdmi->audio;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (num_of_channels >= ARRAY_SIZE(nchannels))
229*4882a593Smuzhiyun 		return -EINVAL;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	audio->enabled = enabled;
232*4882a593Smuzhiyun 	audio->infoframe.channels = nchannels[num_of_channels];
233*4882a593Smuzhiyun 	audio->infoframe.channel_allocation = channel_allocation;
234*4882a593Smuzhiyun 	audio->infoframe.level_shift_value = level_shift;
235*4882a593Smuzhiyun 	audio->infoframe.downmix_inhibit = down_mix;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return msm_hdmi_audio_update(hdmi);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
msm_hdmi_audio_set_sample_rate(struct hdmi * hdmi,int rate)240*4882a593Smuzhiyun void msm_hdmi_audio_set_sample_rate(struct hdmi *hdmi, int rate)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct hdmi_audio *audio;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (!hdmi)
245*4882a593Smuzhiyun 		return;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	audio = &hdmi->audio;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if ((rate < 0) || (rate >= MSM_HDMI_SAMPLE_RATE_MAX))
250*4882a593Smuzhiyun 		return;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	audio->rate = rate;
253*4882a593Smuzhiyun 	msm_hdmi_audio_update(hdmi);
254*4882a593Smuzhiyun }
255