xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/edp/edp_ctrl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
8*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
9*4882a593Smuzhiyun #include <drm/drm_crtc.h>
10*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
11*4882a593Smuzhiyun #include <drm/drm_edid.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "edp.h"
14*4882a593Smuzhiyun #include "edp.xml.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define VDDA_UA_ON_LOAD		100000	/* uA units */
17*4882a593Smuzhiyun #define VDDA_UA_OFF_LOAD	100	/* uA units */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define DPCD_LINK_VOLTAGE_MAX		4
20*4882a593Smuzhiyun #define DPCD_LINK_PRE_EMPHASIS_MAX	4
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define EDP_LINK_BW_MAX		DP_LINK_BW_2_7
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* Link training return value */
25*4882a593Smuzhiyun #define EDP_TRAIN_FAIL		-1
26*4882a593Smuzhiyun #define EDP_TRAIN_SUCCESS	0
27*4882a593Smuzhiyun #define EDP_TRAIN_RECONFIG	1
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define EDP_CLK_MASK_AHB		BIT(0)
30*4882a593Smuzhiyun #define EDP_CLK_MASK_AUX		BIT(1)
31*4882a593Smuzhiyun #define EDP_CLK_MASK_LINK		BIT(2)
32*4882a593Smuzhiyun #define EDP_CLK_MASK_PIXEL		BIT(3)
33*4882a593Smuzhiyun #define EDP_CLK_MASK_MDP_CORE		BIT(4)
34*4882a593Smuzhiyun #define EDP_CLK_MASK_LINK_CHAN	(EDP_CLK_MASK_LINK | EDP_CLK_MASK_PIXEL)
35*4882a593Smuzhiyun #define EDP_CLK_MASK_AUX_CHAN	\
36*4882a593Smuzhiyun 	(EDP_CLK_MASK_AHB | EDP_CLK_MASK_AUX | EDP_CLK_MASK_MDP_CORE)
37*4882a593Smuzhiyun #define EDP_CLK_MASK_ALL	(EDP_CLK_MASK_AUX_CHAN | EDP_CLK_MASK_LINK_CHAN)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define EDP_BACKLIGHT_MAX	255
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define EDP_INTR_STATUS1	\
42*4882a593Smuzhiyun 	(EDP_INTERRUPT_REG_1_HPD | EDP_INTERRUPT_REG_1_AUX_I2C_DONE | \
43*4882a593Smuzhiyun 	EDP_INTERRUPT_REG_1_WRONG_ADDR | EDP_INTERRUPT_REG_1_TIMEOUT | \
44*4882a593Smuzhiyun 	EDP_INTERRUPT_REG_1_NACK_DEFER | EDP_INTERRUPT_REG_1_WRONG_DATA_CNT | \
45*4882a593Smuzhiyun 	EDP_INTERRUPT_REG_1_I2C_NACK | EDP_INTERRUPT_REG_1_I2C_DEFER | \
46*4882a593Smuzhiyun 	EDP_INTERRUPT_REG_1_PLL_UNLOCK | EDP_INTERRUPT_REG_1_AUX_ERROR)
47*4882a593Smuzhiyun #define EDP_INTR_MASK1	(EDP_INTR_STATUS1 << 2)
48*4882a593Smuzhiyun #define EDP_INTR_STATUS2	\
49*4882a593Smuzhiyun 	(EDP_INTERRUPT_REG_2_READY_FOR_VIDEO | \
50*4882a593Smuzhiyun 	EDP_INTERRUPT_REG_2_IDLE_PATTERNs_SENT | \
51*4882a593Smuzhiyun 	EDP_INTERRUPT_REG_2_FRAME_END | EDP_INTERRUPT_REG_2_CRC_UPDATED)
52*4882a593Smuzhiyun #define EDP_INTR_MASK2	(EDP_INTR_STATUS2 << 2)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct edp_ctrl {
55*4882a593Smuzhiyun 	struct platform_device *pdev;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	void __iomem *base;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* regulators */
60*4882a593Smuzhiyun 	struct regulator *vdda_vreg;	/* 1.8 V */
61*4882a593Smuzhiyun 	struct regulator *lvl_vreg;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* clocks */
64*4882a593Smuzhiyun 	struct clk *aux_clk;
65*4882a593Smuzhiyun 	struct clk *pixel_clk;
66*4882a593Smuzhiyun 	struct clk *ahb_clk;
67*4882a593Smuzhiyun 	struct clk *link_clk;
68*4882a593Smuzhiyun 	struct clk *mdp_core_clk;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* gpios */
71*4882a593Smuzhiyun 	struct gpio_desc *panel_en_gpio;
72*4882a593Smuzhiyun 	struct gpio_desc *panel_hpd_gpio;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* completion and mutex */
75*4882a593Smuzhiyun 	struct completion idle_comp;
76*4882a593Smuzhiyun 	struct mutex dev_mutex; /* To protect device power status */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* work queue */
79*4882a593Smuzhiyun 	struct work_struct on_work;
80*4882a593Smuzhiyun 	struct work_struct off_work;
81*4882a593Smuzhiyun 	struct workqueue_struct *workqueue;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* Interrupt register lock */
84*4882a593Smuzhiyun 	spinlock_t irq_lock;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	bool edp_connected;
87*4882a593Smuzhiyun 	bool power_on;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* edid raw data */
90*4882a593Smuzhiyun 	struct edid *edid;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	struct drm_dp_aux *drm_aux;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* dpcd raw data */
95*4882a593Smuzhiyun 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* Link status */
98*4882a593Smuzhiyun 	u8 link_rate;
99*4882a593Smuzhiyun 	u8 lane_cnt;
100*4882a593Smuzhiyun 	u8 v_level;
101*4882a593Smuzhiyun 	u8 p_level;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Timing status */
104*4882a593Smuzhiyun 	u8 interlaced;
105*4882a593Smuzhiyun 	u32 pixel_rate; /* in kHz */
106*4882a593Smuzhiyun 	u32 color_depth;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	struct edp_aux *aux;
109*4882a593Smuzhiyun 	struct edp_phy *phy;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct edp_pixel_clk_div {
113*4882a593Smuzhiyun 	u32 rate; /* in kHz */
114*4882a593Smuzhiyun 	u32 m;
115*4882a593Smuzhiyun 	u32 n;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define EDP_PIXEL_CLK_NUM 8
119*4882a593Smuzhiyun static const struct edp_pixel_clk_div clk_divs[2][EDP_PIXEL_CLK_NUM] = {
120*4882a593Smuzhiyun 	{ /* Link clock = 162MHz, source clock = 810MHz */
121*4882a593Smuzhiyun 		{119000, 31,  211}, /* WSXGA+ 1680x1050@60Hz CVT */
122*4882a593Smuzhiyun 		{130250, 32,  199}, /* UXGA 1600x1200@60Hz CVT */
123*4882a593Smuzhiyun 		{148500, 11,  60},  /* FHD 1920x1080@60Hz */
124*4882a593Smuzhiyun 		{154000, 50,  263}, /* WUXGA 1920x1200@60Hz CVT */
125*4882a593Smuzhiyun 		{209250, 31,  120}, /* QXGA 2048x1536@60Hz CVT */
126*4882a593Smuzhiyun 		{268500, 119, 359}, /* WQXGA 2560x1600@60Hz CVT */
127*4882a593Smuzhiyun 		{138530, 33,  193}, /* AUO B116HAN03.0 Panel */
128*4882a593Smuzhiyun 		{141400, 48,  275}, /* AUO B133HTN01.2 Panel */
129*4882a593Smuzhiyun 	},
130*4882a593Smuzhiyun 	{ /* Link clock = 270MHz, source clock = 675MHz */
131*4882a593Smuzhiyun 		{119000, 52,  295}, /* WSXGA+ 1680x1050@60Hz CVT */
132*4882a593Smuzhiyun 		{130250, 11,  57},  /* UXGA 1600x1200@60Hz CVT */
133*4882a593Smuzhiyun 		{148500, 11,  50},  /* FHD 1920x1080@60Hz */
134*4882a593Smuzhiyun 		{154000, 47,  206}, /* WUXGA 1920x1200@60Hz CVT */
135*4882a593Smuzhiyun 		{209250, 31,  100}, /* QXGA 2048x1536@60Hz CVT */
136*4882a593Smuzhiyun 		{268500, 107, 269}, /* WQXGA 2560x1600@60Hz CVT */
137*4882a593Smuzhiyun 		{138530, 63,  307}, /* AUO B116HAN03.0 Panel */
138*4882a593Smuzhiyun 		{141400, 53,  253}, /* AUO B133HTN01.2 Panel */
139*4882a593Smuzhiyun 	},
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
edp_clk_init(struct edp_ctrl * ctrl)142*4882a593Smuzhiyun static int edp_clk_init(struct edp_ctrl *ctrl)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct platform_device *pdev = ctrl->pdev;
145*4882a593Smuzhiyun 	int ret;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ctrl->aux_clk = msm_clk_get(pdev, "core");
148*4882a593Smuzhiyun 	if (IS_ERR(ctrl->aux_clk)) {
149*4882a593Smuzhiyun 		ret = PTR_ERR(ctrl->aux_clk);
150*4882a593Smuzhiyun 		pr_err("%s: Can't find core clock, %d\n", __func__, ret);
151*4882a593Smuzhiyun 		ctrl->aux_clk = NULL;
152*4882a593Smuzhiyun 		return ret;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	ctrl->pixel_clk = msm_clk_get(pdev, "pixel");
156*4882a593Smuzhiyun 	if (IS_ERR(ctrl->pixel_clk)) {
157*4882a593Smuzhiyun 		ret = PTR_ERR(ctrl->pixel_clk);
158*4882a593Smuzhiyun 		pr_err("%s: Can't find pixel clock, %d\n", __func__, ret);
159*4882a593Smuzhiyun 		ctrl->pixel_clk = NULL;
160*4882a593Smuzhiyun 		return ret;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	ctrl->ahb_clk = msm_clk_get(pdev, "iface");
164*4882a593Smuzhiyun 	if (IS_ERR(ctrl->ahb_clk)) {
165*4882a593Smuzhiyun 		ret = PTR_ERR(ctrl->ahb_clk);
166*4882a593Smuzhiyun 		pr_err("%s: Can't find iface clock, %d\n", __func__, ret);
167*4882a593Smuzhiyun 		ctrl->ahb_clk = NULL;
168*4882a593Smuzhiyun 		return ret;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	ctrl->link_clk = msm_clk_get(pdev, "link");
172*4882a593Smuzhiyun 	if (IS_ERR(ctrl->link_clk)) {
173*4882a593Smuzhiyun 		ret = PTR_ERR(ctrl->link_clk);
174*4882a593Smuzhiyun 		pr_err("%s: Can't find link clock, %d\n", __func__, ret);
175*4882a593Smuzhiyun 		ctrl->link_clk = NULL;
176*4882a593Smuzhiyun 		return ret;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* need mdp core clock to receive irq */
180*4882a593Smuzhiyun 	ctrl->mdp_core_clk = msm_clk_get(pdev, "mdp_core");
181*4882a593Smuzhiyun 	if (IS_ERR(ctrl->mdp_core_clk)) {
182*4882a593Smuzhiyun 		ret = PTR_ERR(ctrl->mdp_core_clk);
183*4882a593Smuzhiyun 		pr_err("%s: Can't find mdp_core clock, %d\n", __func__, ret);
184*4882a593Smuzhiyun 		ctrl->mdp_core_clk = NULL;
185*4882a593Smuzhiyun 		return ret;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
edp_clk_enable(struct edp_ctrl * ctrl,u32 clk_mask)191*4882a593Smuzhiyun static int edp_clk_enable(struct edp_ctrl *ctrl, u32 clk_mask)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	int ret;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	DBG("mask=%x", clk_mask);
196*4882a593Smuzhiyun 	/* ahb_clk should be enabled first */
197*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_AHB) {
198*4882a593Smuzhiyun 		ret = clk_prepare_enable(ctrl->ahb_clk);
199*4882a593Smuzhiyun 		if (ret) {
200*4882a593Smuzhiyun 			pr_err("%s: Failed to enable ahb clk\n", __func__);
201*4882a593Smuzhiyun 			goto f0;
202*4882a593Smuzhiyun 		}
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_AUX) {
205*4882a593Smuzhiyun 		ret = clk_set_rate(ctrl->aux_clk, 19200000);
206*4882a593Smuzhiyun 		if (ret) {
207*4882a593Smuzhiyun 			pr_err("%s: Failed to set rate aux clk\n", __func__);
208*4882a593Smuzhiyun 			goto f1;
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 		ret = clk_prepare_enable(ctrl->aux_clk);
211*4882a593Smuzhiyun 		if (ret) {
212*4882a593Smuzhiyun 			pr_err("%s: Failed to enable aux clk\n", __func__);
213*4882a593Smuzhiyun 			goto f1;
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 	/* Need to set rate and enable link_clk prior to pixel_clk */
217*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_LINK) {
218*4882a593Smuzhiyun 		DBG("edp->link_clk, set_rate %ld",
219*4882a593Smuzhiyun 				(unsigned long)ctrl->link_rate * 27000000);
220*4882a593Smuzhiyun 		ret = clk_set_rate(ctrl->link_clk,
221*4882a593Smuzhiyun 				(unsigned long)ctrl->link_rate * 27000000);
222*4882a593Smuzhiyun 		if (ret) {
223*4882a593Smuzhiyun 			pr_err("%s: Failed to set rate to link clk\n",
224*4882a593Smuzhiyun 				__func__);
225*4882a593Smuzhiyun 			goto f2;
226*4882a593Smuzhiyun 		}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 		ret = clk_prepare_enable(ctrl->link_clk);
229*4882a593Smuzhiyun 		if (ret) {
230*4882a593Smuzhiyun 			pr_err("%s: Failed to enable link clk\n", __func__);
231*4882a593Smuzhiyun 			goto f2;
232*4882a593Smuzhiyun 		}
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_PIXEL) {
235*4882a593Smuzhiyun 		DBG("edp->pixel_clk, set_rate %ld",
236*4882a593Smuzhiyun 				(unsigned long)ctrl->pixel_rate * 1000);
237*4882a593Smuzhiyun 		ret = clk_set_rate(ctrl->pixel_clk,
238*4882a593Smuzhiyun 				(unsigned long)ctrl->pixel_rate * 1000);
239*4882a593Smuzhiyun 		if (ret) {
240*4882a593Smuzhiyun 			pr_err("%s: Failed to set rate to pixel clk\n",
241*4882a593Smuzhiyun 				__func__);
242*4882a593Smuzhiyun 			goto f3;
243*4882a593Smuzhiyun 		}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		ret = clk_prepare_enable(ctrl->pixel_clk);
246*4882a593Smuzhiyun 		if (ret) {
247*4882a593Smuzhiyun 			pr_err("%s: Failed to enable pixel clk\n", __func__);
248*4882a593Smuzhiyun 			goto f3;
249*4882a593Smuzhiyun 		}
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_MDP_CORE) {
252*4882a593Smuzhiyun 		ret = clk_prepare_enable(ctrl->mdp_core_clk);
253*4882a593Smuzhiyun 		if (ret) {
254*4882a593Smuzhiyun 			pr_err("%s: Failed to enable mdp core clk\n", __func__);
255*4882a593Smuzhiyun 			goto f4;
256*4882a593Smuzhiyun 		}
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun f4:
262*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_PIXEL)
263*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->pixel_clk);
264*4882a593Smuzhiyun f3:
265*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_LINK)
266*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->link_clk);
267*4882a593Smuzhiyun f2:
268*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_AUX)
269*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->aux_clk);
270*4882a593Smuzhiyun f1:
271*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_AHB)
272*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->ahb_clk);
273*4882a593Smuzhiyun f0:
274*4882a593Smuzhiyun 	return ret;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
edp_clk_disable(struct edp_ctrl * ctrl,u32 clk_mask)277*4882a593Smuzhiyun static void edp_clk_disable(struct edp_ctrl *ctrl, u32 clk_mask)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_MDP_CORE)
280*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->mdp_core_clk);
281*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_PIXEL)
282*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->pixel_clk);
283*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_LINK)
284*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->link_clk);
285*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_AUX)
286*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->aux_clk);
287*4882a593Smuzhiyun 	if (clk_mask & EDP_CLK_MASK_AHB)
288*4882a593Smuzhiyun 		clk_disable_unprepare(ctrl->ahb_clk);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
edp_regulator_init(struct edp_ctrl * ctrl)291*4882a593Smuzhiyun static int edp_regulator_init(struct edp_ctrl *ctrl)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct device *dev = &ctrl->pdev->dev;
294*4882a593Smuzhiyun 	int ret;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	DBG("");
297*4882a593Smuzhiyun 	ctrl->vdda_vreg = devm_regulator_get(dev, "vdda");
298*4882a593Smuzhiyun 	ret = PTR_ERR_OR_ZERO(ctrl->vdda_vreg);
299*4882a593Smuzhiyun 	if (ret) {
300*4882a593Smuzhiyun 		pr_err("%s: Could not get vdda reg, ret = %d\n", __func__,
301*4882a593Smuzhiyun 				ret);
302*4882a593Smuzhiyun 		ctrl->vdda_vreg = NULL;
303*4882a593Smuzhiyun 		return ret;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 	ctrl->lvl_vreg = devm_regulator_get(dev, "lvl-vdd");
306*4882a593Smuzhiyun 	ret = PTR_ERR_OR_ZERO(ctrl->lvl_vreg);
307*4882a593Smuzhiyun 	if (ret) {
308*4882a593Smuzhiyun 		pr_err("%s: Could not get lvl-vdd reg, ret = %d\n", __func__,
309*4882a593Smuzhiyun 				ret);
310*4882a593Smuzhiyun 		ctrl->lvl_vreg = NULL;
311*4882a593Smuzhiyun 		return ret;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
edp_regulator_enable(struct edp_ctrl * ctrl)317*4882a593Smuzhiyun static int edp_regulator_enable(struct edp_ctrl *ctrl)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	int ret;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ret = regulator_set_load(ctrl->vdda_vreg, VDDA_UA_ON_LOAD);
322*4882a593Smuzhiyun 	if (ret < 0) {
323*4882a593Smuzhiyun 		pr_err("%s: vdda_vreg set regulator mode failed.\n", __func__);
324*4882a593Smuzhiyun 		goto vdda_set_fail;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	ret = regulator_enable(ctrl->vdda_vreg);
328*4882a593Smuzhiyun 	if (ret) {
329*4882a593Smuzhiyun 		pr_err("%s: Failed to enable vdda_vreg regulator.\n", __func__);
330*4882a593Smuzhiyun 		goto vdda_enable_fail;
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	ret = regulator_enable(ctrl->lvl_vreg);
334*4882a593Smuzhiyun 	if (ret) {
335*4882a593Smuzhiyun 		pr_err("Failed to enable lvl-vdd reg regulator, %d", ret);
336*4882a593Smuzhiyun 		goto lvl_enable_fail;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	DBG("exit");
340*4882a593Smuzhiyun 	return 0;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun lvl_enable_fail:
343*4882a593Smuzhiyun 	regulator_disable(ctrl->vdda_vreg);
344*4882a593Smuzhiyun vdda_enable_fail:
345*4882a593Smuzhiyun 	regulator_set_load(ctrl->vdda_vreg, VDDA_UA_OFF_LOAD);
346*4882a593Smuzhiyun vdda_set_fail:
347*4882a593Smuzhiyun 	return ret;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
edp_regulator_disable(struct edp_ctrl * ctrl)350*4882a593Smuzhiyun static void edp_regulator_disable(struct edp_ctrl *ctrl)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	regulator_disable(ctrl->lvl_vreg);
353*4882a593Smuzhiyun 	regulator_disable(ctrl->vdda_vreg);
354*4882a593Smuzhiyun 	regulator_set_load(ctrl->vdda_vreg, VDDA_UA_OFF_LOAD);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
edp_gpio_config(struct edp_ctrl * ctrl)357*4882a593Smuzhiyun static int edp_gpio_config(struct edp_ctrl *ctrl)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	struct device *dev = &ctrl->pdev->dev;
360*4882a593Smuzhiyun 	int ret;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	ctrl->panel_hpd_gpio = devm_gpiod_get(dev, "panel-hpd", GPIOD_IN);
363*4882a593Smuzhiyun 	if (IS_ERR(ctrl->panel_hpd_gpio)) {
364*4882a593Smuzhiyun 		ret = PTR_ERR(ctrl->panel_hpd_gpio);
365*4882a593Smuzhiyun 		ctrl->panel_hpd_gpio = NULL;
366*4882a593Smuzhiyun 		pr_err("%s: cannot get panel-hpd-gpios, %d\n", __func__, ret);
367*4882a593Smuzhiyun 		return ret;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	ctrl->panel_en_gpio = devm_gpiod_get(dev, "panel-en", GPIOD_OUT_LOW);
371*4882a593Smuzhiyun 	if (IS_ERR(ctrl->panel_en_gpio)) {
372*4882a593Smuzhiyun 		ret = PTR_ERR(ctrl->panel_en_gpio);
373*4882a593Smuzhiyun 		ctrl->panel_en_gpio = NULL;
374*4882a593Smuzhiyun 		pr_err("%s: cannot get panel-en-gpios, %d\n", __func__, ret);
375*4882a593Smuzhiyun 		return ret;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	DBG("gpio on");
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
edp_ctrl_irq_enable(struct edp_ctrl * ctrl,int enable)383*4882a593Smuzhiyun static void edp_ctrl_irq_enable(struct edp_ctrl *ctrl, int enable)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	unsigned long flags;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	DBG("%d", enable);
388*4882a593Smuzhiyun 	spin_lock_irqsave(&ctrl->irq_lock, flags);
389*4882a593Smuzhiyun 	if (enable) {
390*4882a593Smuzhiyun 		edp_write(ctrl->base + REG_EDP_INTERRUPT_REG_1, EDP_INTR_MASK1);
391*4882a593Smuzhiyun 		edp_write(ctrl->base + REG_EDP_INTERRUPT_REG_2, EDP_INTR_MASK2);
392*4882a593Smuzhiyun 	} else {
393*4882a593Smuzhiyun 		edp_write(ctrl->base + REG_EDP_INTERRUPT_REG_1, 0x0);
394*4882a593Smuzhiyun 		edp_write(ctrl->base + REG_EDP_INTERRUPT_REG_2, 0x0);
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctrl->irq_lock, flags);
397*4882a593Smuzhiyun 	DBG("exit");
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
edp_fill_link_cfg(struct edp_ctrl * ctrl)400*4882a593Smuzhiyun static void edp_fill_link_cfg(struct edp_ctrl *ctrl)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	u32 prate;
403*4882a593Smuzhiyun 	u32 lrate;
404*4882a593Smuzhiyun 	u32 bpp;
405*4882a593Smuzhiyun 	u8 max_lane = drm_dp_max_lane_count(ctrl->dpcd);
406*4882a593Smuzhiyun 	u8 lane;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	prate = ctrl->pixel_rate;
409*4882a593Smuzhiyun 	bpp = ctrl->color_depth * 3;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/*
412*4882a593Smuzhiyun 	 * By default, use the maximum link rate and minimum lane count,
413*4882a593Smuzhiyun 	 * so that we can do rate down shift during link training.
414*4882a593Smuzhiyun 	 */
415*4882a593Smuzhiyun 	ctrl->link_rate = ctrl->dpcd[DP_MAX_LINK_RATE];
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	prate *= bpp;
418*4882a593Smuzhiyun 	prate /= 8; /* in kByte */
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	lrate = 270000; /* in kHz */
421*4882a593Smuzhiyun 	lrate *= ctrl->link_rate;
422*4882a593Smuzhiyun 	lrate /= 10; /* in kByte, 10 bits --> 8 bits */
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	for (lane = 1; lane <= max_lane; lane <<= 1) {
425*4882a593Smuzhiyun 		if (lrate >= prate)
426*4882a593Smuzhiyun 			break;
427*4882a593Smuzhiyun 		lrate <<= 1;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	ctrl->lane_cnt = lane;
431*4882a593Smuzhiyun 	DBG("rate=%d lane=%d", ctrl->link_rate, ctrl->lane_cnt);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
edp_config_ctrl(struct edp_ctrl * ctrl)434*4882a593Smuzhiyun static void edp_config_ctrl(struct edp_ctrl *ctrl)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	u32 data;
437*4882a593Smuzhiyun 	enum edp_color_depth depth;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	data = EDP_CONFIGURATION_CTRL_LANES(ctrl->lane_cnt - 1);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (drm_dp_enhanced_frame_cap(ctrl->dpcd))
442*4882a593Smuzhiyun 		data |= EDP_CONFIGURATION_CTRL_ENHANCED_FRAMING;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	depth = EDP_6BIT;
445*4882a593Smuzhiyun 	if (ctrl->color_depth == 8)
446*4882a593Smuzhiyun 		depth = EDP_8BIT;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	data |= EDP_CONFIGURATION_CTRL_COLOR(depth);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (!ctrl->interlaced)	/* progressive */
451*4882a593Smuzhiyun 		data |= EDP_CONFIGURATION_CTRL_PROGRESSIVE;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	data |= (EDP_CONFIGURATION_CTRL_SYNC_CLK |
454*4882a593Smuzhiyun 		EDP_CONFIGURATION_CTRL_STATIC_MVID);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_CONFIGURATION_CTRL, data);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
edp_state_ctrl(struct edp_ctrl * ctrl,u32 state)459*4882a593Smuzhiyun static void edp_state_ctrl(struct edp_ctrl *ctrl, u32 state)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_STATE_CTRL, state);
462*4882a593Smuzhiyun 	/* Make sure H/W status is set */
463*4882a593Smuzhiyun 	wmb();
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
edp_lane_set_write(struct edp_ctrl * ctrl,u8 voltage_level,u8 pre_emphasis_level)466*4882a593Smuzhiyun static int edp_lane_set_write(struct edp_ctrl *ctrl,
467*4882a593Smuzhiyun 	u8 voltage_level, u8 pre_emphasis_level)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	int i;
470*4882a593Smuzhiyun 	u8 buf[4];
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (voltage_level >= DPCD_LINK_VOLTAGE_MAX)
473*4882a593Smuzhiyun 		voltage_level |= 0x04;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (pre_emphasis_level >= DPCD_LINK_PRE_EMPHASIS_MAX)
476*4882a593Smuzhiyun 		pre_emphasis_level |= 0x04;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	pre_emphasis_level <<= 3;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
481*4882a593Smuzhiyun 		buf[i] = voltage_level | pre_emphasis_level;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	DBG("%s: p|v=0x%x", __func__, voltage_level | pre_emphasis_level);
484*4882a593Smuzhiyun 	if (drm_dp_dpcd_write(ctrl->drm_aux, 0x103, buf, 4) < 4) {
485*4882a593Smuzhiyun 		pr_err("%s: Set sw/pe to panel failed\n", __func__);
486*4882a593Smuzhiyun 		return -ENOLINK;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	return 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
edp_train_pattern_set_write(struct edp_ctrl * ctrl,u8 pattern)492*4882a593Smuzhiyun static int edp_train_pattern_set_write(struct edp_ctrl *ctrl, u8 pattern)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	u8 p = pattern;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	DBG("pattern=%x", p);
497*4882a593Smuzhiyun 	if (drm_dp_dpcd_write(ctrl->drm_aux,
498*4882a593Smuzhiyun 				DP_TRAINING_PATTERN_SET, &p, 1) < 1) {
499*4882a593Smuzhiyun 		pr_err("%s: Set training pattern to panel failed\n", __func__);
500*4882a593Smuzhiyun 		return -ENOLINK;
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
edp_sink_train_set_adjust(struct edp_ctrl * ctrl,const u8 * link_status)506*4882a593Smuzhiyun static void edp_sink_train_set_adjust(struct edp_ctrl *ctrl,
507*4882a593Smuzhiyun 	const u8 *link_status)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	int i;
510*4882a593Smuzhiyun 	u8 max = 0;
511*4882a593Smuzhiyun 	u8 data;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* use the max level across lanes */
514*4882a593Smuzhiyun 	for (i = 0; i < ctrl->lane_cnt; i++) {
515*4882a593Smuzhiyun 		data = drm_dp_get_adjust_request_voltage(link_status, i);
516*4882a593Smuzhiyun 		DBG("lane=%d req_voltage_swing=0x%x", i, data);
517*4882a593Smuzhiyun 		if (max < data)
518*4882a593Smuzhiyun 			max = data;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	ctrl->v_level = max >> DP_TRAIN_VOLTAGE_SWING_SHIFT;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/* use the max level across lanes */
524*4882a593Smuzhiyun 	max = 0;
525*4882a593Smuzhiyun 	for (i = 0; i < ctrl->lane_cnt; i++) {
526*4882a593Smuzhiyun 		data = drm_dp_get_adjust_request_pre_emphasis(link_status, i);
527*4882a593Smuzhiyun 		DBG("lane=%d req_pre_emphasis=0x%x", i, data);
528*4882a593Smuzhiyun 		if (max < data)
529*4882a593Smuzhiyun 			max = data;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	ctrl->p_level = max >> DP_TRAIN_PRE_EMPHASIS_SHIFT;
533*4882a593Smuzhiyun 	DBG("v_level=%d, p_level=%d", ctrl->v_level, ctrl->p_level);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
edp_host_train_set(struct edp_ctrl * ctrl,u32 train)536*4882a593Smuzhiyun static void edp_host_train_set(struct edp_ctrl *ctrl, u32 train)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	int cnt = 10;
539*4882a593Smuzhiyun 	u32 data;
540*4882a593Smuzhiyun 	u32 shift = train - 1;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	DBG("train=%d", train);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	edp_state_ctrl(ctrl, EDP_STATE_CTRL_TRAIN_PATTERN_1 << shift);
545*4882a593Smuzhiyun 	while (--cnt) {
546*4882a593Smuzhiyun 		data = edp_read(ctrl->base + REG_EDP_MAINLINK_READY);
547*4882a593Smuzhiyun 		if (data & (EDP_MAINLINK_READY_TRAIN_PATTERN_1_READY << shift))
548*4882a593Smuzhiyun 			break;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (cnt == 0)
552*4882a593Smuzhiyun 		pr_err("%s: set link_train=%d failed\n", __func__, train);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static const u8 vm_pre_emphasis[4][4] = {
556*4882a593Smuzhiyun 	{0x03, 0x06, 0x09, 0x0C},	/* pe0, 0 db */
557*4882a593Smuzhiyun 	{0x03, 0x06, 0x09, 0xFF},	/* pe1, 3.5 db */
558*4882a593Smuzhiyun 	{0x03, 0x06, 0xFF, 0xFF},	/* pe2, 6.0 db */
559*4882a593Smuzhiyun 	{0x03, 0xFF, 0xFF, 0xFF}	/* pe3, 9.5 db */
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /* voltage swing, 0.2v and 1.0v are not support */
563*4882a593Smuzhiyun static const u8 vm_voltage_swing[4][4] = {
564*4882a593Smuzhiyun 	{0x14, 0x18, 0x1A, 0x1E}, /* sw0, 0.4v  */
565*4882a593Smuzhiyun 	{0x18, 0x1A, 0x1E, 0xFF}, /* sw1, 0.6 v */
566*4882a593Smuzhiyun 	{0x1A, 0x1E, 0xFF, 0xFF}, /* sw1, 0.8 v */
567*4882a593Smuzhiyun 	{0x1E, 0xFF, 0xFF, 0xFF}  /* sw1, 1.2 v, optional */
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
edp_voltage_pre_emphasise_set(struct edp_ctrl * ctrl)570*4882a593Smuzhiyun static int edp_voltage_pre_emphasise_set(struct edp_ctrl *ctrl)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	u32 value0;
573*4882a593Smuzhiyun 	u32 value1;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	DBG("v=%d p=%d", ctrl->v_level, ctrl->p_level);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	value0 = vm_pre_emphasis[(int)(ctrl->v_level)][(int)(ctrl->p_level)];
578*4882a593Smuzhiyun 	value1 = vm_voltage_swing[(int)(ctrl->v_level)][(int)(ctrl->p_level)];
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/* Configure host and panel only if both values are allowed */
581*4882a593Smuzhiyun 	if (value0 != 0xFF && value1 != 0xFF) {
582*4882a593Smuzhiyun 		msm_edp_phy_vm_pe_cfg(ctrl->phy, value0, value1);
583*4882a593Smuzhiyun 		return edp_lane_set_write(ctrl, ctrl->v_level, ctrl->p_level);
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	return -EINVAL;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
edp_start_link_train_1(struct edp_ctrl * ctrl)589*4882a593Smuzhiyun static int edp_start_link_train_1(struct edp_ctrl *ctrl)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
592*4882a593Smuzhiyun 	u8 old_v_level;
593*4882a593Smuzhiyun 	int tries;
594*4882a593Smuzhiyun 	int ret;
595*4882a593Smuzhiyun 	int rlen;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	DBG("");
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	edp_host_train_set(ctrl, DP_TRAINING_PATTERN_1);
600*4882a593Smuzhiyun 	ret = edp_voltage_pre_emphasise_set(ctrl);
601*4882a593Smuzhiyun 	if (ret)
602*4882a593Smuzhiyun 		return ret;
603*4882a593Smuzhiyun 	ret = edp_train_pattern_set_write(ctrl,
604*4882a593Smuzhiyun 			DP_TRAINING_PATTERN_1 | DP_RECOVERED_CLOCK_OUT_EN);
605*4882a593Smuzhiyun 	if (ret)
606*4882a593Smuzhiyun 		return ret;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	tries = 0;
609*4882a593Smuzhiyun 	old_v_level = ctrl->v_level;
610*4882a593Smuzhiyun 	while (1) {
611*4882a593Smuzhiyun 		drm_dp_link_train_clock_recovery_delay(ctrl->dpcd);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 		rlen = drm_dp_dpcd_read_link_status(ctrl->drm_aux, link_status);
614*4882a593Smuzhiyun 		if (rlen < DP_LINK_STATUS_SIZE) {
615*4882a593Smuzhiyun 			pr_err("%s: read link status failed\n", __func__);
616*4882a593Smuzhiyun 			return -ENOLINK;
617*4882a593Smuzhiyun 		}
618*4882a593Smuzhiyun 		if (drm_dp_clock_recovery_ok(link_status, ctrl->lane_cnt)) {
619*4882a593Smuzhiyun 			ret = 0;
620*4882a593Smuzhiyun 			break;
621*4882a593Smuzhiyun 		}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		if (ctrl->v_level == DPCD_LINK_VOLTAGE_MAX) {
624*4882a593Smuzhiyun 			ret = -1;
625*4882a593Smuzhiyun 			break;
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		if (old_v_level == ctrl->v_level) {
629*4882a593Smuzhiyun 			tries++;
630*4882a593Smuzhiyun 			if (tries >= 5) {
631*4882a593Smuzhiyun 				ret = -1;
632*4882a593Smuzhiyun 				break;
633*4882a593Smuzhiyun 			}
634*4882a593Smuzhiyun 		} else {
635*4882a593Smuzhiyun 			tries = 0;
636*4882a593Smuzhiyun 			old_v_level = ctrl->v_level;
637*4882a593Smuzhiyun 		}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		edp_sink_train_set_adjust(ctrl, link_status);
640*4882a593Smuzhiyun 		ret = edp_voltage_pre_emphasise_set(ctrl);
641*4882a593Smuzhiyun 		if (ret)
642*4882a593Smuzhiyun 			return ret;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return ret;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
edp_start_link_train_2(struct edp_ctrl * ctrl)648*4882a593Smuzhiyun static int edp_start_link_train_2(struct edp_ctrl *ctrl)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
651*4882a593Smuzhiyun 	int tries = 0;
652*4882a593Smuzhiyun 	int ret;
653*4882a593Smuzhiyun 	int rlen;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	DBG("");
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	edp_host_train_set(ctrl, DP_TRAINING_PATTERN_2);
658*4882a593Smuzhiyun 	ret = edp_voltage_pre_emphasise_set(ctrl);
659*4882a593Smuzhiyun 	if (ret)
660*4882a593Smuzhiyun 		return ret;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	ret = edp_train_pattern_set_write(ctrl,
663*4882a593Smuzhiyun 			DP_TRAINING_PATTERN_2 | DP_RECOVERED_CLOCK_OUT_EN);
664*4882a593Smuzhiyun 	if (ret)
665*4882a593Smuzhiyun 		return ret;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	while (1) {
668*4882a593Smuzhiyun 		drm_dp_link_train_channel_eq_delay(ctrl->dpcd);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		rlen = drm_dp_dpcd_read_link_status(ctrl->drm_aux, link_status);
671*4882a593Smuzhiyun 		if (rlen < DP_LINK_STATUS_SIZE) {
672*4882a593Smuzhiyun 			pr_err("%s: read link status failed\n", __func__);
673*4882a593Smuzhiyun 			return -ENOLINK;
674*4882a593Smuzhiyun 		}
675*4882a593Smuzhiyun 		if (drm_dp_channel_eq_ok(link_status, ctrl->lane_cnt)) {
676*4882a593Smuzhiyun 			ret = 0;
677*4882a593Smuzhiyun 			break;
678*4882a593Smuzhiyun 		}
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		tries++;
681*4882a593Smuzhiyun 		if (tries > 10) {
682*4882a593Smuzhiyun 			ret = -1;
683*4882a593Smuzhiyun 			break;
684*4882a593Smuzhiyun 		}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		edp_sink_train_set_adjust(ctrl, link_status);
687*4882a593Smuzhiyun 		ret = edp_voltage_pre_emphasise_set(ctrl);
688*4882a593Smuzhiyun 		if (ret)
689*4882a593Smuzhiyun 			return ret;
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	return ret;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
edp_link_rate_down_shift(struct edp_ctrl * ctrl)695*4882a593Smuzhiyun static int edp_link_rate_down_shift(struct edp_ctrl *ctrl)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	u32 prate, lrate, bpp;
698*4882a593Smuzhiyun 	u8 rate, lane, max_lane;
699*4882a593Smuzhiyun 	int changed = 0;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	rate = ctrl->link_rate;
702*4882a593Smuzhiyun 	lane = ctrl->lane_cnt;
703*4882a593Smuzhiyun 	max_lane = drm_dp_max_lane_count(ctrl->dpcd);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	bpp = ctrl->color_depth * 3;
706*4882a593Smuzhiyun 	prate = ctrl->pixel_rate;
707*4882a593Smuzhiyun 	prate *= bpp;
708*4882a593Smuzhiyun 	prate /= 8; /* in kByte */
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (rate > DP_LINK_BW_1_62 && rate <= EDP_LINK_BW_MAX) {
711*4882a593Smuzhiyun 		rate -= 4;	/* reduce rate */
712*4882a593Smuzhiyun 		changed++;
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	if (changed) {
716*4882a593Smuzhiyun 		if (lane >= 1 && lane < max_lane)
717*4882a593Smuzhiyun 			lane <<= 1;	/* increase lane */
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		lrate = 270000; /* in kHz */
720*4882a593Smuzhiyun 		lrate *= rate;
721*4882a593Smuzhiyun 		lrate /= 10; /* kByte, 10 bits --> 8 bits */
722*4882a593Smuzhiyun 		lrate *= lane;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		DBG("new lrate=%u prate=%u(kHz) rate=%d lane=%d p=%u b=%d",
725*4882a593Smuzhiyun 			lrate, prate, rate, lane,
726*4882a593Smuzhiyun 			ctrl->pixel_rate,
727*4882a593Smuzhiyun 			bpp);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 		if (lrate > prate) {
730*4882a593Smuzhiyun 			ctrl->link_rate = rate;
731*4882a593Smuzhiyun 			ctrl->lane_cnt = lane;
732*4882a593Smuzhiyun 			DBG("new rate=%d %d", rate, lane);
733*4882a593Smuzhiyun 			return 0;
734*4882a593Smuzhiyun 		}
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	return -EINVAL;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
edp_clear_training_pattern(struct edp_ctrl * ctrl)740*4882a593Smuzhiyun static int edp_clear_training_pattern(struct edp_ctrl *ctrl)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	int ret;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	ret = edp_train_pattern_set_write(ctrl, 0);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	drm_dp_link_train_channel_eq_delay(ctrl->dpcd);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return ret;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
edp_do_link_train(struct edp_ctrl * ctrl)751*4882a593Smuzhiyun static int edp_do_link_train(struct edp_ctrl *ctrl)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	u8 values[2];
754*4882a593Smuzhiyun 	int ret;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	DBG("");
757*4882a593Smuzhiyun 	/*
758*4882a593Smuzhiyun 	 * Set the current link rate and lane cnt to panel. They may have been
759*4882a593Smuzhiyun 	 * adjusted and the values are different from them in DPCD CAP
760*4882a593Smuzhiyun 	 */
761*4882a593Smuzhiyun 	values[0] = ctrl->lane_cnt;
762*4882a593Smuzhiyun 	values[1] = ctrl->link_rate;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (drm_dp_enhanced_frame_cap(ctrl->dpcd))
765*4882a593Smuzhiyun 		values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	if (drm_dp_dpcd_write(ctrl->drm_aux, DP_LINK_BW_SET, values,
768*4882a593Smuzhiyun 			      sizeof(values)) < 0)
769*4882a593Smuzhiyun 		return EDP_TRAIN_FAIL;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	ctrl->v_level = 0; /* start from default level */
772*4882a593Smuzhiyun 	ctrl->p_level = 0;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	edp_state_ctrl(ctrl, 0);
775*4882a593Smuzhiyun 	if (edp_clear_training_pattern(ctrl))
776*4882a593Smuzhiyun 		return EDP_TRAIN_FAIL;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	ret = edp_start_link_train_1(ctrl);
779*4882a593Smuzhiyun 	if (ret < 0) {
780*4882a593Smuzhiyun 		if (edp_link_rate_down_shift(ctrl) == 0) {
781*4882a593Smuzhiyun 			DBG("link reconfig");
782*4882a593Smuzhiyun 			ret = EDP_TRAIN_RECONFIG;
783*4882a593Smuzhiyun 			goto clear;
784*4882a593Smuzhiyun 		} else {
785*4882a593Smuzhiyun 			pr_err("%s: Training 1 failed", __func__);
786*4882a593Smuzhiyun 			ret = EDP_TRAIN_FAIL;
787*4882a593Smuzhiyun 			goto clear;
788*4882a593Smuzhiyun 		}
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 	DBG("Training 1 completed successfully");
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	edp_state_ctrl(ctrl, 0);
793*4882a593Smuzhiyun 	if (edp_clear_training_pattern(ctrl))
794*4882a593Smuzhiyun 		return EDP_TRAIN_FAIL;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	ret = edp_start_link_train_2(ctrl);
797*4882a593Smuzhiyun 	if (ret < 0) {
798*4882a593Smuzhiyun 		if (edp_link_rate_down_shift(ctrl) == 0) {
799*4882a593Smuzhiyun 			DBG("link reconfig");
800*4882a593Smuzhiyun 			ret = EDP_TRAIN_RECONFIG;
801*4882a593Smuzhiyun 			goto clear;
802*4882a593Smuzhiyun 		} else {
803*4882a593Smuzhiyun 			pr_err("%s: Training 2 failed", __func__);
804*4882a593Smuzhiyun 			ret = EDP_TRAIN_FAIL;
805*4882a593Smuzhiyun 			goto clear;
806*4882a593Smuzhiyun 		}
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 	DBG("Training 2 completed successfully");
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	edp_state_ctrl(ctrl, EDP_STATE_CTRL_SEND_VIDEO);
811*4882a593Smuzhiyun clear:
812*4882a593Smuzhiyun 	edp_clear_training_pattern(ctrl);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	return ret;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
edp_clock_synchrous(struct edp_ctrl * ctrl,int sync)817*4882a593Smuzhiyun static void edp_clock_synchrous(struct edp_ctrl *ctrl, int sync)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun 	u32 data;
820*4882a593Smuzhiyun 	enum edp_color_depth depth;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	data = edp_read(ctrl->base + REG_EDP_MISC1_MISC0);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	if (sync)
825*4882a593Smuzhiyun 		data |= EDP_MISC1_MISC0_SYNC;
826*4882a593Smuzhiyun 	else
827*4882a593Smuzhiyun 		data &= ~EDP_MISC1_MISC0_SYNC;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	/* only legacy rgb mode supported */
830*4882a593Smuzhiyun 	depth = EDP_6BIT; /* Default */
831*4882a593Smuzhiyun 	if (ctrl->color_depth == 8)
832*4882a593Smuzhiyun 		depth = EDP_8BIT;
833*4882a593Smuzhiyun 	else if (ctrl->color_depth == 10)
834*4882a593Smuzhiyun 		depth = EDP_10BIT;
835*4882a593Smuzhiyun 	else if (ctrl->color_depth == 12)
836*4882a593Smuzhiyun 		depth = EDP_12BIT;
837*4882a593Smuzhiyun 	else if (ctrl->color_depth == 16)
838*4882a593Smuzhiyun 		depth = EDP_16BIT;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	data |= EDP_MISC1_MISC0_COLOR(depth);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_MISC1_MISC0, data);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
edp_sw_mvid_nvid(struct edp_ctrl * ctrl,u32 m,u32 n)845*4882a593Smuzhiyun static int edp_sw_mvid_nvid(struct edp_ctrl *ctrl, u32 m, u32 n)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	u32 n_multi, m_multi = 5;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	if (ctrl->link_rate == DP_LINK_BW_1_62) {
850*4882a593Smuzhiyun 		n_multi = 1;
851*4882a593Smuzhiyun 	} else if (ctrl->link_rate == DP_LINK_BW_2_7) {
852*4882a593Smuzhiyun 		n_multi = 2;
853*4882a593Smuzhiyun 	} else {
854*4882a593Smuzhiyun 		pr_err("%s: Invalid link rate, %d\n", __func__,
855*4882a593Smuzhiyun 			ctrl->link_rate);
856*4882a593Smuzhiyun 		return -EINVAL;
857*4882a593Smuzhiyun 	}
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_SOFTWARE_MVID, m * m_multi);
860*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_SOFTWARE_NVID, n * n_multi);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
edp_mainlink_ctrl(struct edp_ctrl * ctrl,int enable)865*4882a593Smuzhiyun static void edp_mainlink_ctrl(struct edp_ctrl *ctrl, int enable)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	u32 data = 0;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_MAINLINK_CTRL, EDP_MAINLINK_CTRL_RESET);
870*4882a593Smuzhiyun 	/* Make sure fully reset */
871*4882a593Smuzhiyun 	wmb();
872*4882a593Smuzhiyun 	usleep_range(500, 1000);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (enable)
875*4882a593Smuzhiyun 		data |= EDP_MAINLINK_CTRL_ENABLE;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_MAINLINK_CTRL, data);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
edp_ctrl_phy_aux_enable(struct edp_ctrl * ctrl,int enable)880*4882a593Smuzhiyun static void edp_ctrl_phy_aux_enable(struct edp_ctrl *ctrl, int enable)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	if (enable) {
883*4882a593Smuzhiyun 		edp_regulator_enable(ctrl);
884*4882a593Smuzhiyun 		edp_clk_enable(ctrl, EDP_CLK_MASK_AUX_CHAN);
885*4882a593Smuzhiyun 		msm_edp_phy_ctrl(ctrl->phy, 1);
886*4882a593Smuzhiyun 		msm_edp_aux_ctrl(ctrl->aux, 1);
887*4882a593Smuzhiyun 		gpiod_set_value(ctrl->panel_en_gpio, 1);
888*4882a593Smuzhiyun 	} else {
889*4882a593Smuzhiyun 		gpiod_set_value(ctrl->panel_en_gpio, 0);
890*4882a593Smuzhiyun 		msm_edp_aux_ctrl(ctrl->aux, 0);
891*4882a593Smuzhiyun 		msm_edp_phy_ctrl(ctrl->phy, 0);
892*4882a593Smuzhiyun 		edp_clk_disable(ctrl, EDP_CLK_MASK_AUX_CHAN);
893*4882a593Smuzhiyun 		edp_regulator_disable(ctrl);
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
edp_ctrl_link_enable(struct edp_ctrl * ctrl,int enable)897*4882a593Smuzhiyun static void edp_ctrl_link_enable(struct edp_ctrl *ctrl, int enable)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	u32 m, n;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	if (enable) {
902*4882a593Smuzhiyun 		/* Enable link channel clocks */
903*4882a593Smuzhiyun 		edp_clk_enable(ctrl, EDP_CLK_MASK_LINK_CHAN);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 		msm_edp_phy_lane_power_ctrl(ctrl->phy, true, ctrl->lane_cnt);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		msm_edp_phy_vm_pe_init(ctrl->phy);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 		/* Make sure phy is programed */
910*4882a593Smuzhiyun 		wmb();
911*4882a593Smuzhiyun 		msm_edp_phy_ready(ctrl->phy);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 		edp_config_ctrl(ctrl);
914*4882a593Smuzhiyun 		msm_edp_ctrl_pixel_clock_valid(ctrl, ctrl->pixel_rate, &m, &n);
915*4882a593Smuzhiyun 		edp_sw_mvid_nvid(ctrl, m, n);
916*4882a593Smuzhiyun 		edp_mainlink_ctrl(ctrl, 1);
917*4882a593Smuzhiyun 	} else {
918*4882a593Smuzhiyun 		edp_mainlink_ctrl(ctrl, 0);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 		msm_edp_phy_lane_power_ctrl(ctrl->phy, false, 0);
921*4882a593Smuzhiyun 		edp_clk_disable(ctrl, EDP_CLK_MASK_LINK_CHAN);
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
edp_ctrl_training(struct edp_ctrl * ctrl)925*4882a593Smuzhiyun static int edp_ctrl_training(struct edp_ctrl *ctrl)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	int ret;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/* Do link training only when power is on */
930*4882a593Smuzhiyun 	if (!ctrl->power_on)
931*4882a593Smuzhiyun 		return -EINVAL;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun train_start:
934*4882a593Smuzhiyun 	ret = edp_do_link_train(ctrl);
935*4882a593Smuzhiyun 	if (ret == EDP_TRAIN_RECONFIG) {
936*4882a593Smuzhiyun 		/* Re-configure main link */
937*4882a593Smuzhiyun 		edp_ctrl_irq_enable(ctrl, 0);
938*4882a593Smuzhiyun 		edp_ctrl_link_enable(ctrl, 0);
939*4882a593Smuzhiyun 		msm_edp_phy_ctrl(ctrl->phy, 0);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 		/* Make sure link is fully disabled */
942*4882a593Smuzhiyun 		wmb();
943*4882a593Smuzhiyun 		usleep_range(500, 1000);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 		msm_edp_phy_ctrl(ctrl->phy, 1);
946*4882a593Smuzhiyun 		edp_ctrl_link_enable(ctrl, 1);
947*4882a593Smuzhiyun 		edp_ctrl_irq_enable(ctrl, 1);
948*4882a593Smuzhiyun 		goto train_start;
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return ret;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
edp_ctrl_on_worker(struct work_struct * work)954*4882a593Smuzhiyun static void edp_ctrl_on_worker(struct work_struct *work)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct edp_ctrl *ctrl = container_of(
957*4882a593Smuzhiyun 				work, struct edp_ctrl, on_work);
958*4882a593Smuzhiyun 	u8 value;
959*4882a593Smuzhiyun 	int ret;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	mutex_lock(&ctrl->dev_mutex);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	if (ctrl->power_on) {
964*4882a593Smuzhiyun 		DBG("already on");
965*4882a593Smuzhiyun 		goto unlock_ret;
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	edp_ctrl_phy_aux_enable(ctrl, 1);
969*4882a593Smuzhiyun 	edp_ctrl_link_enable(ctrl, 1);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	edp_ctrl_irq_enable(ctrl, 1);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	/* DP_SET_POWER register is only available on DPCD v1.1 and later */
974*4882a593Smuzhiyun 	if (ctrl->dpcd[DP_DPCD_REV] >= 0x11) {
975*4882a593Smuzhiyun 		ret = drm_dp_dpcd_readb(ctrl->drm_aux, DP_SET_POWER, &value);
976*4882a593Smuzhiyun 		if (ret < 0)
977*4882a593Smuzhiyun 			goto fail;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 		value &= ~DP_SET_POWER_MASK;
980*4882a593Smuzhiyun 		value |= DP_SET_POWER_D0;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 		ret = drm_dp_dpcd_writeb(ctrl->drm_aux, DP_SET_POWER, value);
983*4882a593Smuzhiyun 		if (ret < 0)
984*4882a593Smuzhiyun 			goto fail;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 		/*
987*4882a593Smuzhiyun 		 * According to the DP 1.1 specification, a "Sink Device must
988*4882a593Smuzhiyun 		 * exit the power saving state within 1 ms" (Section 2.5.3.1,
989*4882a593Smuzhiyun 		 * Table 5-52, "Sink Control Field" (register 0x600).
990*4882a593Smuzhiyun 		 */
991*4882a593Smuzhiyun 		usleep_range(1000, 2000);
992*4882a593Smuzhiyun 	}
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	ctrl->power_on = true;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	/* Start link training */
997*4882a593Smuzhiyun 	ret = edp_ctrl_training(ctrl);
998*4882a593Smuzhiyun 	if (ret != EDP_TRAIN_SUCCESS)
999*4882a593Smuzhiyun 		goto fail;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	DBG("DONE");
1002*4882a593Smuzhiyun 	goto unlock_ret;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun fail:
1005*4882a593Smuzhiyun 	edp_ctrl_irq_enable(ctrl, 0);
1006*4882a593Smuzhiyun 	edp_ctrl_link_enable(ctrl, 0);
1007*4882a593Smuzhiyun 	edp_ctrl_phy_aux_enable(ctrl, 0);
1008*4882a593Smuzhiyun 	ctrl->power_on = false;
1009*4882a593Smuzhiyun unlock_ret:
1010*4882a593Smuzhiyun 	mutex_unlock(&ctrl->dev_mutex);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
edp_ctrl_off_worker(struct work_struct * work)1013*4882a593Smuzhiyun static void edp_ctrl_off_worker(struct work_struct *work)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	struct edp_ctrl *ctrl = container_of(
1016*4882a593Smuzhiyun 				work, struct edp_ctrl, off_work);
1017*4882a593Smuzhiyun 	unsigned long time_left;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	mutex_lock(&ctrl->dev_mutex);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (!ctrl->power_on) {
1022*4882a593Smuzhiyun 		DBG("already off");
1023*4882a593Smuzhiyun 		goto unlock_ret;
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	reinit_completion(&ctrl->idle_comp);
1027*4882a593Smuzhiyun 	edp_state_ctrl(ctrl, EDP_STATE_CTRL_PUSH_IDLE);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	time_left = wait_for_completion_timeout(&ctrl->idle_comp,
1030*4882a593Smuzhiyun 						msecs_to_jiffies(500));
1031*4882a593Smuzhiyun 	if (!time_left)
1032*4882a593Smuzhiyun 		DBG("%s: idle pattern timedout\n", __func__);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	edp_state_ctrl(ctrl, 0);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* DP_SET_POWER register is only available on DPCD v1.1 and later */
1037*4882a593Smuzhiyun 	if (ctrl->dpcd[DP_DPCD_REV] >= 0x11) {
1038*4882a593Smuzhiyun 		u8 value;
1039*4882a593Smuzhiyun 		int ret;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 		ret = drm_dp_dpcd_readb(ctrl->drm_aux, DP_SET_POWER, &value);
1042*4882a593Smuzhiyun 		if (ret > 0) {
1043*4882a593Smuzhiyun 			value &= ~DP_SET_POWER_MASK;
1044*4882a593Smuzhiyun 			value |= DP_SET_POWER_D3;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 			drm_dp_dpcd_writeb(ctrl->drm_aux, DP_SET_POWER, value);
1047*4882a593Smuzhiyun 		}
1048*4882a593Smuzhiyun 	}
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	edp_ctrl_irq_enable(ctrl, 0);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	edp_ctrl_link_enable(ctrl, 0);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	edp_ctrl_phy_aux_enable(ctrl, 0);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	ctrl->power_on = false;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun unlock_ret:
1059*4882a593Smuzhiyun 	mutex_unlock(&ctrl->dev_mutex);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
msm_edp_ctrl_irq(struct edp_ctrl * ctrl)1062*4882a593Smuzhiyun irqreturn_t msm_edp_ctrl_irq(struct edp_ctrl *ctrl)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun 	u32 isr1, isr2, mask1, mask2;
1065*4882a593Smuzhiyun 	u32 ack;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	DBG("");
1068*4882a593Smuzhiyun 	spin_lock(&ctrl->irq_lock);
1069*4882a593Smuzhiyun 	isr1 = edp_read(ctrl->base + REG_EDP_INTERRUPT_REG_1);
1070*4882a593Smuzhiyun 	isr2 = edp_read(ctrl->base + REG_EDP_INTERRUPT_REG_2);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	mask1 = isr1 & EDP_INTR_MASK1;
1073*4882a593Smuzhiyun 	mask2 = isr2 & EDP_INTR_MASK2;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	isr1 &= ~mask1;	/* remove masks bit */
1076*4882a593Smuzhiyun 	isr2 &= ~mask2;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	DBG("isr=%x mask=%x isr2=%x mask2=%x",
1079*4882a593Smuzhiyun 			isr1, mask1, isr2, mask2);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	ack = isr1 & EDP_INTR_STATUS1;
1082*4882a593Smuzhiyun 	ack <<= 1;	/* ack bits */
1083*4882a593Smuzhiyun 	ack |= mask1;
1084*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_INTERRUPT_REG_1, ack);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	ack = isr2 & EDP_INTR_STATUS2;
1087*4882a593Smuzhiyun 	ack <<= 1;	/* ack bits */
1088*4882a593Smuzhiyun 	ack |= mask2;
1089*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_INTERRUPT_REG_2, ack);
1090*4882a593Smuzhiyun 	spin_unlock(&ctrl->irq_lock);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (isr1 & EDP_INTERRUPT_REG_1_HPD)
1093*4882a593Smuzhiyun 		DBG("edp_hpd");
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	if (isr2 & EDP_INTERRUPT_REG_2_READY_FOR_VIDEO)
1096*4882a593Smuzhiyun 		DBG("edp_video_ready");
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	if (isr2 & EDP_INTERRUPT_REG_2_IDLE_PATTERNs_SENT) {
1099*4882a593Smuzhiyun 		DBG("idle_patterns_sent");
1100*4882a593Smuzhiyun 		complete(&ctrl->idle_comp);
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	msm_edp_aux_irq(ctrl->aux, isr1);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	return IRQ_HANDLED;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun 
msm_edp_ctrl_power(struct edp_ctrl * ctrl,bool on)1108*4882a593Smuzhiyun void msm_edp_ctrl_power(struct edp_ctrl *ctrl, bool on)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun 	if (on)
1111*4882a593Smuzhiyun 		queue_work(ctrl->workqueue, &ctrl->on_work);
1112*4882a593Smuzhiyun 	else
1113*4882a593Smuzhiyun 		queue_work(ctrl->workqueue, &ctrl->off_work);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
msm_edp_ctrl_init(struct msm_edp * edp)1116*4882a593Smuzhiyun int msm_edp_ctrl_init(struct msm_edp *edp)
1117*4882a593Smuzhiyun {
1118*4882a593Smuzhiyun 	struct edp_ctrl *ctrl = NULL;
1119*4882a593Smuzhiyun 	struct device *dev;
1120*4882a593Smuzhiyun 	int ret;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	if (!edp) {
1123*4882a593Smuzhiyun 		pr_err("%s: edp is NULL!\n", __func__);
1124*4882a593Smuzhiyun 		return -EINVAL;
1125*4882a593Smuzhiyun 	}
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	dev = &edp->pdev->dev;
1128*4882a593Smuzhiyun 	ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
1129*4882a593Smuzhiyun 	if (!ctrl)
1130*4882a593Smuzhiyun 		return -ENOMEM;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	edp->ctrl = ctrl;
1133*4882a593Smuzhiyun 	ctrl->pdev = edp->pdev;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	ctrl->base = msm_ioremap(ctrl->pdev, "edp", "eDP");
1136*4882a593Smuzhiyun 	if (IS_ERR(ctrl->base))
1137*4882a593Smuzhiyun 		return PTR_ERR(ctrl->base);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/* Get regulator, clock, gpio, pwm */
1140*4882a593Smuzhiyun 	ret = edp_regulator_init(ctrl);
1141*4882a593Smuzhiyun 	if (ret) {
1142*4882a593Smuzhiyun 		pr_err("%s:regulator init fail\n", __func__);
1143*4882a593Smuzhiyun 		return ret;
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 	ret = edp_clk_init(ctrl);
1146*4882a593Smuzhiyun 	if (ret) {
1147*4882a593Smuzhiyun 		pr_err("%s:clk init fail\n", __func__);
1148*4882a593Smuzhiyun 		return ret;
1149*4882a593Smuzhiyun 	}
1150*4882a593Smuzhiyun 	ret = edp_gpio_config(ctrl);
1151*4882a593Smuzhiyun 	if (ret) {
1152*4882a593Smuzhiyun 		pr_err("%s:failed to configure GPIOs: %d", __func__, ret);
1153*4882a593Smuzhiyun 		return ret;
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	/* Init aux and phy */
1157*4882a593Smuzhiyun 	ctrl->aux = msm_edp_aux_init(dev, ctrl->base, &ctrl->drm_aux);
1158*4882a593Smuzhiyun 	if (!ctrl->aux || !ctrl->drm_aux) {
1159*4882a593Smuzhiyun 		pr_err("%s:failed to init aux\n", __func__);
1160*4882a593Smuzhiyun 		return -ENOMEM;
1161*4882a593Smuzhiyun 	}
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	ctrl->phy = msm_edp_phy_init(dev, ctrl->base);
1164*4882a593Smuzhiyun 	if (!ctrl->phy) {
1165*4882a593Smuzhiyun 		pr_err("%s:failed to init phy\n", __func__);
1166*4882a593Smuzhiyun 		ret = -ENOMEM;
1167*4882a593Smuzhiyun 		goto err_destory_aux;
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	spin_lock_init(&ctrl->irq_lock);
1171*4882a593Smuzhiyun 	mutex_init(&ctrl->dev_mutex);
1172*4882a593Smuzhiyun 	init_completion(&ctrl->idle_comp);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/* setup workqueue */
1175*4882a593Smuzhiyun 	ctrl->workqueue = alloc_ordered_workqueue("edp_drm_work", 0);
1176*4882a593Smuzhiyun 	INIT_WORK(&ctrl->on_work, edp_ctrl_on_worker);
1177*4882a593Smuzhiyun 	INIT_WORK(&ctrl->off_work, edp_ctrl_off_worker);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	return 0;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun err_destory_aux:
1182*4882a593Smuzhiyun 	msm_edp_aux_destroy(dev, ctrl->aux);
1183*4882a593Smuzhiyun 	ctrl->aux = NULL;
1184*4882a593Smuzhiyun 	return ret;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
msm_edp_ctrl_destroy(struct edp_ctrl * ctrl)1187*4882a593Smuzhiyun void msm_edp_ctrl_destroy(struct edp_ctrl *ctrl)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	if (!ctrl)
1190*4882a593Smuzhiyun 		return;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (ctrl->workqueue) {
1193*4882a593Smuzhiyun 		flush_workqueue(ctrl->workqueue);
1194*4882a593Smuzhiyun 		destroy_workqueue(ctrl->workqueue);
1195*4882a593Smuzhiyun 		ctrl->workqueue = NULL;
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	if (ctrl->aux) {
1199*4882a593Smuzhiyun 		msm_edp_aux_destroy(&ctrl->pdev->dev, ctrl->aux);
1200*4882a593Smuzhiyun 		ctrl->aux = NULL;
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	kfree(ctrl->edid);
1204*4882a593Smuzhiyun 	ctrl->edid = NULL;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	mutex_destroy(&ctrl->dev_mutex);
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun 
msm_edp_ctrl_panel_connected(struct edp_ctrl * ctrl)1209*4882a593Smuzhiyun bool msm_edp_ctrl_panel_connected(struct edp_ctrl *ctrl)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun 	mutex_lock(&ctrl->dev_mutex);
1212*4882a593Smuzhiyun 	DBG("connect status = %d", ctrl->edp_connected);
1213*4882a593Smuzhiyun 	if (ctrl->edp_connected) {
1214*4882a593Smuzhiyun 		mutex_unlock(&ctrl->dev_mutex);
1215*4882a593Smuzhiyun 		return true;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (!ctrl->power_on) {
1219*4882a593Smuzhiyun 		edp_ctrl_phy_aux_enable(ctrl, 1);
1220*4882a593Smuzhiyun 		edp_ctrl_irq_enable(ctrl, 1);
1221*4882a593Smuzhiyun 	}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	if (drm_dp_dpcd_read(ctrl->drm_aux, DP_DPCD_REV, ctrl->dpcd,
1224*4882a593Smuzhiyun 				DP_RECEIVER_CAP_SIZE) < DP_RECEIVER_CAP_SIZE) {
1225*4882a593Smuzhiyun 		pr_err("%s: AUX channel is NOT ready\n", __func__);
1226*4882a593Smuzhiyun 		memset(ctrl->dpcd, 0, DP_RECEIVER_CAP_SIZE);
1227*4882a593Smuzhiyun 	} else {
1228*4882a593Smuzhiyun 		ctrl->edp_connected = true;
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	if (!ctrl->power_on) {
1232*4882a593Smuzhiyun 		edp_ctrl_irq_enable(ctrl, 0);
1233*4882a593Smuzhiyun 		edp_ctrl_phy_aux_enable(ctrl, 0);
1234*4882a593Smuzhiyun 	}
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	DBG("exit: connect status=%d", ctrl->edp_connected);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	mutex_unlock(&ctrl->dev_mutex);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	return ctrl->edp_connected;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
msm_edp_ctrl_get_panel_info(struct edp_ctrl * ctrl,struct drm_connector * connector,struct edid ** edid)1243*4882a593Smuzhiyun int msm_edp_ctrl_get_panel_info(struct edp_ctrl *ctrl,
1244*4882a593Smuzhiyun 		struct drm_connector *connector, struct edid **edid)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	int ret = 0;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	mutex_lock(&ctrl->dev_mutex);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	if (ctrl->edid) {
1251*4882a593Smuzhiyun 		if (edid) {
1252*4882a593Smuzhiyun 			DBG("Just return edid buffer");
1253*4882a593Smuzhiyun 			*edid = ctrl->edid;
1254*4882a593Smuzhiyun 		}
1255*4882a593Smuzhiyun 		goto unlock_ret;
1256*4882a593Smuzhiyun 	}
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	if (!ctrl->power_on) {
1259*4882a593Smuzhiyun 		edp_ctrl_phy_aux_enable(ctrl, 1);
1260*4882a593Smuzhiyun 		edp_ctrl_irq_enable(ctrl, 1);
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	/* Initialize link rate as panel max link rate */
1264*4882a593Smuzhiyun 	ctrl->link_rate = ctrl->dpcd[DP_MAX_LINK_RATE];
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	ctrl->edid = drm_get_edid(connector, &ctrl->drm_aux->ddc);
1267*4882a593Smuzhiyun 	if (!ctrl->edid) {
1268*4882a593Smuzhiyun 		pr_err("%s: edid read fail\n", __func__);
1269*4882a593Smuzhiyun 		goto disable_ret;
1270*4882a593Smuzhiyun 	}
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	if (edid)
1273*4882a593Smuzhiyun 		*edid = ctrl->edid;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun disable_ret:
1276*4882a593Smuzhiyun 	if (!ctrl->power_on) {
1277*4882a593Smuzhiyun 		edp_ctrl_irq_enable(ctrl, 0);
1278*4882a593Smuzhiyun 		edp_ctrl_phy_aux_enable(ctrl, 0);
1279*4882a593Smuzhiyun 	}
1280*4882a593Smuzhiyun unlock_ret:
1281*4882a593Smuzhiyun 	mutex_unlock(&ctrl->dev_mutex);
1282*4882a593Smuzhiyun 	return ret;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
msm_edp_ctrl_timing_cfg(struct edp_ctrl * ctrl,const struct drm_display_mode * mode,const struct drm_display_info * info)1285*4882a593Smuzhiyun int msm_edp_ctrl_timing_cfg(struct edp_ctrl *ctrl,
1286*4882a593Smuzhiyun 				const struct drm_display_mode *mode,
1287*4882a593Smuzhiyun 				const struct drm_display_info *info)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun 	u32 hstart_from_sync, vstart_from_sync;
1290*4882a593Smuzhiyun 	u32 data;
1291*4882a593Smuzhiyun 	int ret = 0;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	mutex_lock(&ctrl->dev_mutex);
1294*4882a593Smuzhiyun 	/*
1295*4882a593Smuzhiyun 	 * Need to keep color depth, pixel rate and
1296*4882a593Smuzhiyun 	 * interlaced information in ctrl context
1297*4882a593Smuzhiyun 	 */
1298*4882a593Smuzhiyun 	ctrl->color_depth = info->bpc;
1299*4882a593Smuzhiyun 	ctrl->pixel_rate = mode->clock;
1300*4882a593Smuzhiyun 	ctrl->interlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	/* Fill initial link config based on passed in timing */
1303*4882a593Smuzhiyun 	edp_fill_link_cfg(ctrl);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	if (edp_clk_enable(ctrl, EDP_CLK_MASK_AHB)) {
1306*4882a593Smuzhiyun 		pr_err("%s, fail to prepare enable ahb clk\n", __func__);
1307*4882a593Smuzhiyun 		ret = -EINVAL;
1308*4882a593Smuzhiyun 		goto unlock_ret;
1309*4882a593Smuzhiyun 	}
1310*4882a593Smuzhiyun 	edp_clock_synchrous(ctrl, 1);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* Configure eDP timing to HW */
1313*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_TOTAL_HOR_VER,
1314*4882a593Smuzhiyun 		EDP_TOTAL_HOR_VER_HORIZ(mode->htotal) |
1315*4882a593Smuzhiyun 		EDP_TOTAL_HOR_VER_VERT(mode->vtotal));
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	vstart_from_sync = mode->vtotal - mode->vsync_start;
1318*4882a593Smuzhiyun 	hstart_from_sync = mode->htotal - mode->hsync_start;
1319*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_START_HOR_VER_FROM_SYNC,
1320*4882a593Smuzhiyun 		EDP_START_HOR_VER_FROM_SYNC_HORIZ(hstart_from_sync) |
1321*4882a593Smuzhiyun 		EDP_START_HOR_VER_FROM_SYNC_VERT(vstart_from_sync));
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	data = EDP_HSYNC_VSYNC_WIDTH_POLARITY_VERT(
1324*4882a593Smuzhiyun 			mode->vsync_end - mode->vsync_start);
1325*4882a593Smuzhiyun 	data |= EDP_HSYNC_VSYNC_WIDTH_POLARITY_HORIZ(
1326*4882a593Smuzhiyun 			mode->hsync_end - mode->hsync_start);
1327*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1328*4882a593Smuzhiyun 		data |= EDP_HSYNC_VSYNC_WIDTH_POLARITY_NVSYNC;
1329*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1330*4882a593Smuzhiyun 		data |= EDP_HSYNC_VSYNC_WIDTH_POLARITY_NHSYNC;
1331*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_HSYNC_VSYNC_WIDTH_POLARITY, data);
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	edp_write(ctrl->base + REG_EDP_ACTIVE_HOR_VER,
1334*4882a593Smuzhiyun 		EDP_ACTIVE_HOR_VER_HORIZ(mode->hdisplay) |
1335*4882a593Smuzhiyun 		EDP_ACTIVE_HOR_VER_VERT(mode->vdisplay));
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	edp_clk_disable(ctrl, EDP_CLK_MASK_AHB);
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun unlock_ret:
1340*4882a593Smuzhiyun 	mutex_unlock(&ctrl->dev_mutex);
1341*4882a593Smuzhiyun 	return ret;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun 
msm_edp_ctrl_pixel_clock_valid(struct edp_ctrl * ctrl,u32 pixel_rate,u32 * pm,u32 * pn)1344*4882a593Smuzhiyun bool msm_edp_ctrl_pixel_clock_valid(struct edp_ctrl *ctrl,
1345*4882a593Smuzhiyun 	u32 pixel_rate, u32 *pm, u32 *pn)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun 	const struct edp_pixel_clk_div *divs;
1348*4882a593Smuzhiyun 	u32 err = 1; /* 1% error tolerance */
1349*4882a593Smuzhiyun 	u32 clk_err;
1350*4882a593Smuzhiyun 	int i;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	if (ctrl->link_rate == DP_LINK_BW_1_62) {
1353*4882a593Smuzhiyun 		divs = clk_divs[0];
1354*4882a593Smuzhiyun 	} else if (ctrl->link_rate == DP_LINK_BW_2_7) {
1355*4882a593Smuzhiyun 		divs = clk_divs[1];
1356*4882a593Smuzhiyun 	} else {
1357*4882a593Smuzhiyun 		pr_err("%s: Invalid link rate,%d\n", __func__, ctrl->link_rate);
1358*4882a593Smuzhiyun 		return false;
1359*4882a593Smuzhiyun 	}
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	for (i = 0; i < EDP_PIXEL_CLK_NUM; i++) {
1362*4882a593Smuzhiyun 		clk_err = abs(divs[i].rate - pixel_rate);
1363*4882a593Smuzhiyun 		if ((divs[i].rate * err / 100) >= clk_err) {
1364*4882a593Smuzhiyun 			if (pm)
1365*4882a593Smuzhiyun 				*pm = divs[i].m;
1366*4882a593Smuzhiyun 			if (pn)
1367*4882a593Smuzhiyun 				*pn = divs[i].n;
1368*4882a593Smuzhiyun 			return true;
1369*4882a593Smuzhiyun 		}
1370*4882a593Smuzhiyun 	}
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	DBG("pixel clock %d(kHz) not supported", pixel_rate);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	return false;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun 
1377