xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/dsi/dsi_host.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/of_graph.h>
15*4882a593Smuzhiyun #include <linux/of_irq.h>
16*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
17*4882a593Smuzhiyun #include <linux/pm_opp.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <video/mipi_display.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "dsi.h"
25*4882a593Smuzhiyun #include "dsi.xml.h"
26*4882a593Smuzhiyun #include "sfpb.xml.h"
27*4882a593Smuzhiyun #include "dsi_cfg.h"
28*4882a593Smuzhiyun #include "msm_kms.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define DSI_RESET_TOGGLE_DELAY_MS 20
31*4882a593Smuzhiyun 
dsi_get_version(const void __iomem * base,u32 * major,u32 * minor)32*4882a593Smuzhiyun static int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	u32 ver;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	if (!major || !minor)
37*4882a593Smuzhiyun 		return -EINVAL;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/*
40*4882a593Smuzhiyun 	 * From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0
41*4882a593Smuzhiyun 	 * makes all other registers 4-byte shifted down.
42*4882a593Smuzhiyun 	 *
43*4882a593Smuzhiyun 	 * In order to identify between DSI6G(v3) and beyond, and DSIv2 and
44*4882a593Smuzhiyun 	 * older, we read the DSI_VERSION register without any shift(offset
45*4882a593Smuzhiyun 	 * 0x1f0). In the case of DSIv2, this hast to be a non-zero value. In
46*4882a593Smuzhiyun 	 * the case of DSI6G, this has to be zero (the offset points to a
47*4882a593Smuzhiyun 	 * scratch register which we never touch)
48*4882a593Smuzhiyun 	 */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	ver = msm_readl(base + REG_DSI_VERSION);
51*4882a593Smuzhiyun 	if (ver) {
52*4882a593Smuzhiyun 		/* older dsi host, there is no register shift */
53*4882a593Smuzhiyun 		ver = FIELD(ver, DSI_VERSION_MAJOR);
54*4882a593Smuzhiyun 		if (ver <= MSM_DSI_VER_MAJOR_V2) {
55*4882a593Smuzhiyun 			/* old versions */
56*4882a593Smuzhiyun 			*major = ver;
57*4882a593Smuzhiyun 			*minor = 0;
58*4882a593Smuzhiyun 			return 0;
59*4882a593Smuzhiyun 		} else {
60*4882a593Smuzhiyun 			return -EINVAL;
61*4882a593Smuzhiyun 		}
62*4882a593Smuzhiyun 	} else {
63*4882a593Smuzhiyun 		/*
64*4882a593Smuzhiyun 		 * newer host, offset 0 has 6G_HW_VERSION, the rest of the
65*4882a593Smuzhiyun 		 * registers are shifted down, read DSI_VERSION again with
66*4882a593Smuzhiyun 		 * the shifted offset
67*4882a593Smuzhiyun 		 */
68*4882a593Smuzhiyun 		ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION);
69*4882a593Smuzhiyun 		ver = FIELD(ver, DSI_VERSION_MAJOR);
70*4882a593Smuzhiyun 		if (ver == MSM_DSI_VER_MAJOR_6G) {
71*4882a593Smuzhiyun 			/* 6G version */
72*4882a593Smuzhiyun 			*major = ver;
73*4882a593Smuzhiyun 			*minor = msm_readl(base + REG_DSI_6G_HW_VERSION);
74*4882a593Smuzhiyun 			return 0;
75*4882a593Smuzhiyun 		} else {
76*4882a593Smuzhiyun 			return -EINVAL;
77*4882a593Smuzhiyun 		}
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define DSI_ERR_STATE_ACK			0x0000
82*4882a593Smuzhiyun #define DSI_ERR_STATE_TIMEOUT			0x0001
83*4882a593Smuzhiyun #define DSI_ERR_STATE_DLN0_PHY			0x0002
84*4882a593Smuzhiyun #define DSI_ERR_STATE_FIFO			0x0004
85*4882a593Smuzhiyun #define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW	0x0008
86*4882a593Smuzhiyun #define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION	0x0010
87*4882a593Smuzhiyun #define DSI_ERR_STATE_PLL_UNLOCKED		0x0020
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define DSI_CLK_CTRL_ENABLE_CLKS	\
90*4882a593Smuzhiyun 		(DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \
91*4882a593Smuzhiyun 		DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \
92*4882a593Smuzhiyun 		DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \
93*4882a593Smuzhiyun 		DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct msm_dsi_host {
96*4882a593Smuzhiyun 	struct mipi_dsi_host base;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	struct platform_device *pdev;
99*4882a593Smuzhiyun 	struct drm_device *dev;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	int id;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	void __iomem *ctrl_base;
104*4882a593Smuzhiyun 	struct regulator_bulk_data supplies[DSI_DEV_REGULATOR_MAX];
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	struct clk *bus_clks[DSI_BUS_CLK_MAX];
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	struct clk *byte_clk;
109*4882a593Smuzhiyun 	struct clk *esc_clk;
110*4882a593Smuzhiyun 	struct clk *pixel_clk;
111*4882a593Smuzhiyun 	struct clk *byte_clk_src;
112*4882a593Smuzhiyun 	struct clk *pixel_clk_src;
113*4882a593Smuzhiyun 	struct clk *byte_intf_clk;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	struct opp_table *opp_table;
116*4882a593Smuzhiyun 	bool has_opp_table;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	u32 byte_clk_rate;
119*4882a593Smuzhiyun 	u32 pixel_clk_rate;
120*4882a593Smuzhiyun 	u32 esc_clk_rate;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* DSI v2 specific clocks */
123*4882a593Smuzhiyun 	struct clk *src_clk;
124*4882a593Smuzhiyun 	struct clk *esc_clk_src;
125*4882a593Smuzhiyun 	struct clk *dsi_clk_src;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	u32 src_clk_rate;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	struct gpio_desc *disp_en_gpio;
130*4882a593Smuzhiyun 	struct gpio_desc *te_gpio;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	struct completion dma_comp;
135*4882a593Smuzhiyun 	struct completion video_comp;
136*4882a593Smuzhiyun 	struct mutex dev_mutex;
137*4882a593Smuzhiyun 	struct mutex cmd_mutex;
138*4882a593Smuzhiyun 	spinlock_t intr_lock; /* Protect interrupt ctrl register */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	u32 err_work_state;
141*4882a593Smuzhiyun 	struct work_struct err_work;
142*4882a593Smuzhiyun 	struct work_struct hpd_work;
143*4882a593Smuzhiyun 	struct workqueue_struct *workqueue;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* DSI 6G TX buffer*/
146*4882a593Smuzhiyun 	struct drm_gem_object *tx_gem_obj;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* DSI v2 TX buffer */
149*4882a593Smuzhiyun 	void *tx_buf;
150*4882a593Smuzhiyun 	dma_addr_t tx_buf_paddr;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	int tx_size;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	u8 *rx_buf;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	struct regmap *sfpb;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	struct drm_display_mode *mode;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* connected device info */
161*4882a593Smuzhiyun 	struct device_node *device_node;
162*4882a593Smuzhiyun 	unsigned int channel;
163*4882a593Smuzhiyun 	unsigned int lanes;
164*4882a593Smuzhiyun 	enum mipi_dsi_pixel_format format;
165*4882a593Smuzhiyun 	unsigned long mode_flags;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* lane data parsed via DT */
168*4882a593Smuzhiyun 	int dlane_swap;
169*4882a593Smuzhiyun 	int num_data_lanes;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	u32 dma_cmd_ctrl_restore;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	bool registered;
174*4882a593Smuzhiyun 	bool power_on;
175*4882a593Smuzhiyun 	bool enabled;
176*4882a593Smuzhiyun 	int irq;
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)179*4882a593Smuzhiyun static u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	switch (fmt) {
182*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB565:		return 16;
183*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666_PACKED:	return 18;
184*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666:
185*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB888:
186*4882a593Smuzhiyun 	default:				return 24;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
dsi_read(struct msm_dsi_host * msm_host,u32 reg)190*4882a593Smuzhiyun static inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	return msm_readl(msm_host->ctrl_base + reg);
193*4882a593Smuzhiyun }
dsi_write(struct msm_dsi_host * msm_host,u32 reg,u32 data)194*4882a593Smuzhiyun static inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	msm_writel(data, msm_host->ctrl_base + reg);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host);
200*4882a593Smuzhiyun static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host);
201*4882a593Smuzhiyun 
dsi_get_config(struct msm_dsi_host * msm_host)202*4882a593Smuzhiyun static const struct msm_dsi_cfg_handler *dsi_get_config(
203*4882a593Smuzhiyun 						struct msm_dsi_host *msm_host)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = NULL;
206*4882a593Smuzhiyun 	struct device *dev = &msm_host->pdev->dev;
207*4882a593Smuzhiyun 	struct regulator *gdsc_reg;
208*4882a593Smuzhiyun 	struct clk *ahb_clk;
209*4882a593Smuzhiyun 	int ret;
210*4882a593Smuzhiyun 	u32 major = 0, minor = 0;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	gdsc_reg = regulator_get(dev, "gdsc");
213*4882a593Smuzhiyun 	if (IS_ERR(gdsc_reg)) {
214*4882a593Smuzhiyun 		pr_err("%s: cannot get gdsc\n", __func__);
215*4882a593Smuzhiyun 		goto exit;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ahb_clk = msm_clk_get(msm_host->pdev, "iface");
219*4882a593Smuzhiyun 	if (IS_ERR(ahb_clk)) {
220*4882a593Smuzhiyun 		pr_err("%s: cannot get interface clock\n", __func__);
221*4882a593Smuzhiyun 		goto put_gdsc;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	ret = regulator_enable(gdsc_reg);
227*4882a593Smuzhiyun 	if (ret) {
228*4882a593Smuzhiyun 		pr_err("%s: unable to enable gdsc\n", __func__);
229*4882a593Smuzhiyun 		goto put_gdsc;
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	ret = clk_prepare_enable(ahb_clk);
233*4882a593Smuzhiyun 	if (ret) {
234*4882a593Smuzhiyun 		pr_err("%s: unable to enable ahb_clk\n", __func__);
235*4882a593Smuzhiyun 		goto disable_gdsc;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	ret = dsi_get_version(msm_host->ctrl_base, &major, &minor);
239*4882a593Smuzhiyun 	if (ret) {
240*4882a593Smuzhiyun 		pr_err("%s: Invalid version\n", __func__);
241*4882a593Smuzhiyun 		goto disable_clks;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	cfg_hnd = msm_dsi_cfg_get(major, minor);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	DBG("%s: Version %x:%x\n", __func__, major, minor);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun disable_clks:
249*4882a593Smuzhiyun 	clk_disable_unprepare(ahb_clk);
250*4882a593Smuzhiyun disable_gdsc:
251*4882a593Smuzhiyun 	regulator_disable(gdsc_reg);
252*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
253*4882a593Smuzhiyun put_gdsc:
254*4882a593Smuzhiyun 	regulator_put(gdsc_reg);
255*4882a593Smuzhiyun exit:
256*4882a593Smuzhiyun 	return cfg_hnd;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
to_msm_dsi_host(struct mipi_dsi_host * host)259*4882a593Smuzhiyun static inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	return container_of(host, struct msm_dsi_host, base);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
dsi_host_regulator_disable(struct msm_dsi_host * msm_host)264*4882a593Smuzhiyun static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	struct regulator_bulk_data *s = msm_host->supplies;
267*4882a593Smuzhiyun 	const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
268*4882a593Smuzhiyun 	int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
269*4882a593Smuzhiyun 	int i;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	DBG("");
272*4882a593Smuzhiyun 	for (i = num - 1; i >= 0; i--)
273*4882a593Smuzhiyun 		if (regs[i].disable_load >= 0)
274*4882a593Smuzhiyun 			regulator_set_load(s[i].consumer,
275*4882a593Smuzhiyun 					   regs[i].disable_load);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	regulator_bulk_disable(num, s);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
dsi_host_regulator_enable(struct msm_dsi_host * msm_host)280*4882a593Smuzhiyun static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct regulator_bulk_data *s = msm_host->supplies;
283*4882a593Smuzhiyun 	const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
284*4882a593Smuzhiyun 	int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
285*4882a593Smuzhiyun 	int ret, i;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	DBG("");
288*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
289*4882a593Smuzhiyun 		if (regs[i].enable_load >= 0) {
290*4882a593Smuzhiyun 			ret = regulator_set_load(s[i].consumer,
291*4882a593Smuzhiyun 						 regs[i].enable_load);
292*4882a593Smuzhiyun 			if (ret < 0) {
293*4882a593Smuzhiyun 				pr_err("regulator %d set op mode failed, %d\n",
294*4882a593Smuzhiyun 					i, ret);
295*4882a593Smuzhiyun 				goto fail;
296*4882a593Smuzhiyun 			}
297*4882a593Smuzhiyun 		}
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	ret = regulator_bulk_enable(num, s);
301*4882a593Smuzhiyun 	if (ret < 0) {
302*4882a593Smuzhiyun 		pr_err("regulator enable failed, %d\n", ret);
303*4882a593Smuzhiyun 		goto fail;
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return 0;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun fail:
309*4882a593Smuzhiyun 	for (i--; i >= 0; i--)
310*4882a593Smuzhiyun 		regulator_set_load(s[i].consumer, regs[i].disable_load);
311*4882a593Smuzhiyun 	return ret;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
dsi_regulator_init(struct msm_dsi_host * msm_host)314*4882a593Smuzhiyun static int dsi_regulator_init(struct msm_dsi_host *msm_host)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	struct regulator_bulk_data *s = msm_host->supplies;
317*4882a593Smuzhiyun 	const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
318*4882a593Smuzhiyun 	int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
319*4882a593Smuzhiyun 	int i, ret;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	for (i = 0; i < num; i++)
322*4882a593Smuzhiyun 		s[i].supply = regs[i].name;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ret = devm_regulator_bulk_get(&msm_host->pdev->dev, num, s);
325*4882a593Smuzhiyun 	if (ret < 0) {
326*4882a593Smuzhiyun 		pr_err("%s: failed to init regulator, ret=%d\n",
327*4882a593Smuzhiyun 						__func__, ret);
328*4882a593Smuzhiyun 		return ret;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
dsi_clk_init_v2(struct msm_dsi_host * msm_host)334*4882a593Smuzhiyun int dsi_clk_init_v2(struct msm_dsi_host *msm_host)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct platform_device *pdev = msm_host->pdev;
337*4882a593Smuzhiyun 	int ret = 0;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	msm_host->src_clk = msm_clk_get(pdev, "src");
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (IS_ERR(msm_host->src_clk)) {
342*4882a593Smuzhiyun 		ret = PTR_ERR(msm_host->src_clk);
343*4882a593Smuzhiyun 		pr_err("%s: can't find src clock. ret=%d\n",
344*4882a593Smuzhiyun 			__func__, ret);
345*4882a593Smuzhiyun 		msm_host->src_clk = NULL;
346*4882a593Smuzhiyun 		return ret;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	msm_host->esc_clk_src = clk_get_parent(msm_host->esc_clk);
350*4882a593Smuzhiyun 	if (!msm_host->esc_clk_src) {
351*4882a593Smuzhiyun 		ret = -ENODEV;
352*4882a593Smuzhiyun 		pr_err("%s: can't get esc clock parent. ret=%d\n",
353*4882a593Smuzhiyun 			__func__, ret);
354*4882a593Smuzhiyun 		return ret;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	msm_host->dsi_clk_src = clk_get_parent(msm_host->src_clk);
358*4882a593Smuzhiyun 	if (!msm_host->dsi_clk_src) {
359*4882a593Smuzhiyun 		ret = -ENODEV;
360*4882a593Smuzhiyun 		pr_err("%s: can't get src clock parent. ret=%d\n",
361*4882a593Smuzhiyun 			__func__, ret);
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	return ret;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
dsi_clk_init_6g_v2(struct msm_dsi_host * msm_host)367*4882a593Smuzhiyun int dsi_clk_init_6g_v2(struct msm_dsi_host *msm_host)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	struct platform_device *pdev = msm_host->pdev;
370*4882a593Smuzhiyun 	int ret = 0;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	msm_host->byte_intf_clk = msm_clk_get(pdev, "byte_intf");
373*4882a593Smuzhiyun 	if (IS_ERR(msm_host->byte_intf_clk)) {
374*4882a593Smuzhiyun 		ret = PTR_ERR(msm_host->byte_intf_clk);
375*4882a593Smuzhiyun 		pr_err("%s: can't find byte_intf clock. ret=%d\n",
376*4882a593Smuzhiyun 			__func__, ret);
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return ret;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
dsi_clk_init(struct msm_dsi_host * msm_host)382*4882a593Smuzhiyun static int dsi_clk_init(struct msm_dsi_host *msm_host)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	struct platform_device *pdev = msm_host->pdev;
385*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
386*4882a593Smuzhiyun 	const struct msm_dsi_config *cfg = cfg_hnd->cfg;
387*4882a593Smuzhiyun 	int i, ret = 0;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* get bus clocks */
390*4882a593Smuzhiyun 	for (i = 0; i < cfg->num_bus_clks; i++) {
391*4882a593Smuzhiyun 		msm_host->bus_clks[i] = msm_clk_get(pdev,
392*4882a593Smuzhiyun 						cfg->bus_clk_names[i]);
393*4882a593Smuzhiyun 		if (IS_ERR(msm_host->bus_clks[i])) {
394*4882a593Smuzhiyun 			ret = PTR_ERR(msm_host->bus_clks[i]);
395*4882a593Smuzhiyun 			pr_err("%s: Unable to get %s clock, ret = %d\n",
396*4882a593Smuzhiyun 				__func__, cfg->bus_clk_names[i], ret);
397*4882a593Smuzhiyun 			goto exit;
398*4882a593Smuzhiyun 		}
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* get link and source clocks */
402*4882a593Smuzhiyun 	msm_host->byte_clk = msm_clk_get(pdev, "byte");
403*4882a593Smuzhiyun 	if (IS_ERR(msm_host->byte_clk)) {
404*4882a593Smuzhiyun 		ret = PTR_ERR(msm_host->byte_clk);
405*4882a593Smuzhiyun 		pr_err("%s: can't find dsi_byte clock. ret=%d\n",
406*4882a593Smuzhiyun 			__func__, ret);
407*4882a593Smuzhiyun 		msm_host->byte_clk = NULL;
408*4882a593Smuzhiyun 		goto exit;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	msm_host->pixel_clk = msm_clk_get(pdev, "pixel");
412*4882a593Smuzhiyun 	if (IS_ERR(msm_host->pixel_clk)) {
413*4882a593Smuzhiyun 		ret = PTR_ERR(msm_host->pixel_clk);
414*4882a593Smuzhiyun 		pr_err("%s: can't find dsi_pixel clock. ret=%d\n",
415*4882a593Smuzhiyun 			__func__, ret);
416*4882a593Smuzhiyun 		msm_host->pixel_clk = NULL;
417*4882a593Smuzhiyun 		goto exit;
418*4882a593Smuzhiyun 	}
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	msm_host->esc_clk = msm_clk_get(pdev, "core");
421*4882a593Smuzhiyun 	if (IS_ERR(msm_host->esc_clk)) {
422*4882a593Smuzhiyun 		ret = PTR_ERR(msm_host->esc_clk);
423*4882a593Smuzhiyun 		pr_err("%s: can't find dsi_esc clock. ret=%d\n",
424*4882a593Smuzhiyun 			__func__, ret);
425*4882a593Smuzhiyun 		msm_host->esc_clk = NULL;
426*4882a593Smuzhiyun 		goto exit;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	msm_host->byte_clk_src = clk_get_parent(msm_host->byte_clk);
430*4882a593Smuzhiyun 	if (IS_ERR(msm_host->byte_clk_src)) {
431*4882a593Smuzhiyun 		ret = PTR_ERR(msm_host->byte_clk_src);
432*4882a593Smuzhiyun 		pr_err("%s: can't find byte_clk clock. ret=%d\n", __func__, ret);
433*4882a593Smuzhiyun 		goto exit;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	msm_host->pixel_clk_src = clk_get_parent(msm_host->pixel_clk);
437*4882a593Smuzhiyun 	if (IS_ERR(msm_host->pixel_clk_src)) {
438*4882a593Smuzhiyun 		ret = PTR_ERR(msm_host->pixel_clk_src);
439*4882a593Smuzhiyun 		pr_err("%s: can't find pixel_clk clock. ret=%d\n", __func__, ret);
440*4882a593Smuzhiyun 		goto exit;
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (cfg_hnd->ops->clk_init_ver)
444*4882a593Smuzhiyun 		ret = cfg_hnd->ops->clk_init_ver(msm_host);
445*4882a593Smuzhiyun exit:
446*4882a593Smuzhiyun 	return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
dsi_bus_clk_enable(struct msm_dsi_host * msm_host)449*4882a593Smuzhiyun static int dsi_bus_clk_enable(struct msm_dsi_host *msm_host)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
452*4882a593Smuzhiyun 	int i, ret;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	DBG("id=%d", msm_host->id);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	for (i = 0; i < cfg->num_bus_clks; i++) {
457*4882a593Smuzhiyun 		ret = clk_prepare_enable(msm_host->bus_clks[i]);
458*4882a593Smuzhiyun 		if (ret) {
459*4882a593Smuzhiyun 			pr_err("%s: failed to enable bus clock %d ret %d\n",
460*4882a593Smuzhiyun 				__func__, i, ret);
461*4882a593Smuzhiyun 			goto err;
462*4882a593Smuzhiyun 		}
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return 0;
466*4882a593Smuzhiyun err:
467*4882a593Smuzhiyun 	while (--i >= 0)
468*4882a593Smuzhiyun 		clk_disable_unprepare(msm_host->bus_clks[i]);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	return ret;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
dsi_bus_clk_disable(struct msm_dsi_host * msm_host)473*4882a593Smuzhiyun static void dsi_bus_clk_disable(struct msm_dsi_host *msm_host)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
476*4882a593Smuzhiyun 	int i;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	DBG("");
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	for (i = cfg->num_bus_clks - 1; i >= 0; i--)
481*4882a593Smuzhiyun 		clk_disable_unprepare(msm_host->bus_clks[i]);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
msm_dsi_runtime_suspend(struct device * dev)484*4882a593Smuzhiyun int msm_dsi_runtime_suspend(struct device *dev)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
487*4882a593Smuzhiyun 	struct msm_dsi *msm_dsi = platform_get_drvdata(pdev);
488*4882a593Smuzhiyun 	struct mipi_dsi_host *host = msm_dsi->host;
489*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (!msm_host->cfg_hnd)
492*4882a593Smuzhiyun 		return 0;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	dsi_bus_clk_disable(msm_host);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
msm_dsi_runtime_resume(struct device * dev)499*4882a593Smuzhiyun int msm_dsi_runtime_resume(struct device *dev)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
502*4882a593Smuzhiyun 	struct msm_dsi *msm_dsi = platform_get_drvdata(pdev);
503*4882a593Smuzhiyun 	struct mipi_dsi_host *host = msm_dsi->host;
504*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	if (!msm_host->cfg_hnd)
507*4882a593Smuzhiyun 		return 0;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return dsi_bus_clk_enable(msm_host);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
dsi_link_clk_set_rate_6g(struct msm_dsi_host * msm_host)512*4882a593Smuzhiyun int dsi_link_clk_set_rate_6g(struct msm_dsi_host *msm_host)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	int ret;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	DBG("Set clk rates: pclk=%d, byteclk=%d",
517*4882a593Smuzhiyun 		msm_host->mode->clock, msm_host->byte_clk_rate);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	ret = dev_pm_opp_set_rate(&msm_host->pdev->dev,
520*4882a593Smuzhiyun 				  msm_host->byte_clk_rate);
521*4882a593Smuzhiyun 	if (ret) {
522*4882a593Smuzhiyun 		pr_err("%s: dev_pm_opp_set_rate failed %d\n", __func__, ret);
523*4882a593Smuzhiyun 		return ret;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	ret = clk_set_rate(msm_host->pixel_clk, msm_host->pixel_clk_rate);
527*4882a593Smuzhiyun 	if (ret) {
528*4882a593Smuzhiyun 		pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
529*4882a593Smuzhiyun 		return ret;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	if (msm_host->byte_intf_clk) {
533*4882a593Smuzhiyun 		ret = clk_set_rate(msm_host->byte_intf_clk,
534*4882a593Smuzhiyun 				   msm_host->byte_clk_rate / 2);
535*4882a593Smuzhiyun 		if (ret) {
536*4882a593Smuzhiyun 			pr_err("%s: Failed to set rate byte intf clk, %d\n",
537*4882a593Smuzhiyun 			       __func__, ret);
538*4882a593Smuzhiyun 			return ret;
539*4882a593Smuzhiyun 		}
540*4882a593Smuzhiyun 	}
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	return 0;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 
dsi_link_clk_enable_6g(struct msm_dsi_host * msm_host)546*4882a593Smuzhiyun int dsi_link_clk_enable_6g(struct msm_dsi_host *msm_host)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	int ret;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	ret = clk_prepare_enable(msm_host->esc_clk);
551*4882a593Smuzhiyun 	if (ret) {
552*4882a593Smuzhiyun 		pr_err("%s: Failed to enable dsi esc clk\n", __func__);
553*4882a593Smuzhiyun 		goto error;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	ret = clk_prepare_enable(msm_host->byte_clk);
557*4882a593Smuzhiyun 	if (ret) {
558*4882a593Smuzhiyun 		pr_err("%s: Failed to enable dsi byte clk\n", __func__);
559*4882a593Smuzhiyun 		goto byte_clk_err;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	ret = clk_prepare_enable(msm_host->pixel_clk);
563*4882a593Smuzhiyun 	if (ret) {
564*4882a593Smuzhiyun 		pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
565*4882a593Smuzhiyun 		goto pixel_clk_err;
566*4882a593Smuzhiyun 	}
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (msm_host->byte_intf_clk) {
569*4882a593Smuzhiyun 		ret = clk_prepare_enable(msm_host->byte_intf_clk);
570*4882a593Smuzhiyun 		if (ret) {
571*4882a593Smuzhiyun 			pr_err("%s: Failed to enable byte intf clk\n",
572*4882a593Smuzhiyun 			       __func__);
573*4882a593Smuzhiyun 			goto byte_intf_clk_err;
574*4882a593Smuzhiyun 		}
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return 0;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun byte_intf_clk_err:
580*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->pixel_clk);
581*4882a593Smuzhiyun pixel_clk_err:
582*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->byte_clk);
583*4882a593Smuzhiyun byte_clk_err:
584*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->esc_clk);
585*4882a593Smuzhiyun error:
586*4882a593Smuzhiyun 	return ret;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
dsi_link_clk_set_rate_v2(struct msm_dsi_host * msm_host)589*4882a593Smuzhiyun int dsi_link_clk_set_rate_v2(struct msm_dsi_host *msm_host)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	int ret;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	DBG("Set clk rates: pclk=%d, byteclk=%d, esc_clk=%d, dsi_src_clk=%d",
594*4882a593Smuzhiyun 		msm_host->mode->clock, msm_host->byte_clk_rate,
595*4882a593Smuzhiyun 		msm_host->esc_clk_rate, msm_host->src_clk_rate);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
598*4882a593Smuzhiyun 	if (ret) {
599*4882a593Smuzhiyun 		pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
600*4882a593Smuzhiyun 		return ret;
601*4882a593Smuzhiyun 	}
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	ret = clk_set_rate(msm_host->esc_clk, msm_host->esc_clk_rate);
604*4882a593Smuzhiyun 	if (ret) {
605*4882a593Smuzhiyun 		pr_err("%s: Failed to set rate esc clk, %d\n", __func__, ret);
606*4882a593Smuzhiyun 		return ret;
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	ret = clk_set_rate(msm_host->src_clk, msm_host->src_clk_rate);
610*4882a593Smuzhiyun 	if (ret) {
611*4882a593Smuzhiyun 		pr_err("%s: Failed to set rate src clk, %d\n", __func__, ret);
612*4882a593Smuzhiyun 		return ret;
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	ret = clk_set_rate(msm_host->pixel_clk, msm_host->pixel_clk_rate);
616*4882a593Smuzhiyun 	if (ret) {
617*4882a593Smuzhiyun 		pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
618*4882a593Smuzhiyun 		return ret;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
dsi_link_clk_enable_v2(struct msm_dsi_host * msm_host)624*4882a593Smuzhiyun int dsi_link_clk_enable_v2(struct msm_dsi_host *msm_host)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	int ret;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	ret = clk_prepare_enable(msm_host->byte_clk);
629*4882a593Smuzhiyun 	if (ret) {
630*4882a593Smuzhiyun 		pr_err("%s: Failed to enable dsi byte clk\n", __func__);
631*4882a593Smuzhiyun 		goto error;
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	ret = clk_prepare_enable(msm_host->esc_clk);
635*4882a593Smuzhiyun 	if (ret) {
636*4882a593Smuzhiyun 		pr_err("%s: Failed to enable dsi esc clk\n", __func__);
637*4882a593Smuzhiyun 		goto esc_clk_err;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	ret = clk_prepare_enable(msm_host->src_clk);
641*4882a593Smuzhiyun 	if (ret) {
642*4882a593Smuzhiyun 		pr_err("%s: Failed to enable dsi src clk\n", __func__);
643*4882a593Smuzhiyun 		goto src_clk_err;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	ret = clk_prepare_enable(msm_host->pixel_clk);
647*4882a593Smuzhiyun 	if (ret) {
648*4882a593Smuzhiyun 		pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
649*4882a593Smuzhiyun 		goto pixel_clk_err;
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	return 0;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun pixel_clk_err:
655*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->src_clk);
656*4882a593Smuzhiyun src_clk_err:
657*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->esc_clk);
658*4882a593Smuzhiyun esc_clk_err:
659*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->byte_clk);
660*4882a593Smuzhiyun error:
661*4882a593Smuzhiyun 	return ret;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
dsi_link_clk_disable_6g(struct msm_dsi_host * msm_host)664*4882a593Smuzhiyun void dsi_link_clk_disable_6g(struct msm_dsi_host *msm_host)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	/* Drop the performance state vote */
667*4882a593Smuzhiyun 	dev_pm_opp_set_rate(&msm_host->pdev->dev, 0);
668*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->esc_clk);
669*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->pixel_clk);
670*4882a593Smuzhiyun 	if (msm_host->byte_intf_clk)
671*4882a593Smuzhiyun 		clk_disable_unprepare(msm_host->byte_intf_clk);
672*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->byte_clk);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
dsi_link_clk_disable_v2(struct msm_dsi_host * msm_host)675*4882a593Smuzhiyun void dsi_link_clk_disable_v2(struct msm_dsi_host *msm_host)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->pixel_clk);
678*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->src_clk);
679*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->esc_clk);
680*4882a593Smuzhiyun 	clk_disable_unprepare(msm_host->byte_clk);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
dsi_get_pclk_rate(struct msm_dsi_host * msm_host,bool is_dual_dsi)683*4882a593Smuzhiyun static u32 dsi_get_pclk_rate(struct msm_dsi_host *msm_host, bool is_dual_dsi)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	struct drm_display_mode *mode = msm_host->mode;
686*4882a593Smuzhiyun 	u32 pclk_rate;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	pclk_rate = mode->clock * 1000;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/*
691*4882a593Smuzhiyun 	 * For dual DSI mode, the current DRM mode has the complete width of the
692*4882a593Smuzhiyun 	 * panel. Since, the complete panel is driven by two DSI controllers,
693*4882a593Smuzhiyun 	 * the clock rates have to be split between the two dsi controllers.
694*4882a593Smuzhiyun 	 * Adjust the byte and pixel clock rates for each dsi host accordingly.
695*4882a593Smuzhiyun 	 */
696*4882a593Smuzhiyun 	if (is_dual_dsi)
697*4882a593Smuzhiyun 		pclk_rate /= 2;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	return pclk_rate;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
dsi_calc_pclk(struct msm_dsi_host * msm_host,bool is_dual_dsi)702*4882a593Smuzhiyun static void dsi_calc_pclk(struct msm_dsi_host *msm_host, bool is_dual_dsi)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	u8 lanes = msm_host->lanes;
705*4882a593Smuzhiyun 	u32 bpp = dsi_get_bpp(msm_host->format);
706*4882a593Smuzhiyun 	u32 pclk_rate = dsi_get_pclk_rate(msm_host, is_dual_dsi);
707*4882a593Smuzhiyun 	u64 pclk_bpp = (u64)pclk_rate * bpp;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	if (lanes == 0) {
710*4882a593Smuzhiyun 		pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__);
711*4882a593Smuzhiyun 		lanes = 1;
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	do_div(pclk_bpp, (8 * lanes));
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	msm_host->pixel_clk_rate = pclk_rate;
717*4882a593Smuzhiyun 	msm_host->byte_clk_rate = pclk_bpp;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	DBG("pclk=%d, bclk=%d", msm_host->pixel_clk_rate,
720*4882a593Smuzhiyun 				msm_host->byte_clk_rate);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
dsi_calc_clk_rate_6g(struct msm_dsi_host * msm_host,bool is_dual_dsi)724*4882a593Smuzhiyun int dsi_calc_clk_rate_6g(struct msm_dsi_host *msm_host, bool is_dual_dsi)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	if (!msm_host->mode) {
727*4882a593Smuzhiyun 		pr_err("%s: mode not set\n", __func__);
728*4882a593Smuzhiyun 		return -EINVAL;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	dsi_calc_pclk(msm_host, is_dual_dsi);
732*4882a593Smuzhiyun 	msm_host->esc_clk_rate = clk_get_rate(msm_host->esc_clk);
733*4882a593Smuzhiyun 	return 0;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
dsi_calc_clk_rate_v2(struct msm_dsi_host * msm_host,bool is_dual_dsi)736*4882a593Smuzhiyun int dsi_calc_clk_rate_v2(struct msm_dsi_host *msm_host, bool is_dual_dsi)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	u32 bpp = dsi_get_bpp(msm_host->format);
739*4882a593Smuzhiyun 	u64 pclk_bpp;
740*4882a593Smuzhiyun 	unsigned int esc_mhz, esc_div;
741*4882a593Smuzhiyun 	unsigned long byte_mhz;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	dsi_calc_pclk(msm_host, is_dual_dsi);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	pclk_bpp = (u64)dsi_get_pclk_rate(msm_host, is_dual_dsi) * bpp;
746*4882a593Smuzhiyun 	do_div(pclk_bpp, 8);
747*4882a593Smuzhiyun 	msm_host->src_clk_rate = pclk_bpp;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	/*
750*4882a593Smuzhiyun 	 * esc clock is byte clock followed by a 4 bit divider,
751*4882a593Smuzhiyun 	 * we need to find an escape clock frequency within the
752*4882a593Smuzhiyun 	 * mipi DSI spec range within the maximum divider limit
753*4882a593Smuzhiyun 	 * We iterate here between an escape clock frequencey
754*4882a593Smuzhiyun 	 * between 20 Mhz to 5 Mhz and pick up the first one
755*4882a593Smuzhiyun 	 * that can be supported by our divider
756*4882a593Smuzhiyun 	 */
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	byte_mhz = msm_host->byte_clk_rate / 1000000;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	for (esc_mhz = 20; esc_mhz >= 5; esc_mhz--) {
761*4882a593Smuzhiyun 		esc_div = DIV_ROUND_UP(byte_mhz, esc_mhz);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 		/*
764*4882a593Smuzhiyun 		 * TODO: Ideally, we shouldn't know what sort of divider
765*4882a593Smuzhiyun 		 * is available in mmss_cc, we're just assuming that
766*4882a593Smuzhiyun 		 * it'll always be a 4 bit divider. Need to come up with
767*4882a593Smuzhiyun 		 * a better way here.
768*4882a593Smuzhiyun 		 */
769*4882a593Smuzhiyun 		if (esc_div >= 1 && esc_div <= 16)
770*4882a593Smuzhiyun 			break;
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	if (esc_mhz < 5)
774*4882a593Smuzhiyun 		return -EINVAL;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	msm_host->esc_clk_rate = msm_host->byte_clk_rate / esc_div;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	DBG("esc=%d, src=%d", msm_host->esc_clk_rate,
779*4882a593Smuzhiyun 		msm_host->src_clk_rate);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
dsi_intr_ctrl(struct msm_dsi_host * msm_host,u32 mask,int enable)784*4882a593Smuzhiyun static void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	u32 intr;
787*4882a593Smuzhiyun 	unsigned long flags;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	spin_lock_irqsave(&msm_host->intr_lock, flags);
790*4882a593Smuzhiyun 	intr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	if (enable)
793*4882a593Smuzhiyun 		intr |= mask;
794*4882a593Smuzhiyun 	else
795*4882a593Smuzhiyun 		intr &= ~mask;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	DBG("intr=%x enable=%d", intr, enable);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_INTR_CTRL, intr);
800*4882a593Smuzhiyun 	spin_unlock_irqrestore(&msm_host->intr_lock, flags);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
dsi_get_traffic_mode(const u32 mode_flags)803*4882a593Smuzhiyun static inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
806*4882a593Smuzhiyun 		return BURST_MODE;
807*4882a593Smuzhiyun 	else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
808*4882a593Smuzhiyun 		return NON_BURST_SYNCH_PULSE;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	return NON_BURST_SYNCH_EVENT;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
dsi_get_vid_fmt(const enum mipi_dsi_pixel_format mipi_fmt)813*4882a593Smuzhiyun static inline enum dsi_vid_dst_format dsi_get_vid_fmt(
814*4882a593Smuzhiyun 				const enum mipi_dsi_pixel_format mipi_fmt)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	switch (mipi_fmt) {
817*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB888:	return VID_DST_FORMAT_RGB888;
818*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666:	return VID_DST_FORMAT_RGB666_LOOSE;
819*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666_PACKED:	return VID_DST_FORMAT_RGB666;
820*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB565:	return VID_DST_FORMAT_RGB565;
821*4882a593Smuzhiyun 	default:			return VID_DST_FORMAT_RGB888;
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
dsi_get_cmd_fmt(const enum mipi_dsi_pixel_format mipi_fmt)825*4882a593Smuzhiyun static inline enum dsi_cmd_dst_format dsi_get_cmd_fmt(
826*4882a593Smuzhiyun 				const enum mipi_dsi_pixel_format mipi_fmt)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	switch (mipi_fmt) {
829*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB888:	return CMD_DST_FORMAT_RGB888;
830*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666_PACKED:
831*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666:	return CMD_DST_FORMAT_RGB666;
832*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB565:	return CMD_DST_FORMAT_RGB565;
833*4882a593Smuzhiyun 	default:			return CMD_DST_FORMAT_RGB888;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
dsi_ctrl_config(struct msm_dsi_host * msm_host,bool enable,struct msm_dsi_phy_shared_timings * phy_shared_timings)837*4882a593Smuzhiyun static void dsi_ctrl_config(struct msm_dsi_host *msm_host, bool enable,
838*4882a593Smuzhiyun 			struct msm_dsi_phy_shared_timings *phy_shared_timings)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	u32 flags = msm_host->mode_flags;
841*4882a593Smuzhiyun 	enum mipi_dsi_pixel_format mipi_fmt = msm_host->format;
842*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
843*4882a593Smuzhiyun 	u32 data = 0, lane_ctrl = 0;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	if (!enable) {
846*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_CTRL, 0);
847*4882a593Smuzhiyun 		return;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	if (flags & MIPI_DSI_MODE_VIDEO) {
851*4882a593Smuzhiyun 		if (flags & MIPI_DSI_MODE_VIDEO_HSE)
852*4882a593Smuzhiyun 			data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE;
853*4882a593Smuzhiyun 		if (flags & MIPI_DSI_MODE_VIDEO_HFP)
854*4882a593Smuzhiyun 			data |= DSI_VID_CFG0_HFP_POWER_STOP;
855*4882a593Smuzhiyun 		if (flags & MIPI_DSI_MODE_VIDEO_HBP)
856*4882a593Smuzhiyun 			data |= DSI_VID_CFG0_HBP_POWER_STOP;
857*4882a593Smuzhiyun 		if (flags & MIPI_DSI_MODE_VIDEO_HSA)
858*4882a593Smuzhiyun 			data |= DSI_VID_CFG0_HSA_POWER_STOP;
859*4882a593Smuzhiyun 		/* Always set low power stop mode for BLLP
860*4882a593Smuzhiyun 		 * to let command engine send packets
861*4882a593Smuzhiyun 		 */
862*4882a593Smuzhiyun 		data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP |
863*4882a593Smuzhiyun 			DSI_VID_CFG0_BLLP_POWER_STOP;
864*4882a593Smuzhiyun 		data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags));
865*4882a593Smuzhiyun 		data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt));
866*4882a593Smuzhiyun 		data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel);
867*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_VID_CFG0, data);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 		/* Do not swap RGB colors */
870*4882a593Smuzhiyun 		data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB);
871*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_VID_CFG1, 0);
872*4882a593Smuzhiyun 	} else {
873*4882a593Smuzhiyun 		/* Do not swap RGB colors */
874*4882a593Smuzhiyun 		data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB);
875*4882a593Smuzhiyun 		data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt));
876*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_CMD_CFG0, data);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 		data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) |
879*4882a593Smuzhiyun 			DSI_CMD_CFG1_WR_MEM_CONTINUE(
880*4882a593Smuzhiyun 					MIPI_DCS_WRITE_MEMORY_CONTINUE);
881*4882a593Smuzhiyun 		/* Always insert DCS command */
882*4882a593Smuzhiyun 		data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND;
883*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_CMD_CFG1, data);
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL,
887*4882a593Smuzhiyun 			DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER |
888*4882a593Smuzhiyun 			DSI_CMD_DMA_CTRL_LOW_POWER);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	data = 0;
891*4882a593Smuzhiyun 	/* Always assume dedicated TE pin */
892*4882a593Smuzhiyun 	data |= DSI_TRIG_CTRL_TE;
893*4882a593Smuzhiyun 	data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE);
894*4882a593Smuzhiyun 	data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW);
895*4882a593Smuzhiyun 	data |= DSI_TRIG_CTRL_STREAM(msm_host->channel);
896*4882a593Smuzhiyun 	if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
897*4882a593Smuzhiyun 		(cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_2))
898*4882a593Smuzhiyun 		data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME;
899*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_TRIG_CTRL, data);
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(phy_shared_timings->clk_post) |
902*4882a593Smuzhiyun 		DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(phy_shared_timings->clk_pre);
903*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
906*4882a593Smuzhiyun 	    (cfg_hnd->minor > MSM_DSI_6G_VER_MINOR_V1_0) &&
907*4882a593Smuzhiyun 	    phy_shared_timings->clk_pre_inc_by_2)
908*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_T_CLK_PRE_EXTEND,
909*4882a593Smuzhiyun 			  DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	data = 0;
912*4882a593Smuzhiyun 	if (!(flags & MIPI_DSI_MODE_EOT_PACKET))
913*4882a593Smuzhiyun 		data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND;
914*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* allow only ack-err-status to generate interrupt */
917*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	data = DSI_CTRL_CLK_EN;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	DBG("lane number=%d", msm_host->lanes);
926*4882a593Smuzhiyun 	data |= ((DSI_CTRL_LANE0 << msm_host->lanes) - DSI_CTRL_LANE0);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
929*4882a593Smuzhiyun 		  DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(msm_host->dlane_swap));
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)) {
932*4882a593Smuzhiyun 		lane_ctrl = dsi_read(msm_host, REG_DSI_LANE_CTRL);
933*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_LANE_CTRL,
934*4882a593Smuzhiyun 			lane_ctrl | DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
935*4882a593Smuzhiyun 	}
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	data |= DSI_CTRL_ENABLE;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CTRL, data);
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun 
dsi_timing_setup(struct msm_dsi_host * msm_host,bool is_dual_dsi)942*4882a593Smuzhiyun static void dsi_timing_setup(struct msm_dsi_host *msm_host, bool is_dual_dsi)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	struct drm_display_mode *mode = msm_host->mode;
945*4882a593Smuzhiyun 	u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */
946*4882a593Smuzhiyun 	u32 h_total = mode->htotal;
947*4882a593Smuzhiyun 	u32 v_total = mode->vtotal;
948*4882a593Smuzhiyun 	u32 hs_end = mode->hsync_end - mode->hsync_start;
949*4882a593Smuzhiyun 	u32 vs_end = mode->vsync_end - mode->vsync_start;
950*4882a593Smuzhiyun 	u32 ha_start = h_total - mode->hsync_start;
951*4882a593Smuzhiyun 	u32 ha_end = ha_start + mode->hdisplay;
952*4882a593Smuzhiyun 	u32 va_start = v_total - mode->vsync_start;
953*4882a593Smuzhiyun 	u32 va_end = va_start + mode->vdisplay;
954*4882a593Smuzhiyun 	u32 hdisplay = mode->hdisplay;
955*4882a593Smuzhiyun 	u32 wc;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	DBG("");
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	/*
960*4882a593Smuzhiyun 	 * For dual DSI mode, the current DRM mode has
961*4882a593Smuzhiyun 	 * the complete width of the panel. Since, the complete
962*4882a593Smuzhiyun 	 * panel is driven by two DSI controllers, the horizontal
963*4882a593Smuzhiyun 	 * timings have to be split between the two dsi controllers.
964*4882a593Smuzhiyun 	 * Adjust the DSI host timing values accordingly.
965*4882a593Smuzhiyun 	 */
966*4882a593Smuzhiyun 	if (is_dual_dsi) {
967*4882a593Smuzhiyun 		h_total /= 2;
968*4882a593Smuzhiyun 		hs_end /= 2;
969*4882a593Smuzhiyun 		ha_start /= 2;
970*4882a593Smuzhiyun 		ha_end /= 2;
971*4882a593Smuzhiyun 		hdisplay /= 2;
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) {
975*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_ACTIVE_H,
976*4882a593Smuzhiyun 			DSI_ACTIVE_H_START(ha_start) |
977*4882a593Smuzhiyun 			DSI_ACTIVE_H_END(ha_end));
978*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_ACTIVE_V,
979*4882a593Smuzhiyun 			DSI_ACTIVE_V_START(va_start) |
980*4882a593Smuzhiyun 			DSI_ACTIVE_V_END(va_end));
981*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_TOTAL,
982*4882a593Smuzhiyun 			DSI_TOTAL_H_TOTAL(h_total - 1) |
983*4882a593Smuzhiyun 			DSI_TOTAL_V_TOTAL(v_total - 1));
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC,
986*4882a593Smuzhiyun 			DSI_ACTIVE_HSYNC_START(hs_start) |
987*4882a593Smuzhiyun 			DSI_ACTIVE_HSYNC_END(hs_end));
988*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0);
989*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS,
990*4882a593Smuzhiyun 			DSI_ACTIVE_VSYNC_VPOS_START(vs_start) |
991*4882a593Smuzhiyun 			DSI_ACTIVE_VSYNC_VPOS_END(vs_end));
992*4882a593Smuzhiyun 	} else {		/* command mode */
993*4882a593Smuzhiyun 		/* image data and 1 byte write_memory_start cmd */
994*4882a593Smuzhiyun 		wc = hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_CTRL,
997*4882a593Smuzhiyun 			DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT(wc) |
998*4882a593Smuzhiyun 			DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL(
999*4882a593Smuzhiyun 					msm_host->channel) |
1000*4882a593Smuzhiyun 			DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE(
1001*4882a593Smuzhiyun 					MIPI_DSI_DCS_LONG_WRITE));
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_TOTAL,
1004*4882a593Smuzhiyun 			DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL(hdisplay) |
1005*4882a593Smuzhiyun 			DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL(mode->vdisplay));
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
dsi_sw_reset(struct msm_dsi_host * msm_host)1009*4882a593Smuzhiyun static void dsi_sw_reset(struct msm_dsi_host *msm_host)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
1012*4882a593Smuzhiyun 	wmb(); /* clocks need to be enabled before reset */
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_RESET, 1);
1015*4882a593Smuzhiyun 	msleep(DSI_RESET_TOGGLE_DELAY_MS); /* make sure reset happen */
1016*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_RESET, 0);
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
dsi_op_mode_config(struct msm_dsi_host * msm_host,bool video_mode,bool enable)1019*4882a593Smuzhiyun static void dsi_op_mode_config(struct msm_dsi_host *msm_host,
1020*4882a593Smuzhiyun 					bool video_mode, bool enable)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	u32 dsi_ctrl;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	if (!enable) {
1027*4882a593Smuzhiyun 		dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN |
1028*4882a593Smuzhiyun 				DSI_CTRL_CMD_MODE_EN);
1029*4882a593Smuzhiyun 		dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE |
1030*4882a593Smuzhiyun 					DSI_IRQ_MASK_VIDEO_DONE, 0);
1031*4882a593Smuzhiyun 	} else {
1032*4882a593Smuzhiyun 		if (video_mode) {
1033*4882a593Smuzhiyun 			dsi_ctrl |= DSI_CTRL_VID_MODE_EN;
1034*4882a593Smuzhiyun 		} else {		/* command mode */
1035*4882a593Smuzhiyun 			dsi_ctrl |= DSI_CTRL_CMD_MODE_EN;
1036*4882a593Smuzhiyun 			dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1);
1037*4882a593Smuzhiyun 		}
1038*4882a593Smuzhiyun 		dsi_ctrl |= DSI_CTRL_ENABLE;
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl);
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
dsi_set_tx_power_mode(int mode,struct msm_dsi_host * msm_host)1044*4882a593Smuzhiyun static void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	u32 data;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	if (mode == 0)
1051*4882a593Smuzhiyun 		data &= ~DSI_CMD_DMA_CTRL_LOW_POWER;
1052*4882a593Smuzhiyun 	else
1053*4882a593Smuzhiyun 		data |= DSI_CMD_DMA_CTRL_LOW_POWER;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun 
dsi_wait4video_done(struct msm_dsi_host * msm_host)1058*4882a593Smuzhiyun static void dsi_wait4video_done(struct msm_dsi_host *msm_host)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	u32 ret = 0;
1061*4882a593Smuzhiyun 	struct device *dev = &msm_host->pdev->dev;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	reinit_completion(&msm_host->video_comp);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&msm_host->video_comp,
1068*4882a593Smuzhiyun 			msecs_to_jiffies(70));
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	if (ret == 0)
1071*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "wait for video done timed out\n");
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
dsi_wait4video_eng_busy(struct msm_dsi_host * msm_host)1076*4882a593Smuzhiyun static void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO))
1079*4882a593Smuzhiyun 		return;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	if (msm_host->power_on && msm_host->enabled) {
1082*4882a593Smuzhiyun 		dsi_wait4video_done(msm_host);
1083*4882a593Smuzhiyun 		/* delay 4 ms to skip BLLP */
1084*4882a593Smuzhiyun 		usleep_range(2000, 4000);
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
dsi_tx_buf_alloc_6g(struct msm_dsi_host * msm_host,int size)1088*4882a593Smuzhiyun int dsi_tx_buf_alloc_6g(struct msm_dsi_host *msm_host, int size)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	struct drm_device *dev = msm_host->dev;
1091*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
1092*4882a593Smuzhiyun 	uint64_t iova;
1093*4882a593Smuzhiyun 	u8 *data;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	data = msm_gem_kernel_new(dev, size, MSM_BO_UNCACHED,
1096*4882a593Smuzhiyun 					priv->kms->aspace,
1097*4882a593Smuzhiyun 					&msm_host->tx_gem_obj, &iova);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (IS_ERR(data)) {
1100*4882a593Smuzhiyun 		msm_host->tx_gem_obj = NULL;
1101*4882a593Smuzhiyun 		return PTR_ERR(data);
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	msm_gem_object_set_name(msm_host->tx_gem_obj, "tx_gem");
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	msm_host->tx_size = msm_host->tx_gem_obj->size;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	return 0;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
dsi_tx_buf_alloc_v2(struct msm_dsi_host * msm_host,int size)1111*4882a593Smuzhiyun int dsi_tx_buf_alloc_v2(struct msm_dsi_host *msm_host, int size)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	struct drm_device *dev = msm_host->dev;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	msm_host->tx_buf = dma_alloc_coherent(dev->dev, size,
1116*4882a593Smuzhiyun 					&msm_host->tx_buf_paddr, GFP_KERNEL);
1117*4882a593Smuzhiyun 	if (!msm_host->tx_buf)
1118*4882a593Smuzhiyun 		return -ENOMEM;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	msm_host->tx_size = size;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	return 0;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun 
dsi_tx_buf_free(struct msm_dsi_host * msm_host)1125*4882a593Smuzhiyun static void dsi_tx_buf_free(struct msm_dsi_host *msm_host)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun 	struct drm_device *dev = msm_host->dev;
1128*4882a593Smuzhiyun 	struct msm_drm_private *priv;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	/*
1131*4882a593Smuzhiyun 	 * This is possible if we're tearing down before we've had a chance to
1132*4882a593Smuzhiyun 	 * fully initialize. A very real possibility if our probe is deferred,
1133*4882a593Smuzhiyun 	 * in which case we'll hit msm_dsi_host_destroy() without having run
1134*4882a593Smuzhiyun 	 * through the dsi_tx_buf_alloc().
1135*4882a593Smuzhiyun 	 */
1136*4882a593Smuzhiyun 	if (!dev)
1137*4882a593Smuzhiyun 		return;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	priv = dev->dev_private;
1140*4882a593Smuzhiyun 	if (msm_host->tx_gem_obj) {
1141*4882a593Smuzhiyun 		msm_gem_unpin_iova(msm_host->tx_gem_obj, priv->kms->aspace);
1142*4882a593Smuzhiyun 		drm_gem_object_put(msm_host->tx_gem_obj);
1143*4882a593Smuzhiyun 		msm_host->tx_gem_obj = NULL;
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (msm_host->tx_buf)
1147*4882a593Smuzhiyun 		dma_free_coherent(dev->dev, msm_host->tx_size, msm_host->tx_buf,
1148*4882a593Smuzhiyun 			msm_host->tx_buf_paddr);
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
dsi_tx_buf_get_6g(struct msm_dsi_host * msm_host)1151*4882a593Smuzhiyun void *dsi_tx_buf_get_6g(struct msm_dsi_host *msm_host)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun 	return msm_gem_get_vaddr(msm_host->tx_gem_obj);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
dsi_tx_buf_get_v2(struct msm_dsi_host * msm_host)1156*4882a593Smuzhiyun void *dsi_tx_buf_get_v2(struct msm_dsi_host *msm_host)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun 	return msm_host->tx_buf;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
dsi_tx_buf_put_6g(struct msm_dsi_host * msm_host)1161*4882a593Smuzhiyun void dsi_tx_buf_put_6g(struct msm_dsi_host *msm_host)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun 	msm_gem_put_vaddr(msm_host->tx_gem_obj);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun /*
1167*4882a593Smuzhiyun  * prepare cmd buffer to be txed
1168*4882a593Smuzhiyun  */
dsi_cmd_dma_add(struct msm_dsi_host * msm_host,const struct mipi_dsi_msg * msg)1169*4882a593Smuzhiyun static int dsi_cmd_dma_add(struct msm_dsi_host *msm_host,
1170*4882a593Smuzhiyun 			   const struct mipi_dsi_msg *msg)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
1173*4882a593Smuzhiyun 	struct mipi_dsi_packet packet;
1174*4882a593Smuzhiyun 	int len;
1175*4882a593Smuzhiyun 	int ret;
1176*4882a593Smuzhiyun 	u8 *data;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	ret = mipi_dsi_create_packet(&packet, msg);
1179*4882a593Smuzhiyun 	if (ret) {
1180*4882a593Smuzhiyun 		pr_err("%s: create packet failed, %d\n", __func__, ret);
1181*4882a593Smuzhiyun 		return ret;
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 	len = (packet.size + 3) & (~0x3);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	if (len > msm_host->tx_size) {
1186*4882a593Smuzhiyun 		pr_err("%s: packet size is too big\n", __func__);
1187*4882a593Smuzhiyun 		return -EINVAL;
1188*4882a593Smuzhiyun 	}
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	data = cfg_hnd->ops->tx_buf_get(msm_host);
1191*4882a593Smuzhiyun 	if (IS_ERR(data)) {
1192*4882a593Smuzhiyun 		ret = PTR_ERR(data);
1193*4882a593Smuzhiyun 		pr_err("%s: get vaddr failed, %d\n", __func__, ret);
1194*4882a593Smuzhiyun 		return ret;
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/* MSM specific command format in memory */
1198*4882a593Smuzhiyun 	data[0] = packet.header[1];
1199*4882a593Smuzhiyun 	data[1] = packet.header[2];
1200*4882a593Smuzhiyun 	data[2] = packet.header[0];
1201*4882a593Smuzhiyun 	data[3] = BIT(7); /* Last packet */
1202*4882a593Smuzhiyun 	if (mipi_dsi_packet_format_is_long(msg->type))
1203*4882a593Smuzhiyun 		data[3] |= BIT(6);
1204*4882a593Smuzhiyun 	if (msg->rx_buf && msg->rx_len)
1205*4882a593Smuzhiyun 		data[3] |= BIT(5);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	/* Long packet */
1208*4882a593Smuzhiyun 	if (packet.payload && packet.payload_length)
1209*4882a593Smuzhiyun 		memcpy(data + 4, packet.payload, packet.payload_length);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	/* Append 0xff to the end */
1212*4882a593Smuzhiyun 	if (packet.size < len)
1213*4882a593Smuzhiyun 		memset(data + packet.size, 0xff, len - packet.size);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	if (cfg_hnd->ops->tx_buf_put)
1216*4882a593Smuzhiyun 		cfg_hnd->ops->tx_buf_put(msm_host);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	return len;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun /*
1222*4882a593Smuzhiyun  * dsi_short_read1_resp: 1 parameter
1223*4882a593Smuzhiyun  */
dsi_short_read1_resp(u8 * buf,const struct mipi_dsi_msg * msg)1224*4882a593Smuzhiyun static int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun 	u8 *data = msg->rx_buf;
1227*4882a593Smuzhiyun 	if (data && (msg->rx_len >= 1)) {
1228*4882a593Smuzhiyun 		*data = buf[1]; /* strip out dcs type */
1229*4882a593Smuzhiyun 		return 1;
1230*4882a593Smuzhiyun 	} else {
1231*4882a593Smuzhiyun 		pr_err("%s: read data does not match with rx_buf len %zu\n",
1232*4882a593Smuzhiyun 			__func__, msg->rx_len);
1233*4882a593Smuzhiyun 		return -EINVAL;
1234*4882a593Smuzhiyun 	}
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun /*
1238*4882a593Smuzhiyun  * dsi_short_read2_resp: 2 parameter
1239*4882a593Smuzhiyun  */
dsi_short_read2_resp(u8 * buf,const struct mipi_dsi_msg * msg)1240*4882a593Smuzhiyun static int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	u8 *data = msg->rx_buf;
1243*4882a593Smuzhiyun 	if (data && (msg->rx_len >= 2)) {
1244*4882a593Smuzhiyun 		data[0] = buf[1]; /* strip out dcs type */
1245*4882a593Smuzhiyun 		data[1] = buf[2];
1246*4882a593Smuzhiyun 		return 2;
1247*4882a593Smuzhiyun 	} else {
1248*4882a593Smuzhiyun 		pr_err("%s: read data does not match with rx_buf len %zu\n",
1249*4882a593Smuzhiyun 			__func__, msg->rx_len);
1250*4882a593Smuzhiyun 		return -EINVAL;
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
dsi_long_read_resp(u8 * buf,const struct mipi_dsi_msg * msg)1254*4882a593Smuzhiyun static int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun 	/* strip out 4 byte dcs header */
1257*4882a593Smuzhiyun 	if (msg->rx_buf && msg->rx_len)
1258*4882a593Smuzhiyun 		memcpy(msg->rx_buf, buf + 4, msg->rx_len);
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	return msg->rx_len;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
dsi_dma_base_get_6g(struct msm_dsi_host * msm_host,uint64_t * dma_base)1263*4882a593Smuzhiyun int dsi_dma_base_get_6g(struct msm_dsi_host *msm_host, uint64_t *dma_base)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun 	struct drm_device *dev = msm_host->dev;
1266*4882a593Smuzhiyun 	struct msm_drm_private *priv = dev->dev_private;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (!dma_base)
1269*4882a593Smuzhiyun 		return -EINVAL;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	return msm_gem_get_and_pin_iova(msm_host->tx_gem_obj,
1272*4882a593Smuzhiyun 				priv->kms->aspace, dma_base);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun 
dsi_dma_base_get_v2(struct msm_dsi_host * msm_host,uint64_t * dma_base)1275*4882a593Smuzhiyun int dsi_dma_base_get_v2(struct msm_dsi_host *msm_host, uint64_t *dma_base)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun 	if (!dma_base)
1278*4882a593Smuzhiyun 		return -EINVAL;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	*dma_base = msm_host->tx_buf_paddr;
1281*4882a593Smuzhiyun 	return 0;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
dsi_cmd_dma_tx(struct msm_dsi_host * msm_host,int len)1284*4882a593Smuzhiyun static int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
1287*4882a593Smuzhiyun 	int ret;
1288*4882a593Smuzhiyun 	uint64_t dma_base;
1289*4882a593Smuzhiyun 	bool triggered;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	ret = cfg_hnd->ops->dma_base_get(msm_host, &dma_base);
1292*4882a593Smuzhiyun 	if (ret) {
1293*4882a593Smuzhiyun 		pr_err("%s: failed to get iova: %d\n", __func__, ret);
1294*4882a593Smuzhiyun 		return ret;
1295*4882a593Smuzhiyun 	}
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	reinit_completion(&msm_host->dma_comp);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	dsi_wait4video_eng_busy(msm_host);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	triggered = msm_dsi_manager_cmd_xfer_trigger(
1302*4882a593Smuzhiyun 						msm_host->id, dma_base, len);
1303*4882a593Smuzhiyun 	if (triggered) {
1304*4882a593Smuzhiyun 		ret = wait_for_completion_timeout(&msm_host->dma_comp,
1305*4882a593Smuzhiyun 					msecs_to_jiffies(200));
1306*4882a593Smuzhiyun 		DBG("ret=%d", ret);
1307*4882a593Smuzhiyun 		if (ret == 0)
1308*4882a593Smuzhiyun 			ret = -ETIMEDOUT;
1309*4882a593Smuzhiyun 		else
1310*4882a593Smuzhiyun 			ret = len;
1311*4882a593Smuzhiyun 	} else
1312*4882a593Smuzhiyun 		ret = len;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	return ret;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun 
dsi_cmd_dma_rx(struct msm_dsi_host * msm_host,u8 * buf,int rx_byte,int pkt_size)1317*4882a593Smuzhiyun static int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host,
1318*4882a593Smuzhiyun 			u8 *buf, int rx_byte, int pkt_size)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun 	u32 *temp, data;
1321*4882a593Smuzhiyun 	int i, j = 0, cnt;
1322*4882a593Smuzhiyun 	u32 read_cnt;
1323*4882a593Smuzhiyun 	u8 reg[16];
1324*4882a593Smuzhiyun 	int repeated_bytes = 0;
1325*4882a593Smuzhiyun 	int buf_offset = buf - msm_host->rx_buf;
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	temp = (u32 *)reg;
1328*4882a593Smuzhiyun 	cnt = (rx_byte + 3) >> 2;
1329*4882a593Smuzhiyun 	if (cnt > 4)
1330*4882a593Smuzhiyun 		cnt = 4; /* 4 x 32 bits registers only */
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	if (rx_byte == 4)
1333*4882a593Smuzhiyun 		read_cnt = 4;
1334*4882a593Smuzhiyun 	else
1335*4882a593Smuzhiyun 		read_cnt = pkt_size + 6;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	/*
1338*4882a593Smuzhiyun 	 * In case of multiple reads from the panel, after the first read, there
1339*4882a593Smuzhiyun 	 * is possibility that there are some bytes in the payload repeating in
1340*4882a593Smuzhiyun 	 * the RDBK_DATA registers. Since we read all the parameters from the
1341*4882a593Smuzhiyun 	 * panel right from the first byte for every pass. We need to skip the
1342*4882a593Smuzhiyun 	 * repeating bytes and then append the new parameters to the rx buffer.
1343*4882a593Smuzhiyun 	 */
1344*4882a593Smuzhiyun 	if (read_cnt > 16) {
1345*4882a593Smuzhiyun 		int bytes_shifted;
1346*4882a593Smuzhiyun 		/* Any data more than 16 bytes will be shifted out.
1347*4882a593Smuzhiyun 		 * The temp read buffer should already contain these bytes.
1348*4882a593Smuzhiyun 		 * The remaining bytes in read buffer are the repeated bytes.
1349*4882a593Smuzhiyun 		 */
1350*4882a593Smuzhiyun 		bytes_shifted = read_cnt - 16;
1351*4882a593Smuzhiyun 		repeated_bytes = buf_offset - bytes_shifted;
1352*4882a593Smuzhiyun 	}
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	for (i = cnt - 1; i >= 0; i--) {
1355*4882a593Smuzhiyun 		data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i));
1356*4882a593Smuzhiyun 		*temp++ = ntohl(data); /* to host byte order */
1357*4882a593Smuzhiyun 		DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data));
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	for (i = repeated_bytes; i < 16; i++)
1361*4882a593Smuzhiyun 		buf[j++] = reg[i];
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	return j;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun 
dsi_cmds2buf_tx(struct msm_dsi_host * msm_host,const struct mipi_dsi_msg * msg)1366*4882a593Smuzhiyun static int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host,
1367*4882a593Smuzhiyun 				const struct mipi_dsi_msg *msg)
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun 	int len, ret;
1370*4882a593Smuzhiyun 	int bllp_len = msm_host->mode->hdisplay *
1371*4882a593Smuzhiyun 			dsi_get_bpp(msm_host->format) / 8;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	len = dsi_cmd_dma_add(msm_host, msg);
1374*4882a593Smuzhiyun 	if (len < 0) {
1375*4882a593Smuzhiyun 		pr_err("%s: failed to add cmd type = 0x%x\n",
1376*4882a593Smuzhiyun 			__func__,  msg->type);
1377*4882a593Smuzhiyun 		return len;
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	/* for video mode, do not send cmds more than
1381*4882a593Smuzhiyun 	* one pixel line, since it only transmit it
1382*4882a593Smuzhiyun 	* during BLLP.
1383*4882a593Smuzhiyun 	*/
1384*4882a593Smuzhiyun 	/* TODO: if the command is sent in LP mode, the bit rate is only
1385*4882a593Smuzhiyun 	 * half of esc clk rate. In this case, if the video is already
1386*4882a593Smuzhiyun 	 * actively streaming, we need to check more carefully if the
1387*4882a593Smuzhiyun 	 * command can be fit into one BLLP.
1388*4882a593Smuzhiyun 	 */
1389*4882a593Smuzhiyun 	if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) {
1390*4882a593Smuzhiyun 		pr_err("%s: cmd cannot fit into BLLP period, len=%d\n",
1391*4882a593Smuzhiyun 			__func__, len);
1392*4882a593Smuzhiyun 		return -EINVAL;
1393*4882a593Smuzhiyun 	}
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	ret = dsi_cmd_dma_tx(msm_host, len);
1396*4882a593Smuzhiyun 	if (ret < 0) {
1397*4882a593Smuzhiyun 		pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d, ret=%d\n",
1398*4882a593Smuzhiyun 			__func__, msg->type, (*(u8 *)(msg->tx_buf)), len, ret);
1399*4882a593Smuzhiyun 		return ret;
1400*4882a593Smuzhiyun 	} else if (ret < len) {
1401*4882a593Smuzhiyun 		pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, ret=%d len=%d\n",
1402*4882a593Smuzhiyun 			__func__, msg->type, (*(u8 *)(msg->tx_buf)), ret, len);
1403*4882a593Smuzhiyun 		return -EIO;
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	return len;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
dsi_sw_reset_restore(struct msm_dsi_host * msm_host)1409*4882a593Smuzhiyun static void dsi_sw_reset_restore(struct msm_dsi_host *msm_host)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	u32 data0, data1;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	data0 = dsi_read(msm_host, REG_DSI_CTRL);
1414*4882a593Smuzhiyun 	data1 = data0;
1415*4882a593Smuzhiyun 	data1 &= ~DSI_CTRL_ENABLE;
1416*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CTRL, data1);
1417*4882a593Smuzhiyun 	/*
1418*4882a593Smuzhiyun 	 * dsi controller need to be disabled before
1419*4882a593Smuzhiyun 	 * clocks turned on
1420*4882a593Smuzhiyun 	 */
1421*4882a593Smuzhiyun 	wmb();
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
1424*4882a593Smuzhiyun 	wmb();	/* make sure clocks enabled */
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	/* dsi controller can only be reset while clocks are running */
1427*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_RESET, 1);
1428*4882a593Smuzhiyun 	msleep(DSI_RESET_TOGGLE_DELAY_MS); /* make sure reset happen */
1429*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_RESET, 0);
1430*4882a593Smuzhiyun 	wmb();	/* controller out of reset */
1431*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CTRL, data0);
1432*4882a593Smuzhiyun 	wmb();	/* make sure dsi controller enabled again */
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun 
dsi_hpd_worker(struct work_struct * work)1435*4882a593Smuzhiyun static void dsi_hpd_worker(struct work_struct *work)
1436*4882a593Smuzhiyun {
1437*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host =
1438*4882a593Smuzhiyun 		container_of(work, struct msm_dsi_host, hpd_work);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	drm_helper_hpd_irq_event(msm_host->dev);
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun 
dsi_err_worker(struct work_struct * work)1443*4882a593Smuzhiyun static void dsi_err_worker(struct work_struct *work)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host =
1446*4882a593Smuzhiyun 		container_of(work, struct msm_dsi_host, err_work);
1447*4882a593Smuzhiyun 	u32 status = msm_host->err_work_state;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	pr_err_ratelimited("%s: status=%x\n", __func__, status);
1450*4882a593Smuzhiyun 	if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW)
1451*4882a593Smuzhiyun 		dsi_sw_reset_restore(msm_host);
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	/* It is safe to clear here because error irq is disabled. */
1454*4882a593Smuzhiyun 	msm_host->err_work_state = 0;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	/* enable dsi error interrupt */
1457*4882a593Smuzhiyun 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun 
dsi_ack_err_status(struct msm_dsi_host * msm_host)1460*4882a593Smuzhiyun static void dsi_ack_err_status(struct msm_dsi_host *msm_host)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun 	u32 status;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	if (status) {
1467*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status);
1468*4882a593Smuzhiyun 		/* Writing of an extra 0 needed to clear error bits */
1469*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0);
1470*4882a593Smuzhiyun 		msm_host->err_work_state |= DSI_ERR_STATE_ACK;
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
dsi_timeout_status(struct msm_dsi_host * msm_host)1474*4882a593Smuzhiyun static void dsi_timeout_status(struct msm_dsi_host *msm_host)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun 	u32 status;
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	if (status) {
1481*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status);
1482*4882a593Smuzhiyun 		msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT;
1483*4882a593Smuzhiyun 	}
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun 
dsi_dln0_phy_err(struct msm_dsi_host * msm_host)1486*4882a593Smuzhiyun static void dsi_dln0_phy_err(struct msm_dsi_host *msm_host)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun 	u32 status;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	if (status & (DSI_DLN0_PHY_ERR_DLN0_ERR_ESC |
1493*4882a593Smuzhiyun 			DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC |
1494*4882a593Smuzhiyun 			DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL |
1495*4882a593Smuzhiyun 			DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 |
1496*4882a593Smuzhiyun 			DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1)) {
1497*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status);
1498*4882a593Smuzhiyun 		msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY;
1499*4882a593Smuzhiyun 	}
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun 
dsi_fifo_status(struct msm_dsi_host * msm_host)1502*4882a593Smuzhiyun static void dsi_fifo_status(struct msm_dsi_host *msm_host)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun 	u32 status;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	status = dsi_read(msm_host, REG_DSI_FIFO_STATUS);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	/* fifo underflow, overflow */
1509*4882a593Smuzhiyun 	if (status) {
1510*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_FIFO_STATUS, status);
1511*4882a593Smuzhiyun 		msm_host->err_work_state |= DSI_ERR_STATE_FIFO;
1512*4882a593Smuzhiyun 		if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW)
1513*4882a593Smuzhiyun 			msm_host->err_work_state |=
1514*4882a593Smuzhiyun 					DSI_ERR_STATE_MDP_FIFO_UNDERFLOW;
1515*4882a593Smuzhiyun 	}
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun 
dsi_status(struct msm_dsi_host * msm_host)1518*4882a593Smuzhiyun static void dsi_status(struct msm_dsi_host *msm_host)
1519*4882a593Smuzhiyun {
1520*4882a593Smuzhiyun 	u32 status;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	status = dsi_read(msm_host, REG_DSI_STATUS0);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) {
1525*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_STATUS0, status);
1526*4882a593Smuzhiyun 		msm_host->err_work_state |=
1527*4882a593Smuzhiyun 			DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION;
1528*4882a593Smuzhiyun 	}
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun 
dsi_clk_status(struct msm_dsi_host * msm_host)1531*4882a593Smuzhiyun static void dsi_clk_status(struct msm_dsi_host *msm_host)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun 	u32 status;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	status = dsi_read(msm_host, REG_DSI_CLK_STATUS);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	if (status & DSI_CLK_STATUS_PLL_UNLOCKED) {
1538*4882a593Smuzhiyun 		dsi_write(msm_host, REG_DSI_CLK_STATUS, status);
1539*4882a593Smuzhiyun 		msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED;
1540*4882a593Smuzhiyun 	}
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
dsi_error(struct msm_dsi_host * msm_host)1543*4882a593Smuzhiyun static void dsi_error(struct msm_dsi_host *msm_host)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	/* disable dsi error interrupt */
1546*4882a593Smuzhiyun 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0);
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	dsi_clk_status(msm_host);
1549*4882a593Smuzhiyun 	dsi_fifo_status(msm_host);
1550*4882a593Smuzhiyun 	dsi_ack_err_status(msm_host);
1551*4882a593Smuzhiyun 	dsi_timeout_status(msm_host);
1552*4882a593Smuzhiyun 	dsi_status(msm_host);
1553*4882a593Smuzhiyun 	dsi_dln0_phy_err(msm_host);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	queue_work(msm_host->workqueue, &msm_host->err_work);
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun 
dsi_host_irq(int irq,void * ptr)1558*4882a593Smuzhiyun static irqreturn_t dsi_host_irq(int irq, void *ptr)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = ptr;
1561*4882a593Smuzhiyun 	u32 isr;
1562*4882a593Smuzhiyun 	unsigned long flags;
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	if (!msm_host->ctrl_base)
1565*4882a593Smuzhiyun 		return IRQ_HANDLED;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	spin_lock_irqsave(&msm_host->intr_lock, flags);
1568*4882a593Smuzhiyun 	isr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
1569*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_INTR_CTRL, isr);
1570*4882a593Smuzhiyun 	spin_unlock_irqrestore(&msm_host->intr_lock, flags);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	DBG("isr=0x%x, id=%d", isr, msm_host->id);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	if (isr & DSI_IRQ_ERROR)
1575*4882a593Smuzhiyun 		dsi_error(msm_host);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (isr & DSI_IRQ_VIDEO_DONE)
1578*4882a593Smuzhiyun 		complete(&msm_host->video_comp);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	if (isr & DSI_IRQ_CMD_DMA_DONE)
1581*4882a593Smuzhiyun 		complete(&msm_host->dma_comp);
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	return IRQ_HANDLED;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun 
dsi_host_init_panel_gpios(struct msm_dsi_host * msm_host,struct device * panel_device)1586*4882a593Smuzhiyun static int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host,
1587*4882a593Smuzhiyun 			struct device *panel_device)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun 	msm_host->disp_en_gpio = devm_gpiod_get_optional(panel_device,
1590*4882a593Smuzhiyun 							 "disp-enable",
1591*4882a593Smuzhiyun 							 GPIOD_OUT_LOW);
1592*4882a593Smuzhiyun 	if (IS_ERR(msm_host->disp_en_gpio)) {
1593*4882a593Smuzhiyun 		DBG("cannot get disp-enable-gpios %ld",
1594*4882a593Smuzhiyun 				PTR_ERR(msm_host->disp_en_gpio));
1595*4882a593Smuzhiyun 		return PTR_ERR(msm_host->disp_en_gpio);
1596*4882a593Smuzhiyun 	}
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	msm_host->te_gpio = devm_gpiod_get_optional(panel_device, "disp-te",
1599*4882a593Smuzhiyun 								GPIOD_IN);
1600*4882a593Smuzhiyun 	if (IS_ERR(msm_host->te_gpio)) {
1601*4882a593Smuzhiyun 		DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio));
1602*4882a593Smuzhiyun 		return PTR_ERR(msm_host->te_gpio);
1603*4882a593Smuzhiyun 	}
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	return 0;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)1608*4882a593Smuzhiyun static int dsi_host_attach(struct mipi_dsi_host *host,
1609*4882a593Smuzhiyun 					struct mipi_dsi_device *dsi)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1612*4882a593Smuzhiyun 	int ret;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	if (dsi->lanes > msm_host->num_data_lanes)
1615*4882a593Smuzhiyun 		return -EINVAL;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	msm_host->channel = dsi->channel;
1618*4882a593Smuzhiyun 	msm_host->lanes = dsi->lanes;
1619*4882a593Smuzhiyun 	msm_host->format = dsi->format;
1620*4882a593Smuzhiyun 	msm_host->mode_flags = dsi->mode_flags;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	/* Some gpios defined in panel DT need to be controlled by host */
1623*4882a593Smuzhiyun 	ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev);
1624*4882a593Smuzhiyun 	if (ret)
1625*4882a593Smuzhiyun 		return ret;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	DBG("id=%d", msm_host->id);
1628*4882a593Smuzhiyun 	if (msm_host->dev)
1629*4882a593Smuzhiyun 		queue_work(msm_host->workqueue, &msm_host->hpd_work);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	return 0;
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun 
dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)1634*4882a593Smuzhiyun static int dsi_host_detach(struct mipi_dsi_host *host,
1635*4882a593Smuzhiyun 					struct mipi_dsi_device *dsi)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	msm_host->device_node = NULL;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	DBG("id=%d", msm_host->id);
1642*4882a593Smuzhiyun 	if (msm_host->dev)
1643*4882a593Smuzhiyun 		queue_work(msm_host->workqueue, &msm_host->hpd_work);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	return 0;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun 
dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)1648*4882a593Smuzhiyun static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
1649*4882a593Smuzhiyun 					const struct mipi_dsi_msg *msg)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1652*4882a593Smuzhiyun 	int ret;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	if (!msg || !msm_host->power_on)
1655*4882a593Smuzhiyun 		return -EINVAL;
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	mutex_lock(&msm_host->cmd_mutex);
1658*4882a593Smuzhiyun 	ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg);
1659*4882a593Smuzhiyun 	mutex_unlock(&msm_host->cmd_mutex);
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	return ret;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun static struct mipi_dsi_host_ops dsi_host_ops = {
1665*4882a593Smuzhiyun 	.attach = dsi_host_attach,
1666*4882a593Smuzhiyun 	.detach = dsi_host_detach,
1667*4882a593Smuzhiyun 	.transfer = dsi_host_transfer,
1668*4882a593Smuzhiyun };
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun /*
1671*4882a593Smuzhiyun  * List of supported physical to logical lane mappings.
1672*4882a593Smuzhiyun  * For example, the 2nd entry represents the following mapping:
1673*4882a593Smuzhiyun  *
1674*4882a593Smuzhiyun  * "3012": Logic 3->Phys 0; Logic 0->Phys 1; Logic 1->Phys 2; Logic 2->Phys 3;
1675*4882a593Smuzhiyun  */
1676*4882a593Smuzhiyun static const int supported_data_lane_swaps[][4] = {
1677*4882a593Smuzhiyun 	{ 0, 1, 2, 3 },
1678*4882a593Smuzhiyun 	{ 3, 0, 1, 2 },
1679*4882a593Smuzhiyun 	{ 2, 3, 0, 1 },
1680*4882a593Smuzhiyun 	{ 1, 2, 3, 0 },
1681*4882a593Smuzhiyun 	{ 0, 3, 2, 1 },
1682*4882a593Smuzhiyun 	{ 1, 0, 3, 2 },
1683*4882a593Smuzhiyun 	{ 2, 1, 0, 3 },
1684*4882a593Smuzhiyun 	{ 3, 2, 1, 0 },
1685*4882a593Smuzhiyun };
1686*4882a593Smuzhiyun 
dsi_host_parse_lane_data(struct msm_dsi_host * msm_host,struct device_node * ep)1687*4882a593Smuzhiyun static int dsi_host_parse_lane_data(struct msm_dsi_host *msm_host,
1688*4882a593Smuzhiyun 				    struct device_node *ep)
1689*4882a593Smuzhiyun {
1690*4882a593Smuzhiyun 	struct device *dev = &msm_host->pdev->dev;
1691*4882a593Smuzhiyun 	struct property *prop;
1692*4882a593Smuzhiyun 	u32 lane_map[4];
1693*4882a593Smuzhiyun 	int ret, i, len, num_lanes;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	prop = of_find_property(ep, "data-lanes", &len);
1696*4882a593Smuzhiyun 	if (!prop) {
1697*4882a593Smuzhiyun 		DRM_DEV_DEBUG(dev,
1698*4882a593Smuzhiyun 			"failed to find data lane mapping, using default\n");
1699*4882a593Smuzhiyun 		/* Set the number of date lanes to 4 by default. */
1700*4882a593Smuzhiyun 		msm_host->num_data_lanes = 4;
1701*4882a593Smuzhiyun 		return 0;
1702*4882a593Smuzhiyun 	}
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	num_lanes = len / sizeof(u32);
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	if (num_lanes < 1 || num_lanes > 4) {
1707*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "bad number of data lanes\n");
1708*4882a593Smuzhiyun 		return -EINVAL;
1709*4882a593Smuzhiyun 	}
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	msm_host->num_data_lanes = num_lanes;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	ret = of_property_read_u32_array(ep, "data-lanes", lane_map,
1714*4882a593Smuzhiyun 					 num_lanes);
1715*4882a593Smuzhiyun 	if (ret) {
1716*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "failed to read lane data\n");
1717*4882a593Smuzhiyun 		return ret;
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	/*
1721*4882a593Smuzhiyun 	 * compare DT specified physical-logical lane mappings with the ones
1722*4882a593Smuzhiyun 	 * supported by hardware
1723*4882a593Smuzhiyun 	 */
1724*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(supported_data_lane_swaps); i++) {
1725*4882a593Smuzhiyun 		const int *swap = supported_data_lane_swaps[i];
1726*4882a593Smuzhiyun 		int j;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 		/*
1729*4882a593Smuzhiyun 		 * the data-lanes array we get from DT has a logical->physical
1730*4882a593Smuzhiyun 		 * mapping. The "data lane swap" register field represents
1731*4882a593Smuzhiyun 		 * supported configurations in a physical->logical mapping.
1732*4882a593Smuzhiyun 		 * Translate the DT mapping to what we understand and find a
1733*4882a593Smuzhiyun 		 * configuration that works.
1734*4882a593Smuzhiyun 		 */
1735*4882a593Smuzhiyun 		for (j = 0; j < num_lanes; j++) {
1736*4882a593Smuzhiyun 			if (lane_map[j] < 0 || lane_map[j] > 3)
1737*4882a593Smuzhiyun 				DRM_DEV_ERROR(dev, "bad physical lane entry %u\n",
1738*4882a593Smuzhiyun 					lane_map[j]);
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 			if (swap[lane_map[j]] != j)
1741*4882a593Smuzhiyun 				break;
1742*4882a593Smuzhiyun 		}
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 		if (j == num_lanes) {
1745*4882a593Smuzhiyun 			msm_host->dlane_swap = i;
1746*4882a593Smuzhiyun 			return 0;
1747*4882a593Smuzhiyun 		}
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	return -EINVAL;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun 
dsi_host_parse_dt(struct msm_dsi_host * msm_host)1753*4882a593Smuzhiyun static int dsi_host_parse_dt(struct msm_dsi_host *msm_host)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun 	struct device *dev = &msm_host->pdev->dev;
1756*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1757*4882a593Smuzhiyun 	struct device_node *endpoint, *device_node;
1758*4882a593Smuzhiyun 	int ret = 0;
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	/*
1761*4882a593Smuzhiyun 	 * Get the endpoint of the output port of the DSI host. In our case,
1762*4882a593Smuzhiyun 	 * this is mapped to port number with reg = 1. Don't return an error if
1763*4882a593Smuzhiyun 	 * the remote endpoint isn't defined. It's possible that there is
1764*4882a593Smuzhiyun 	 * nothing connected to the dsi output.
1765*4882a593Smuzhiyun 	 */
1766*4882a593Smuzhiyun 	endpoint = of_graph_get_endpoint_by_regs(np, 1, -1);
1767*4882a593Smuzhiyun 	if (!endpoint) {
1768*4882a593Smuzhiyun 		DRM_DEV_DEBUG(dev, "%s: no endpoint\n", __func__);
1769*4882a593Smuzhiyun 		return 0;
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	ret = dsi_host_parse_lane_data(msm_host, endpoint);
1773*4882a593Smuzhiyun 	if (ret) {
1774*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "%s: invalid lane configuration %d\n",
1775*4882a593Smuzhiyun 			__func__, ret);
1776*4882a593Smuzhiyun 		ret = -EINVAL;
1777*4882a593Smuzhiyun 		goto err;
1778*4882a593Smuzhiyun 	}
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	/* Get panel node from the output port's endpoint data */
1781*4882a593Smuzhiyun 	device_node = of_graph_get_remote_node(np, 1, 0);
1782*4882a593Smuzhiyun 	if (!device_node) {
1783*4882a593Smuzhiyun 		DRM_DEV_DEBUG(dev, "%s: no valid device\n", __func__);
1784*4882a593Smuzhiyun 		ret = -ENODEV;
1785*4882a593Smuzhiyun 		goto err;
1786*4882a593Smuzhiyun 	}
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	msm_host->device_node = device_node;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	if (of_property_read_bool(np, "syscon-sfpb")) {
1791*4882a593Smuzhiyun 		msm_host->sfpb = syscon_regmap_lookup_by_phandle(np,
1792*4882a593Smuzhiyun 					"syscon-sfpb");
1793*4882a593Smuzhiyun 		if (IS_ERR(msm_host->sfpb)) {
1794*4882a593Smuzhiyun 			DRM_DEV_ERROR(dev, "%s: failed to get sfpb regmap\n",
1795*4882a593Smuzhiyun 				__func__);
1796*4882a593Smuzhiyun 			ret = PTR_ERR(msm_host->sfpb);
1797*4882a593Smuzhiyun 		}
1798*4882a593Smuzhiyun 	}
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	of_node_put(device_node);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun err:
1803*4882a593Smuzhiyun 	of_node_put(endpoint);
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	return ret;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun 
dsi_host_get_id(struct msm_dsi_host * msm_host)1808*4882a593Smuzhiyun static int dsi_host_get_id(struct msm_dsi_host *msm_host)
1809*4882a593Smuzhiyun {
1810*4882a593Smuzhiyun 	struct platform_device *pdev = msm_host->pdev;
1811*4882a593Smuzhiyun 	const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
1812*4882a593Smuzhiyun 	struct resource *res;
1813*4882a593Smuzhiyun 	int i;
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dsi_ctrl");
1816*4882a593Smuzhiyun 	if (!res)
1817*4882a593Smuzhiyun 		return -EINVAL;
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	for (i = 0; i < cfg->num_dsi; i++) {
1820*4882a593Smuzhiyun 		if (cfg->io_start[i] == res->start)
1821*4882a593Smuzhiyun 			return i;
1822*4882a593Smuzhiyun 	}
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	return -EINVAL;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun 
msm_dsi_host_init(struct msm_dsi * msm_dsi)1827*4882a593Smuzhiyun int msm_dsi_host_init(struct msm_dsi *msm_dsi)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = NULL;
1830*4882a593Smuzhiyun 	struct platform_device *pdev = msm_dsi->pdev;
1831*4882a593Smuzhiyun 	int ret;
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL);
1834*4882a593Smuzhiyun 	if (!msm_host) {
1835*4882a593Smuzhiyun 		pr_err("%s: FAILED: cannot alloc dsi host\n",
1836*4882a593Smuzhiyun 		       __func__);
1837*4882a593Smuzhiyun 		ret = -ENOMEM;
1838*4882a593Smuzhiyun 		goto fail;
1839*4882a593Smuzhiyun 	}
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	msm_host->pdev = pdev;
1842*4882a593Smuzhiyun 	msm_dsi->host = &msm_host->base;
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	ret = dsi_host_parse_dt(msm_host);
1845*4882a593Smuzhiyun 	if (ret) {
1846*4882a593Smuzhiyun 		pr_err("%s: failed to parse dt\n", __func__);
1847*4882a593Smuzhiyun 		goto fail;
1848*4882a593Smuzhiyun 	}
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	msm_host->ctrl_base = msm_ioremap(pdev, "dsi_ctrl", "DSI CTRL");
1851*4882a593Smuzhiyun 	if (IS_ERR(msm_host->ctrl_base)) {
1852*4882a593Smuzhiyun 		pr_err("%s: unable to map Dsi ctrl base\n", __func__);
1853*4882a593Smuzhiyun 		ret = PTR_ERR(msm_host->ctrl_base);
1854*4882a593Smuzhiyun 		goto fail;
1855*4882a593Smuzhiyun 	}
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	msm_host->cfg_hnd = dsi_get_config(msm_host);
1860*4882a593Smuzhiyun 	if (!msm_host->cfg_hnd) {
1861*4882a593Smuzhiyun 		ret = -EINVAL;
1862*4882a593Smuzhiyun 		pr_err("%s: get config failed\n", __func__);
1863*4882a593Smuzhiyun 		goto fail;
1864*4882a593Smuzhiyun 	}
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	msm_host->id = dsi_host_get_id(msm_host);
1867*4882a593Smuzhiyun 	if (msm_host->id < 0) {
1868*4882a593Smuzhiyun 		ret = msm_host->id;
1869*4882a593Smuzhiyun 		pr_err("%s: unable to identify DSI host index\n", __func__);
1870*4882a593Smuzhiyun 		goto fail;
1871*4882a593Smuzhiyun 	}
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	/* fixup base address by io offset */
1874*4882a593Smuzhiyun 	msm_host->ctrl_base += msm_host->cfg_hnd->cfg->io_offset;
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	ret = dsi_regulator_init(msm_host);
1877*4882a593Smuzhiyun 	if (ret) {
1878*4882a593Smuzhiyun 		pr_err("%s: regulator init failed\n", __func__);
1879*4882a593Smuzhiyun 		goto fail;
1880*4882a593Smuzhiyun 	}
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	ret = dsi_clk_init(msm_host);
1883*4882a593Smuzhiyun 	if (ret) {
1884*4882a593Smuzhiyun 		pr_err("%s: unable to initialize dsi clks\n", __func__);
1885*4882a593Smuzhiyun 		goto fail;
1886*4882a593Smuzhiyun 	}
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL);
1889*4882a593Smuzhiyun 	if (!msm_host->rx_buf) {
1890*4882a593Smuzhiyun 		ret = -ENOMEM;
1891*4882a593Smuzhiyun 		pr_err("%s: alloc rx temp buf failed\n", __func__);
1892*4882a593Smuzhiyun 		goto fail;
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	msm_host->opp_table = dev_pm_opp_set_clkname(&pdev->dev, "byte");
1896*4882a593Smuzhiyun 	if (IS_ERR(msm_host->opp_table))
1897*4882a593Smuzhiyun 		return PTR_ERR(msm_host->opp_table);
1898*4882a593Smuzhiyun 	/* OPP table is optional */
1899*4882a593Smuzhiyun 	ret = dev_pm_opp_of_add_table(&pdev->dev);
1900*4882a593Smuzhiyun 	if (!ret) {
1901*4882a593Smuzhiyun 		msm_host->has_opp_table = true;
1902*4882a593Smuzhiyun 	} else if (ret != -ENODEV) {
1903*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid OPP table in device tree\n");
1904*4882a593Smuzhiyun 		dev_pm_opp_put_clkname(msm_host->opp_table);
1905*4882a593Smuzhiyun 		return ret;
1906*4882a593Smuzhiyun 	}
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	init_completion(&msm_host->dma_comp);
1909*4882a593Smuzhiyun 	init_completion(&msm_host->video_comp);
1910*4882a593Smuzhiyun 	mutex_init(&msm_host->dev_mutex);
1911*4882a593Smuzhiyun 	mutex_init(&msm_host->cmd_mutex);
1912*4882a593Smuzhiyun 	spin_lock_init(&msm_host->intr_lock);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	/* setup workqueue */
1915*4882a593Smuzhiyun 	msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0);
1916*4882a593Smuzhiyun 	INIT_WORK(&msm_host->err_work, dsi_err_worker);
1917*4882a593Smuzhiyun 	INIT_WORK(&msm_host->hpd_work, dsi_hpd_worker);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	msm_dsi->id = msm_host->id;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	DBG("Dsi Host %d initialized", msm_host->id);
1922*4882a593Smuzhiyun 	return 0;
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun fail:
1925*4882a593Smuzhiyun 	return ret;
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun 
msm_dsi_host_destroy(struct mipi_dsi_host * host)1928*4882a593Smuzhiyun void msm_dsi_host_destroy(struct mipi_dsi_host *host)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	DBG("");
1933*4882a593Smuzhiyun 	dsi_tx_buf_free(msm_host);
1934*4882a593Smuzhiyun 	if (msm_host->workqueue) {
1935*4882a593Smuzhiyun 		flush_workqueue(msm_host->workqueue);
1936*4882a593Smuzhiyun 		destroy_workqueue(msm_host->workqueue);
1937*4882a593Smuzhiyun 		msm_host->workqueue = NULL;
1938*4882a593Smuzhiyun 	}
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 	mutex_destroy(&msm_host->cmd_mutex);
1941*4882a593Smuzhiyun 	mutex_destroy(&msm_host->dev_mutex);
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	if (msm_host->has_opp_table)
1944*4882a593Smuzhiyun 		dev_pm_opp_of_remove_table(&msm_host->pdev->dev);
1945*4882a593Smuzhiyun 	dev_pm_opp_put_clkname(msm_host->opp_table);
1946*4882a593Smuzhiyun 	pm_runtime_disable(&msm_host->pdev->dev);
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun 
msm_dsi_host_modeset_init(struct mipi_dsi_host * host,struct drm_device * dev)1949*4882a593Smuzhiyun int msm_dsi_host_modeset_init(struct mipi_dsi_host *host,
1950*4882a593Smuzhiyun 					struct drm_device *dev)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1953*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
1954*4882a593Smuzhiyun 	struct platform_device *pdev = msm_host->pdev;
1955*4882a593Smuzhiyun 	int ret;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1958*4882a593Smuzhiyun 	if (msm_host->irq < 0) {
1959*4882a593Smuzhiyun 		ret = msm_host->irq;
1960*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev->dev, "failed to get irq: %d\n", ret);
1961*4882a593Smuzhiyun 		return ret;
1962*4882a593Smuzhiyun 	}
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, msm_host->irq,
1965*4882a593Smuzhiyun 			dsi_host_irq, IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
1966*4882a593Smuzhiyun 			"dsi_isr", msm_host);
1967*4882a593Smuzhiyun 	if (ret < 0) {
1968*4882a593Smuzhiyun 		DRM_DEV_ERROR(&pdev->dev, "failed to request IRQ%u: %d\n",
1969*4882a593Smuzhiyun 				msm_host->irq, ret);
1970*4882a593Smuzhiyun 		return ret;
1971*4882a593Smuzhiyun 	}
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	msm_host->dev = dev;
1974*4882a593Smuzhiyun 	ret = cfg_hnd->ops->tx_buf_alloc(msm_host, SZ_4K);
1975*4882a593Smuzhiyun 	if (ret) {
1976*4882a593Smuzhiyun 		pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret);
1977*4882a593Smuzhiyun 		return ret;
1978*4882a593Smuzhiyun 	}
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	return 0;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun 
msm_dsi_host_register(struct mipi_dsi_host * host,bool check_defer)1983*4882a593Smuzhiyun int msm_dsi_host_register(struct mipi_dsi_host *host, bool check_defer)
1984*4882a593Smuzhiyun {
1985*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1986*4882a593Smuzhiyun 	int ret;
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 	/* Register mipi dsi host */
1989*4882a593Smuzhiyun 	if (!msm_host->registered) {
1990*4882a593Smuzhiyun 		host->dev = &msm_host->pdev->dev;
1991*4882a593Smuzhiyun 		host->ops = &dsi_host_ops;
1992*4882a593Smuzhiyun 		ret = mipi_dsi_host_register(host);
1993*4882a593Smuzhiyun 		if (ret)
1994*4882a593Smuzhiyun 			return ret;
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 		msm_host->registered = true;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 		/* If the panel driver has not been probed after host register,
1999*4882a593Smuzhiyun 		 * we should defer the host's probe.
2000*4882a593Smuzhiyun 		 * It makes sure panel is connected when fbcon detects
2001*4882a593Smuzhiyun 		 * connector status and gets the proper display mode to
2002*4882a593Smuzhiyun 		 * create framebuffer.
2003*4882a593Smuzhiyun 		 * Don't try to defer if there is nothing connected to the dsi
2004*4882a593Smuzhiyun 		 * output
2005*4882a593Smuzhiyun 		 */
2006*4882a593Smuzhiyun 		if (check_defer && msm_host->device_node) {
2007*4882a593Smuzhiyun 			if (IS_ERR(of_drm_find_panel(msm_host->device_node)))
2008*4882a593Smuzhiyun 				if (!of_drm_find_bridge(msm_host->device_node))
2009*4882a593Smuzhiyun 					return -EPROBE_DEFER;
2010*4882a593Smuzhiyun 		}
2011*4882a593Smuzhiyun 	}
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	return 0;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun 
msm_dsi_host_unregister(struct mipi_dsi_host * host)2016*4882a593Smuzhiyun void msm_dsi_host_unregister(struct mipi_dsi_host *host)
2017*4882a593Smuzhiyun {
2018*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	if (msm_host->registered) {
2021*4882a593Smuzhiyun 		mipi_dsi_host_unregister(host);
2022*4882a593Smuzhiyun 		host->dev = NULL;
2023*4882a593Smuzhiyun 		host->ops = NULL;
2024*4882a593Smuzhiyun 		msm_host->registered = false;
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun 
msm_dsi_host_xfer_prepare(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)2028*4882a593Smuzhiyun int msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host,
2029*4882a593Smuzhiyun 				const struct mipi_dsi_msg *msg)
2030*4882a593Smuzhiyun {
2031*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2032*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	/* TODO: make sure dsi_cmd_mdp is idle.
2035*4882a593Smuzhiyun 	 * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME
2036*4882a593Smuzhiyun 	 * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed.
2037*4882a593Smuzhiyun 	 * How to handle the old versions? Wait for mdp cmd done?
2038*4882a593Smuzhiyun 	 */
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	/*
2041*4882a593Smuzhiyun 	 * mdss interrupt is generated in mdp core clock domain
2042*4882a593Smuzhiyun 	 * mdp clock need to be enabled to receive dsi interrupt
2043*4882a593Smuzhiyun 	 */
2044*4882a593Smuzhiyun 	pm_runtime_get_sync(&msm_host->pdev->dev);
2045*4882a593Smuzhiyun 	cfg_hnd->ops->link_clk_set_rate(msm_host);
2046*4882a593Smuzhiyun 	cfg_hnd->ops->link_clk_enable(msm_host);
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 	/* TODO: vote for bus bandwidth */
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
2051*4882a593Smuzhiyun 		dsi_set_tx_power_mode(0, msm_host);
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun 	msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL);
2054*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CTRL,
2055*4882a593Smuzhiyun 		msm_host->dma_cmd_ctrl_restore |
2056*4882a593Smuzhiyun 		DSI_CTRL_CMD_MODE_EN |
2057*4882a593Smuzhiyun 		DSI_CTRL_ENABLE);
2058*4882a593Smuzhiyun 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1);
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	return 0;
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun 
msm_dsi_host_xfer_restore(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)2063*4882a593Smuzhiyun void msm_dsi_host_xfer_restore(struct mipi_dsi_host *host,
2064*4882a593Smuzhiyun 				const struct mipi_dsi_msg *msg)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2067*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0);
2070*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore);
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
2073*4882a593Smuzhiyun 		dsi_set_tx_power_mode(1, msm_host);
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	/* TODO: unvote for bus bandwidth */
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	cfg_hnd->ops->link_clk_disable(msm_host);
2078*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&msm_host->pdev->dev);
2079*4882a593Smuzhiyun }
2080*4882a593Smuzhiyun 
msm_dsi_host_cmd_tx(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)2081*4882a593Smuzhiyun int msm_dsi_host_cmd_tx(struct mipi_dsi_host *host,
2082*4882a593Smuzhiyun 				const struct mipi_dsi_msg *msg)
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	return dsi_cmds2buf_tx(msm_host, msg);
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun 
msm_dsi_host_cmd_rx(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)2089*4882a593Smuzhiyun int msm_dsi_host_cmd_rx(struct mipi_dsi_host *host,
2090*4882a593Smuzhiyun 				const struct mipi_dsi_msg *msg)
2091*4882a593Smuzhiyun {
2092*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2093*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2094*4882a593Smuzhiyun 	int data_byte, rx_byte, dlen, end;
2095*4882a593Smuzhiyun 	int short_response, diff, pkt_size, ret = 0;
2096*4882a593Smuzhiyun 	char cmd;
2097*4882a593Smuzhiyun 	int rlen = msg->rx_len;
2098*4882a593Smuzhiyun 	u8 *buf;
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	if (rlen <= 2) {
2101*4882a593Smuzhiyun 		short_response = 1;
2102*4882a593Smuzhiyun 		pkt_size = rlen;
2103*4882a593Smuzhiyun 		rx_byte = 4;
2104*4882a593Smuzhiyun 	} else {
2105*4882a593Smuzhiyun 		short_response = 0;
2106*4882a593Smuzhiyun 		data_byte = 10;	/* first read */
2107*4882a593Smuzhiyun 		if (rlen < data_byte)
2108*4882a593Smuzhiyun 			pkt_size = rlen;
2109*4882a593Smuzhiyun 		else
2110*4882a593Smuzhiyun 			pkt_size = data_byte;
2111*4882a593Smuzhiyun 		rx_byte = data_byte + 6; /* 4 header + 2 crc */
2112*4882a593Smuzhiyun 	}
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun 	buf = msm_host->rx_buf;
2115*4882a593Smuzhiyun 	end = 0;
2116*4882a593Smuzhiyun 	while (!end) {
2117*4882a593Smuzhiyun 		u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8};
2118*4882a593Smuzhiyun 		struct mipi_dsi_msg max_pkt_size_msg = {
2119*4882a593Smuzhiyun 			.channel = msg->channel,
2120*4882a593Smuzhiyun 			.type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
2121*4882a593Smuzhiyun 			.tx_len = 2,
2122*4882a593Smuzhiyun 			.tx_buf = tx,
2123*4882a593Smuzhiyun 		};
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 		DBG("rlen=%d pkt_size=%d rx_byte=%d",
2126*4882a593Smuzhiyun 			rlen, pkt_size, rx_byte);
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 		ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg);
2129*4882a593Smuzhiyun 		if (ret < 2) {
2130*4882a593Smuzhiyun 			pr_err("%s: Set max pkt size failed, %d\n",
2131*4882a593Smuzhiyun 				__func__, ret);
2132*4882a593Smuzhiyun 			return -EINVAL;
2133*4882a593Smuzhiyun 		}
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 		if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
2136*4882a593Smuzhiyun 			(cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) {
2137*4882a593Smuzhiyun 			/* Clear the RDBK_DATA registers */
2138*4882a593Smuzhiyun 			dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL,
2139*4882a593Smuzhiyun 					DSI_RDBK_DATA_CTRL_CLR);
2140*4882a593Smuzhiyun 			wmb(); /* make sure the RDBK registers are cleared */
2141*4882a593Smuzhiyun 			dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0);
2142*4882a593Smuzhiyun 			wmb(); /* release cleared status before transfer */
2143*4882a593Smuzhiyun 		}
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 		ret = dsi_cmds2buf_tx(msm_host, msg);
2146*4882a593Smuzhiyun 		if (ret < 0) {
2147*4882a593Smuzhiyun 			pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret);
2148*4882a593Smuzhiyun 			return ret;
2149*4882a593Smuzhiyun 		} else if (ret < msg->tx_len) {
2150*4882a593Smuzhiyun 			pr_err("%s: Read cmd Tx failed, too short: %d\n", __func__, ret);
2151*4882a593Smuzhiyun 			return -ECOMM;
2152*4882a593Smuzhiyun 		}
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 		/*
2155*4882a593Smuzhiyun 		 * once cmd_dma_done interrupt received,
2156*4882a593Smuzhiyun 		 * return data from client is ready and stored
2157*4882a593Smuzhiyun 		 * at RDBK_DATA register already
2158*4882a593Smuzhiyun 		 * since rx fifo is 16 bytes, dcs header is kept at first loop,
2159*4882a593Smuzhiyun 		 * after that dcs header lost during shift into registers
2160*4882a593Smuzhiyun 		 */
2161*4882a593Smuzhiyun 		dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size);
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 		if (dlen <= 0)
2164*4882a593Smuzhiyun 			return 0;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 		if (short_response)
2167*4882a593Smuzhiyun 			break;
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun 		if (rlen <= data_byte) {
2170*4882a593Smuzhiyun 			diff = data_byte - rlen;
2171*4882a593Smuzhiyun 			end = 1;
2172*4882a593Smuzhiyun 		} else {
2173*4882a593Smuzhiyun 			diff = 0;
2174*4882a593Smuzhiyun 			rlen -= data_byte;
2175*4882a593Smuzhiyun 		}
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 		if (!end) {
2178*4882a593Smuzhiyun 			dlen -= 2; /* 2 crc */
2179*4882a593Smuzhiyun 			dlen -= diff;
2180*4882a593Smuzhiyun 			buf += dlen;	/* next start position */
2181*4882a593Smuzhiyun 			data_byte = 14;	/* NOT first read */
2182*4882a593Smuzhiyun 			if (rlen < data_byte)
2183*4882a593Smuzhiyun 				pkt_size += rlen;
2184*4882a593Smuzhiyun 			else
2185*4882a593Smuzhiyun 				pkt_size += data_byte;
2186*4882a593Smuzhiyun 			DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff);
2187*4882a593Smuzhiyun 		}
2188*4882a593Smuzhiyun 	}
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	/*
2191*4882a593Smuzhiyun 	 * For single Long read, if the requested rlen < 10,
2192*4882a593Smuzhiyun 	 * we need to shift the start position of rx
2193*4882a593Smuzhiyun 	 * data buffer to skip the bytes which are not
2194*4882a593Smuzhiyun 	 * updated.
2195*4882a593Smuzhiyun 	 */
2196*4882a593Smuzhiyun 	if (pkt_size < 10 && !short_response)
2197*4882a593Smuzhiyun 		buf = msm_host->rx_buf + (10 - rlen);
2198*4882a593Smuzhiyun 	else
2199*4882a593Smuzhiyun 		buf = msm_host->rx_buf;
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun 	cmd = buf[0];
2202*4882a593Smuzhiyun 	switch (cmd) {
2203*4882a593Smuzhiyun 	case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
2204*4882a593Smuzhiyun 		pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__);
2205*4882a593Smuzhiyun 		ret = 0;
2206*4882a593Smuzhiyun 		break;
2207*4882a593Smuzhiyun 	case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
2208*4882a593Smuzhiyun 	case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
2209*4882a593Smuzhiyun 		ret = dsi_short_read1_resp(buf, msg);
2210*4882a593Smuzhiyun 		break;
2211*4882a593Smuzhiyun 	case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
2212*4882a593Smuzhiyun 	case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
2213*4882a593Smuzhiyun 		ret = dsi_short_read2_resp(buf, msg);
2214*4882a593Smuzhiyun 		break;
2215*4882a593Smuzhiyun 	case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
2216*4882a593Smuzhiyun 	case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
2217*4882a593Smuzhiyun 		ret = dsi_long_read_resp(buf, msg);
2218*4882a593Smuzhiyun 		break;
2219*4882a593Smuzhiyun 	default:
2220*4882a593Smuzhiyun 		pr_warn("%s:Invalid response cmd\n", __func__);
2221*4882a593Smuzhiyun 		ret = 0;
2222*4882a593Smuzhiyun 	}
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun 	return ret;
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun 
msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host * host,u32 dma_base,u32 len)2227*4882a593Smuzhiyun void msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 dma_base,
2228*4882a593Smuzhiyun 				  u32 len)
2229*4882a593Smuzhiyun {
2230*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_DMA_BASE, dma_base);
2233*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_DMA_LEN, len);
2234*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_TRIG_DMA, 1);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	/* Make sure trigger happens */
2237*4882a593Smuzhiyun 	wmb();
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun 
msm_dsi_host_set_src_pll(struct mipi_dsi_host * host,struct msm_dsi_pll * src_pll)2240*4882a593Smuzhiyun int msm_dsi_host_set_src_pll(struct mipi_dsi_host *host,
2241*4882a593Smuzhiyun 	struct msm_dsi_pll *src_pll)
2242*4882a593Smuzhiyun {
2243*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2244*4882a593Smuzhiyun 	struct clk *byte_clk_provider, *pixel_clk_provider;
2245*4882a593Smuzhiyun 	int ret;
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	ret = msm_dsi_pll_get_clk_provider(src_pll,
2248*4882a593Smuzhiyun 				&byte_clk_provider, &pixel_clk_provider);
2249*4882a593Smuzhiyun 	if (ret) {
2250*4882a593Smuzhiyun 		pr_info("%s: can't get provider from pll, don't set parent\n",
2251*4882a593Smuzhiyun 			__func__);
2252*4882a593Smuzhiyun 		return 0;
2253*4882a593Smuzhiyun 	}
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 	ret = clk_set_parent(msm_host->byte_clk_src, byte_clk_provider);
2256*4882a593Smuzhiyun 	if (ret) {
2257*4882a593Smuzhiyun 		pr_err("%s: can't set parent to byte_clk_src. ret=%d\n",
2258*4882a593Smuzhiyun 			__func__, ret);
2259*4882a593Smuzhiyun 		goto exit;
2260*4882a593Smuzhiyun 	}
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	ret = clk_set_parent(msm_host->pixel_clk_src, pixel_clk_provider);
2263*4882a593Smuzhiyun 	if (ret) {
2264*4882a593Smuzhiyun 		pr_err("%s: can't set parent to pixel_clk_src. ret=%d\n",
2265*4882a593Smuzhiyun 			__func__, ret);
2266*4882a593Smuzhiyun 		goto exit;
2267*4882a593Smuzhiyun 	}
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun 	if (msm_host->dsi_clk_src) {
2270*4882a593Smuzhiyun 		ret = clk_set_parent(msm_host->dsi_clk_src, pixel_clk_provider);
2271*4882a593Smuzhiyun 		if (ret) {
2272*4882a593Smuzhiyun 			pr_err("%s: can't set parent to dsi_clk_src. ret=%d\n",
2273*4882a593Smuzhiyun 				__func__, ret);
2274*4882a593Smuzhiyun 			goto exit;
2275*4882a593Smuzhiyun 		}
2276*4882a593Smuzhiyun 	}
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	if (msm_host->esc_clk_src) {
2279*4882a593Smuzhiyun 		ret = clk_set_parent(msm_host->esc_clk_src, byte_clk_provider);
2280*4882a593Smuzhiyun 		if (ret) {
2281*4882a593Smuzhiyun 			pr_err("%s: can't set parent to esc_clk_src. ret=%d\n",
2282*4882a593Smuzhiyun 				__func__, ret);
2283*4882a593Smuzhiyun 			goto exit;
2284*4882a593Smuzhiyun 		}
2285*4882a593Smuzhiyun 	}
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun exit:
2288*4882a593Smuzhiyun 	return ret;
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun 
msm_dsi_host_reset_phy(struct mipi_dsi_host * host)2291*4882a593Smuzhiyun void msm_dsi_host_reset_phy(struct mipi_dsi_host *host)
2292*4882a593Smuzhiyun {
2293*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 	DBG("");
2296*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET);
2297*4882a593Smuzhiyun 	/* Make sure fully reset */
2298*4882a593Smuzhiyun 	wmb();
2299*4882a593Smuzhiyun 	udelay(1000);
2300*4882a593Smuzhiyun 	dsi_write(msm_host, REG_DSI_PHY_RESET, 0);
2301*4882a593Smuzhiyun 	udelay(100);
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun 
msm_dsi_host_get_phy_clk_req(struct mipi_dsi_host * host,struct msm_dsi_phy_clk_request * clk_req,bool is_dual_dsi)2304*4882a593Smuzhiyun void msm_dsi_host_get_phy_clk_req(struct mipi_dsi_host *host,
2305*4882a593Smuzhiyun 			struct msm_dsi_phy_clk_request *clk_req,
2306*4882a593Smuzhiyun 			bool is_dual_dsi)
2307*4882a593Smuzhiyun {
2308*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2309*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2310*4882a593Smuzhiyun 	int ret;
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 	ret = cfg_hnd->ops->calc_clk_rate(msm_host, is_dual_dsi);
2313*4882a593Smuzhiyun 	if (ret) {
2314*4882a593Smuzhiyun 		pr_err("%s: unable to calc clk rate, %d\n", __func__, ret);
2315*4882a593Smuzhiyun 		return;
2316*4882a593Smuzhiyun 	}
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 	clk_req->bitclk_rate = msm_host->byte_clk_rate * 8;
2319*4882a593Smuzhiyun 	clk_req->escclk_rate = msm_host->esc_clk_rate;
2320*4882a593Smuzhiyun }
2321*4882a593Smuzhiyun 
msm_dsi_host_enable(struct mipi_dsi_host * host)2322*4882a593Smuzhiyun int msm_dsi_host_enable(struct mipi_dsi_host *host)
2323*4882a593Smuzhiyun {
2324*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 	dsi_op_mode_config(msm_host,
2327*4882a593Smuzhiyun 		!!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true);
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 	/* TODO: clock should be turned off for command mode,
2330*4882a593Smuzhiyun 	 * and only turned on before MDP START.
2331*4882a593Smuzhiyun 	 * This part of code should be enabled once mdp driver support it.
2332*4882a593Smuzhiyun 	 */
2333*4882a593Smuzhiyun 	/* if (msm_panel->mode == MSM_DSI_CMD_MODE) {
2334*4882a593Smuzhiyun 	 *	dsi_link_clk_disable(msm_host);
2335*4882a593Smuzhiyun 	 *	pm_runtime_put_autosuspend(&msm_host->pdev->dev);
2336*4882a593Smuzhiyun 	 * }
2337*4882a593Smuzhiyun 	 */
2338*4882a593Smuzhiyun 	msm_host->enabled = true;
2339*4882a593Smuzhiyun 	return 0;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun 
msm_dsi_host_disable(struct mipi_dsi_host * host)2342*4882a593Smuzhiyun int msm_dsi_host_disable(struct mipi_dsi_host *host)
2343*4882a593Smuzhiyun {
2344*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	msm_host->enabled = false;
2347*4882a593Smuzhiyun 	dsi_op_mode_config(msm_host,
2348*4882a593Smuzhiyun 		!!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false);
2349*4882a593Smuzhiyun 
2350*4882a593Smuzhiyun 	/* Since we have disabled INTF, the video engine won't stop so that
2351*4882a593Smuzhiyun 	 * the cmd engine will be blocked.
2352*4882a593Smuzhiyun 	 * Reset to disable video engine so that we can send off cmd.
2353*4882a593Smuzhiyun 	 */
2354*4882a593Smuzhiyun 	dsi_sw_reset(msm_host);
2355*4882a593Smuzhiyun 
2356*4882a593Smuzhiyun 	return 0;
2357*4882a593Smuzhiyun }
2358*4882a593Smuzhiyun 
msm_dsi_sfpb_config(struct msm_dsi_host * msm_host,bool enable)2359*4882a593Smuzhiyun static void msm_dsi_sfpb_config(struct msm_dsi_host *msm_host, bool enable)
2360*4882a593Smuzhiyun {
2361*4882a593Smuzhiyun 	enum sfpb_ahb_arb_master_port_en en;
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 	if (!msm_host->sfpb)
2364*4882a593Smuzhiyun 		return;
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 	en = enable ? SFPB_MASTER_PORT_ENABLE : SFPB_MASTER_PORT_DISABLE;
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	regmap_update_bits(msm_host->sfpb, REG_SFPB_GPREG,
2369*4882a593Smuzhiyun 			SFPB_GPREG_MASTER_PORT_EN__MASK,
2370*4882a593Smuzhiyun 			SFPB_GPREG_MASTER_PORT_EN(en));
2371*4882a593Smuzhiyun }
2372*4882a593Smuzhiyun 
msm_dsi_host_power_on(struct mipi_dsi_host * host,struct msm_dsi_phy_shared_timings * phy_shared_timings,bool is_dual_dsi)2373*4882a593Smuzhiyun int msm_dsi_host_power_on(struct mipi_dsi_host *host,
2374*4882a593Smuzhiyun 			struct msm_dsi_phy_shared_timings *phy_shared_timings,
2375*4882a593Smuzhiyun 			bool is_dual_dsi)
2376*4882a593Smuzhiyun {
2377*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2378*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2379*4882a593Smuzhiyun 	int ret = 0;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	mutex_lock(&msm_host->dev_mutex);
2382*4882a593Smuzhiyun 	if (msm_host->power_on) {
2383*4882a593Smuzhiyun 		DBG("dsi host already on");
2384*4882a593Smuzhiyun 		goto unlock_ret;
2385*4882a593Smuzhiyun 	}
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun 	msm_dsi_sfpb_config(msm_host, true);
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	ret = dsi_host_regulator_enable(msm_host);
2390*4882a593Smuzhiyun 	if (ret) {
2391*4882a593Smuzhiyun 		pr_err("%s:Failed to enable vregs.ret=%d\n",
2392*4882a593Smuzhiyun 			__func__, ret);
2393*4882a593Smuzhiyun 		goto unlock_ret;
2394*4882a593Smuzhiyun 	}
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	pm_runtime_get_sync(&msm_host->pdev->dev);
2397*4882a593Smuzhiyun 	ret = cfg_hnd->ops->link_clk_set_rate(msm_host);
2398*4882a593Smuzhiyun 	if (!ret)
2399*4882a593Smuzhiyun 		ret = cfg_hnd->ops->link_clk_enable(msm_host);
2400*4882a593Smuzhiyun 	if (ret) {
2401*4882a593Smuzhiyun 		pr_err("%s: failed to enable link clocks. ret=%d\n",
2402*4882a593Smuzhiyun 		       __func__, ret);
2403*4882a593Smuzhiyun 		goto fail_disable_reg;
2404*4882a593Smuzhiyun 	}
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 	ret = pinctrl_pm_select_default_state(&msm_host->pdev->dev);
2407*4882a593Smuzhiyun 	if (ret) {
2408*4882a593Smuzhiyun 		pr_err("%s: failed to set pinctrl default state, %d\n",
2409*4882a593Smuzhiyun 			__func__, ret);
2410*4882a593Smuzhiyun 		goto fail_disable_clk;
2411*4882a593Smuzhiyun 	}
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun 	dsi_timing_setup(msm_host, is_dual_dsi);
2414*4882a593Smuzhiyun 	dsi_sw_reset(msm_host);
2415*4882a593Smuzhiyun 	dsi_ctrl_config(msm_host, true, phy_shared_timings);
2416*4882a593Smuzhiyun 
2417*4882a593Smuzhiyun 	if (msm_host->disp_en_gpio)
2418*4882a593Smuzhiyun 		gpiod_set_value(msm_host->disp_en_gpio, 1);
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	msm_host->power_on = true;
2421*4882a593Smuzhiyun 	mutex_unlock(&msm_host->dev_mutex);
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	return 0;
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun fail_disable_clk:
2426*4882a593Smuzhiyun 	cfg_hnd->ops->link_clk_disable(msm_host);
2427*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&msm_host->pdev->dev);
2428*4882a593Smuzhiyun fail_disable_reg:
2429*4882a593Smuzhiyun 	dsi_host_regulator_disable(msm_host);
2430*4882a593Smuzhiyun unlock_ret:
2431*4882a593Smuzhiyun 	mutex_unlock(&msm_host->dev_mutex);
2432*4882a593Smuzhiyun 	return ret;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun 
msm_dsi_host_power_off(struct mipi_dsi_host * host)2435*4882a593Smuzhiyun int msm_dsi_host_power_off(struct mipi_dsi_host *host)
2436*4882a593Smuzhiyun {
2437*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2438*4882a593Smuzhiyun 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	mutex_lock(&msm_host->dev_mutex);
2441*4882a593Smuzhiyun 	if (!msm_host->power_on) {
2442*4882a593Smuzhiyun 		DBG("dsi host already off");
2443*4882a593Smuzhiyun 		goto unlock_ret;
2444*4882a593Smuzhiyun 	}
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 	dsi_ctrl_config(msm_host, false, NULL);
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 	if (msm_host->disp_en_gpio)
2449*4882a593Smuzhiyun 		gpiod_set_value(msm_host->disp_en_gpio, 0);
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(&msm_host->pdev->dev);
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	cfg_hnd->ops->link_clk_disable(msm_host);
2454*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(&msm_host->pdev->dev);
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	dsi_host_regulator_disable(msm_host);
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 	msm_dsi_sfpb_config(msm_host, false);
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	DBG("-");
2461*4882a593Smuzhiyun 
2462*4882a593Smuzhiyun 	msm_host->power_on = false;
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun unlock_ret:
2465*4882a593Smuzhiyun 	mutex_unlock(&msm_host->dev_mutex);
2466*4882a593Smuzhiyun 	return 0;
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun 
msm_dsi_host_set_display_mode(struct mipi_dsi_host * host,const struct drm_display_mode * mode)2469*4882a593Smuzhiyun int msm_dsi_host_set_display_mode(struct mipi_dsi_host *host,
2470*4882a593Smuzhiyun 				  const struct drm_display_mode *mode)
2471*4882a593Smuzhiyun {
2472*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	if (msm_host->mode) {
2475*4882a593Smuzhiyun 		drm_mode_destroy(msm_host->dev, msm_host->mode);
2476*4882a593Smuzhiyun 		msm_host->mode = NULL;
2477*4882a593Smuzhiyun 	}
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	msm_host->mode = drm_mode_duplicate(msm_host->dev, mode);
2480*4882a593Smuzhiyun 	if (!msm_host->mode) {
2481*4882a593Smuzhiyun 		pr_err("%s: cannot duplicate mode\n", __func__);
2482*4882a593Smuzhiyun 		return -ENOMEM;
2483*4882a593Smuzhiyun 	}
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 	return 0;
2486*4882a593Smuzhiyun }
2487*4882a593Smuzhiyun 
msm_dsi_host_get_panel(struct mipi_dsi_host * host)2488*4882a593Smuzhiyun struct drm_panel *msm_dsi_host_get_panel(struct mipi_dsi_host *host)
2489*4882a593Smuzhiyun {
2490*4882a593Smuzhiyun 	return of_drm_find_panel(to_msm_dsi_host(host)->device_node);
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun 
msm_dsi_host_get_mode_flags(struct mipi_dsi_host * host)2493*4882a593Smuzhiyun unsigned long msm_dsi_host_get_mode_flags(struct mipi_dsi_host *host)
2494*4882a593Smuzhiyun {
2495*4882a593Smuzhiyun 	return to_msm_dsi_host(host)->mode_flags;
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun 
msm_dsi_host_get_bridge(struct mipi_dsi_host * host)2498*4882a593Smuzhiyun struct drm_bridge *msm_dsi_host_get_bridge(struct mipi_dsi_host *host)
2499*4882a593Smuzhiyun {
2500*4882a593Smuzhiyun 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	return of_drm_find_bridge(msm_host->device_node);
2503*4882a593Smuzhiyun }
2504