1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include "dsi_cfg.h"
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun static const char * const dsi_v2_bus_clk_names[] = {
9*4882a593Smuzhiyun "core_mmss", "iface", "bus",
10*4882a593Smuzhiyun };
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun static const struct msm_dsi_config apq8064_dsi_cfg = {
13*4882a593Smuzhiyun .io_offset = 0,
14*4882a593Smuzhiyun .reg_cfg = {
15*4882a593Smuzhiyun .num = 3,
16*4882a593Smuzhiyun .regs = {
17*4882a593Smuzhiyun {"vdda", 100000, 100}, /* 1.2 V */
18*4882a593Smuzhiyun {"avdd", 10000, 100}, /* 3.0 V */
19*4882a593Smuzhiyun {"vddio", 100000, 100}, /* 1.8 V */
20*4882a593Smuzhiyun },
21*4882a593Smuzhiyun },
22*4882a593Smuzhiyun .bus_clk_names = dsi_v2_bus_clk_names,
23*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_v2_bus_clk_names),
24*4882a593Smuzhiyun .io_start = { 0x4700000, 0x5800000 },
25*4882a593Smuzhiyun .num_dsi = 2,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const char * const dsi_6g_bus_clk_names[] = {
29*4882a593Smuzhiyun "mdp_core", "iface", "bus", "core_mmss",
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const struct msm_dsi_config msm8974_apq8084_dsi_cfg = {
33*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
34*4882a593Smuzhiyun .reg_cfg = {
35*4882a593Smuzhiyun .num = 4,
36*4882a593Smuzhiyun .regs = {
37*4882a593Smuzhiyun {"gdsc", -1, -1},
38*4882a593Smuzhiyun {"vdd", 150000, 100}, /* 3.0 V */
39*4882a593Smuzhiyun {"vdda", 100000, 100}, /* 1.2 V */
40*4882a593Smuzhiyun {"vddio", 100000, 100}, /* 1.8 V */
41*4882a593Smuzhiyun },
42*4882a593Smuzhiyun },
43*4882a593Smuzhiyun .bus_clk_names = dsi_6g_bus_clk_names,
44*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_6g_bus_clk_names),
45*4882a593Smuzhiyun .io_start = { 0xfd922800, 0xfd922b00 },
46*4882a593Smuzhiyun .num_dsi = 2,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const char * const dsi_8916_bus_clk_names[] = {
50*4882a593Smuzhiyun "mdp_core", "iface", "bus",
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct msm_dsi_config msm8916_dsi_cfg = {
54*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
55*4882a593Smuzhiyun .reg_cfg = {
56*4882a593Smuzhiyun .num = 3,
57*4882a593Smuzhiyun .regs = {
58*4882a593Smuzhiyun {"gdsc", -1, -1},
59*4882a593Smuzhiyun {"vdda", 100000, 100}, /* 1.2 V */
60*4882a593Smuzhiyun {"vddio", 100000, 100}, /* 1.8 V */
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun },
63*4882a593Smuzhiyun .bus_clk_names = dsi_8916_bus_clk_names,
64*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_8916_bus_clk_names),
65*4882a593Smuzhiyun .io_start = { 0x1a98000 },
66*4882a593Smuzhiyun .num_dsi = 1,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const char * const dsi_8976_bus_clk_names[] = {
70*4882a593Smuzhiyun "mdp_core", "iface", "bus",
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static const struct msm_dsi_config msm8976_dsi_cfg = {
74*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
75*4882a593Smuzhiyun .reg_cfg = {
76*4882a593Smuzhiyun .num = 3,
77*4882a593Smuzhiyun .regs = {
78*4882a593Smuzhiyun {"gdsc", -1, -1},
79*4882a593Smuzhiyun {"vdda", 100000, 100}, /* 1.2 V */
80*4882a593Smuzhiyun {"vddio", 100000, 100}, /* 1.8 V */
81*4882a593Smuzhiyun },
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun .bus_clk_names = dsi_8976_bus_clk_names,
84*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_8976_bus_clk_names),
85*4882a593Smuzhiyun .io_start = { 0x1a94000, 0x1a96000 },
86*4882a593Smuzhiyun .num_dsi = 2,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun static const struct msm_dsi_config msm8994_dsi_cfg = {
90*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
91*4882a593Smuzhiyun .reg_cfg = {
92*4882a593Smuzhiyun .num = 7,
93*4882a593Smuzhiyun .regs = {
94*4882a593Smuzhiyun {"gdsc", -1, -1},
95*4882a593Smuzhiyun {"vdda", 100000, 100}, /* 1.25 V */
96*4882a593Smuzhiyun {"vddio", 100000, 100}, /* 1.8 V */
97*4882a593Smuzhiyun {"vcca", 10000, 100}, /* 1.0 V */
98*4882a593Smuzhiyun {"vdd", 100000, 100}, /* 1.8 V */
99*4882a593Smuzhiyun {"lab_reg", -1, -1},
100*4882a593Smuzhiyun {"ibb_reg", -1, -1},
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun .bus_clk_names = dsi_6g_bus_clk_names,
104*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_6g_bus_clk_names),
105*4882a593Smuzhiyun .io_start = { 0xfd998000, 0xfd9a0000 },
106*4882a593Smuzhiyun .num_dsi = 2,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * TODO: core_mmss_clk fails to enable for some reason, but things work fine
111*4882a593Smuzhiyun * without it too. Figure out why it doesn't enable and uncomment below
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun static const char * const dsi_8996_bus_clk_names[] = {
114*4882a593Smuzhiyun "mdp_core", "iface", "bus", /* "core_mmss", */
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static const struct msm_dsi_config msm8996_dsi_cfg = {
118*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
119*4882a593Smuzhiyun .reg_cfg = {
120*4882a593Smuzhiyun .num = 3,
121*4882a593Smuzhiyun .regs = {
122*4882a593Smuzhiyun {"vdda", 18160, 1 }, /* 1.25 V */
123*4882a593Smuzhiyun {"vcca", 17000, 32 }, /* 0.925 V */
124*4882a593Smuzhiyun {"vddio", 100000, 100 },/* 1.8 V */
125*4882a593Smuzhiyun },
126*4882a593Smuzhiyun },
127*4882a593Smuzhiyun .bus_clk_names = dsi_8996_bus_clk_names,
128*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_8996_bus_clk_names),
129*4882a593Smuzhiyun .io_start = { 0x994000, 0x996000 },
130*4882a593Smuzhiyun .num_dsi = 2,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static const char * const dsi_msm8998_bus_clk_names[] = {
134*4882a593Smuzhiyun "iface", "bus", "core",
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static const struct msm_dsi_config msm8998_dsi_cfg = {
138*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
139*4882a593Smuzhiyun .reg_cfg = {
140*4882a593Smuzhiyun .num = 2,
141*4882a593Smuzhiyun .regs = {
142*4882a593Smuzhiyun {"vdd", 367000, 16 }, /* 0.9 V */
143*4882a593Smuzhiyun {"vdda", 62800, 2 }, /* 1.2 V */
144*4882a593Smuzhiyun },
145*4882a593Smuzhiyun },
146*4882a593Smuzhiyun .bus_clk_names = dsi_msm8998_bus_clk_names,
147*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_msm8998_bus_clk_names),
148*4882a593Smuzhiyun .io_start = { 0xc994000, 0xc996000 },
149*4882a593Smuzhiyun .num_dsi = 2,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const char * const dsi_sdm660_bus_clk_names[] = {
153*4882a593Smuzhiyun "iface", "bus", "core", "core_mmss",
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static const struct msm_dsi_config sdm660_dsi_cfg = {
157*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
158*4882a593Smuzhiyun .reg_cfg = {
159*4882a593Smuzhiyun .num = 1,
160*4882a593Smuzhiyun .regs = {
161*4882a593Smuzhiyun {"vdda", 12560, 4 }, /* 1.2 V */
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun },
164*4882a593Smuzhiyun .bus_clk_names = dsi_sdm660_bus_clk_names,
165*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_sdm660_bus_clk_names),
166*4882a593Smuzhiyun .io_start = { 0xc994000, 0xc996000 },
167*4882a593Smuzhiyun .num_dsi = 2,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const char * const dsi_sdm845_bus_clk_names[] = {
171*4882a593Smuzhiyun "iface", "bus",
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const char * const dsi_sc7180_bus_clk_names[] = {
175*4882a593Smuzhiyun "iface", "bus",
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const struct msm_dsi_config sdm845_dsi_cfg = {
179*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
180*4882a593Smuzhiyun .reg_cfg = {
181*4882a593Smuzhiyun .num = 1,
182*4882a593Smuzhiyun .regs = {
183*4882a593Smuzhiyun {"vdda", 21800, 4 }, /* 1.2 V */
184*4882a593Smuzhiyun },
185*4882a593Smuzhiyun },
186*4882a593Smuzhiyun .bus_clk_names = dsi_sdm845_bus_clk_names,
187*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_sdm845_bus_clk_names),
188*4882a593Smuzhiyun .io_start = { 0xae94000, 0xae96000 },
189*4882a593Smuzhiyun .num_dsi = 2,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static const struct msm_dsi_config sc7180_dsi_cfg = {
193*4882a593Smuzhiyun .io_offset = DSI_6G_REG_SHIFT,
194*4882a593Smuzhiyun .reg_cfg = {
195*4882a593Smuzhiyun .num = 1,
196*4882a593Smuzhiyun .regs = {
197*4882a593Smuzhiyun {"vdda", 21800, 4 }, /* 1.2 V */
198*4882a593Smuzhiyun },
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun .bus_clk_names = dsi_sc7180_bus_clk_names,
201*4882a593Smuzhiyun .num_bus_clks = ARRAY_SIZE(dsi_sc7180_bus_clk_names),
202*4882a593Smuzhiyun .io_start = { 0xae94000 },
203*4882a593Smuzhiyun .num_dsi = 1,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const struct msm_dsi_host_cfg_ops msm_dsi_v2_host_ops = {
207*4882a593Smuzhiyun .link_clk_set_rate = dsi_link_clk_set_rate_v2,
208*4882a593Smuzhiyun .link_clk_enable = dsi_link_clk_enable_v2,
209*4882a593Smuzhiyun .link_clk_disable = dsi_link_clk_disable_v2,
210*4882a593Smuzhiyun .clk_init_ver = dsi_clk_init_v2,
211*4882a593Smuzhiyun .tx_buf_alloc = dsi_tx_buf_alloc_v2,
212*4882a593Smuzhiyun .tx_buf_get = dsi_tx_buf_get_v2,
213*4882a593Smuzhiyun .tx_buf_put = NULL,
214*4882a593Smuzhiyun .dma_base_get = dsi_dma_base_get_v2,
215*4882a593Smuzhiyun .calc_clk_rate = dsi_calc_clk_rate_v2,
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun static const struct msm_dsi_host_cfg_ops msm_dsi_6g_host_ops = {
219*4882a593Smuzhiyun .link_clk_set_rate = dsi_link_clk_set_rate_6g,
220*4882a593Smuzhiyun .link_clk_enable = dsi_link_clk_enable_6g,
221*4882a593Smuzhiyun .link_clk_disable = dsi_link_clk_disable_6g,
222*4882a593Smuzhiyun .clk_init_ver = NULL,
223*4882a593Smuzhiyun .tx_buf_alloc = dsi_tx_buf_alloc_6g,
224*4882a593Smuzhiyun .tx_buf_get = dsi_tx_buf_get_6g,
225*4882a593Smuzhiyun .tx_buf_put = dsi_tx_buf_put_6g,
226*4882a593Smuzhiyun .dma_base_get = dsi_dma_base_get_6g,
227*4882a593Smuzhiyun .calc_clk_rate = dsi_calc_clk_rate_6g,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const struct msm_dsi_host_cfg_ops msm_dsi_6g_v2_host_ops = {
231*4882a593Smuzhiyun .link_clk_set_rate = dsi_link_clk_set_rate_6g,
232*4882a593Smuzhiyun .link_clk_enable = dsi_link_clk_enable_6g,
233*4882a593Smuzhiyun .link_clk_disable = dsi_link_clk_disable_6g,
234*4882a593Smuzhiyun .clk_init_ver = dsi_clk_init_6g_v2,
235*4882a593Smuzhiyun .tx_buf_alloc = dsi_tx_buf_alloc_6g,
236*4882a593Smuzhiyun .tx_buf_get = dsi_tx_buf_get_6g,
237*4882a593Smuzhiyun .tx_buf_put = dsi_tx_buf_put_6g,
238*4882a593Smuzhiyun .dma_base_get = dsi_dma_base_get_6g,
239*4882a593Smuzhiyun .calc_clk_rate = dsi_calc_clk_rate_6g,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const struct msm_dsi_cfg_handler dsi_cfg_handlers[] = {
243*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_V2, MSM_DSI_V2_VER_MINOR_8064,
244*4882a593Smuzhiyun &apq8064_dsi_cfg, &msm_dsi_v2_host_ops},
245*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V1_0,
246*4882a593Smuzhiyun &msm8974_apq8084_dsi_cfg, &msm_dsi_6g_host_ops},
247*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V1_1,
248*4882a593Smuzhiyun &msm8974_apq8084_dsi_cfg, &msm_dsi_6g_host_ops},
249*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V1_1_1,
250*4882a593Smuzhiyun &msm8974_apq8084_dsi_cfg, &msm_dsi_6g_host_ops},
251*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V1_2,
252*4882a593Smuzhiyun &msm8974_apq8084_dsi_cfg, &msm_dsi_6g_host_ops},
253*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V1_3,
254*4882a593Smuzhiyun &msm8994_dsi_cfg, &msm_dsi_6g_host_ops},
255*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V1_3_1,
256*4882a593Smuzhiyun &msm8916_dsi_cfg, &msm_dsi_6g_host_ops},
257*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V1_4_1,
258*4882a593Smuzhiyun &msm8996_dsi_cfg, &msm_dsi_6g_host_ops},
259*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V1_4_2,
260*4882a593Smuzhiyun &msm8976_dsi_cfg, &msm_dsi_6g_host_ops},
261*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V2_1_0,
262*4882a593Smuzhiyun &sdm660_dsi_cfg, &msm_dsi_6g_v2_host_ops},
263*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V2_2_0,
264*4882a593Smuzhiyun &msm8998_dsi_cfg, &msm_dsi_6g_v2_host_ops},
265*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V2_2_1,
266*4882a593Smuzhiyun &sdm845_dsi_cfg, &msm_dsi_6g_v2_host_ops},
267*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V2_3_0,
268*4882a593Smuzhiyun &sdm845_dsi_cfg, &msm_dsi_6g_v2_host_ops},
269*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V2_4_0,
270*4882a593Smuzhiyun &sdm845_dsi_cfg, &msm_dsi_6g_v2_host_ops},
271*4882a593Smuzhiyun {MSM_DSI_VER_MAJOR_6G, MSM_DSI_6G_VER_MINOR_V2_4_1,
272*4882a593Smuzhiyun &sc7180_dsi_cfg, &msm_dsi_6g_v2_host_ops},
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
msm_dsi_cfg_get(u32 major,u32 minor)275*4882a593Smuzhiyun const struct msm_dsi_cfg_handler *msm_dsi_cfg_get(u32 major, u32 minor)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun const struct msm_dsi_cfg_handler *cfg_hnd = NULL;
278*4882a593Smuzhiyun int i;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun for (i = ARRAY_SIZE(dsi_cfg_handlers) - 1; i >= 0; i--) {
281*4882a593Smuzhiyun if ((dsi_cfg_handlers[i].major == major) &&
282*4882a593Smuzhiyun (dsi_cfg_handlers[i].minor == minor)) {
283*4882a593Smuzhiyun cfg_hnd = &dsi_cfg_handlers[i];
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return cfg_hnd;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291