xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/dp/dp_ctrl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2012-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #define pr_fmt(fmt)	"[drm-dp] %s: " fmt, __func__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/completion.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/phy/phy.h>
12*4882a593Smuzhiyun #include <linux/phy/phy-dp.h>
13*4882a593Smuzhiyun #include <drm/drm_fixed.h>
14*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
15*4882a593Smuzhiyun #include <drm/drm_print.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "dp_reg.h"
18*4882a593Smuzhiyun #include "dp_ctrl.h"
19*4882a593Smuzhiyun #include "dp_link.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define DP_KHZ_TO_HZ 1000
22*4882a593Smuzhiyun #define IDLE_PATTERN_COMPLETION_TIMEOUT_JIFFIES	(30 * HZ / 1000) /* 30 ms */
23*4882a593Smuzhiyun #define WAIT_FOR_VIDEO_READY_TIMEOUT_JIFFIES (HZ / 2)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DP_CTRL_INTR_READY_FOR_VIDEO     BIT(0)
26*4882a593Smuzhiyun #define DP_CTRL_INTR_IDLE_PATTERN_SENT  BIT(3)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define MR_LINK_TRAINING1  0x8
29*4882a593Smuzhiyun #define MR_LINK_SYMBOL_ERM 0x80
30*4882a593Smuzhiyun #define MR_LINK_PRBS7 0x100
31*4882a593Smuzhiyun #define MR_LINK_CUSTOM80 0x200
32*4882a593Smuzhiyun #define MR_LINK_TRAINING4  0x40
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun enum {
35*4882a593Smuzhiyun 	DP_TRAINING_NONE,
36*4882a593Smuzhiyun 	DP_TRAINING_1,
37*4882a593Smuzhiyun 	DP_TRAINING_2,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct dp_tu_calc_input {
41*4882a593Smuzhiyun 	u64 lclk;        /* 162, 270, 540 and 810 */
42*4882a593Smuzhiyun 	u64 pclk_khz;    /* in KHz */
43*4882a593Smuzhiyun 	u64 hactive;     /* active h-width */
44*4882a593Smuzhiyun 	u64 hporch;      /* bp + fp + pulse */
45*4882a593Smuzhiyun 	int nlanes;      /* no.of.lanes */
46*4882a593Smuzhiyun 	int bpp;         /* bits */
47*4882a593Smuzhiyun 	int pixel_enc;   /* 444, 420, 422 */
48*4882a593Smuzhiyun 	int dsc_en;     /* dsc on/off */
49*4882a593Smuzhiyun 	int async_en;   /* async mode */
50*4882a593Smuzhiyun 	int fec_en;     /* fec */
51*4882a593Smuzhiyun 	int compress_ratio; /* 2:1 = 200, 3:1 = 300, 3.75:1 = 375 */
52*4882a593Smuzhiyun 	int num_of_dsc_slices; /* number of slices per line */
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct dp_vc_tu_mapping_table {
56*4882a593Smuzhiyun 	u32 vic;
57*4882a593Smuzhiyun 	u8 lanes;
58*4882a593Smuzhiyun 	u8 lrate; /* DP_LINK_RATE -> 162(6), 270(10), 540(20), 810 (30) */
59*4882a593Smuzhiyun 	u8 bpp;
60*4882a593Smuzhiyun 	u8 valid_boundary_link;
61*4882a593Smuzhiyun 	u16 delay_start_link;
62*4882a593Smuzhiyun 	bool boundary_moderation_en;
63*4882a593Smuzhiyun 	u8 valid_lower_boundary_link;
64*4882a593Smuzhiyun 	u8 upper_boundary_count;
65*4882a593Smuzhiyun 	u8 lower_boundary_count;
66*4882a593Smuzhiyun 	u8 tu_size_minus1;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun struct dp_ctrl_private {
70*4882a593Smuzhiyun 	struct dp_ctrl dp_ctrl;
71*4882a593Smuzhiyun 	struct device *dev;
72*4882a593Smuzhiyun 	struct drm_dp_aux *aux;
73*4882a593Smuzhiyun 	struct dp_panel *panel;
74*4882a593Smuzhiyun 	struct dp_link *link;
75*4882a593Smuzhiyun 	struct dp_power *power;
76*4882a593Smuzhiyun 	struct dp_parser *parser;
77*4882a593Smuzhiyun 	struct dp_catalog *catalog;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	struct completion idle_comp;
80*4882a593Smuzhiyun 	struct completion video_comp;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct dp_cr_status {
84*4882a593Smuzhiyun 	u8 lane_0_1;
85*4882a593Smuzhiyun 	u8 lane_2_3;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define DP_LANE0_1_CR_DONE	0x11
89*4882a593Smuzhiyun 
dp_aux_link_configure(struct drm_dp_aux * aux,struct dp_link_info * link)90*4882a593Smuzhiyun static int dp_aux_link_configure(struct drm_dp_aux *aux,
91*4882a593Smuzhiyun 					struct dp_link_info *link)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	u8 values[2];
94*4882a593Smuzhiyun 	int err;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	values[0] = drm_dp_link_rate_to_bw_code(link->rate);
97*4882a593Smuzhiyun 	values[1] = link->num_lanes;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
100*4882a593Smuzhiyun 		values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
103*4882a593Smuzhiyun 	if (err < 0)
104*4882a593Smuzhiyun 		return err;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
dp_ctrl_push_idle(struct dp_ctrl * dp_ctrl)109*4882a593Smuzhiyun void dp_ctrl_push_idle(struct dp_ctrl *dp_ctrl)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	reinit_completion(&ctrl->idle_comp);
116*4882a593Smuzhiyun 	dp_catalog_ctrl_state_ctrl(ctrl->catalog, DP_STATE_CTRL_PUSH_IDLE);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&ctrl->idle_comp,
119*4882a593Smuzhiyun 			IDLE_PATTERN_COMPLETION_TIMEOUT_JIFFIES))
120*4882a593Smuzhiyun 		pr_warn("PUSH_IDLE pattern timedout\n");
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	pr_debug("mainlink off done\n");
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
dp_ctrl_config_ctrl(struct dp_ctrl_private * ctrl)125*4882a593Smuzhiyun static void dp_ctrl_config_ctrl(struct dp_ctrl_private *ctrl)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	u32 config = 0, tbd;
128*4882a593Smuzhiyun 	u8 *dpcd = ctrl->panel->dpcd;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Default-> LSCLK DIV: 1/4 LCLK  */
131*4882a593Smuzhiyun 	config |= (2 << DP_CONFIGURATION_CTRL_LSCLK_DIV_SHIFT);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Scrambler reset enable */
134*4882a593Smuzhiyun 	if (dpcd[DP_EDP_CONFIGURATION_CAP] & DP_ALTERNATE_SCRAMBLER_RESET_CAP)
135*4882a593Smuzhiyun 		config |= DP_CONFIGURATION_CTRL_ASSR;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	tbd = dp_link_get_test_bits_depth(ctrl->link,
138*4882a593Smuzhiyun 			ctrl->panel->dp_mode.bpp);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (tbd == DP_TEST_BIT_DEPTH_UNKNOWN) {
141*4882a593Smuzhiyun 		pr_debug("BIT_DEPTH not set. Configure default\n");
142*4882a593Smuzhiyun 		tbd = DP_TEST_BIT_DEPTH_8;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	config |= tbd << DP_CONFIGURATION_CTRL_BPC_SHIFT;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* Num of Lanes */
148*4882a593Smuzhiyun 	config |= ((ctrl->link->link_params.num_lanes - 1)
149*4882a593Smuzhiyun 			<< DP_CONFIGURATION_CTRL_NUM_OF_LANES_SHIFT);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (drm_dp_enhanced_frame_cap(dpcd))
152*4882a593Smuzhiyun 		config |= DP_CONFIGURATION_CTRL_ENHANCED_FRAMING;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	config |= DP_CONFIGURATION_CTRL_P_INTERLACED; /* progressive video */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* sync clock & static Mvid */
157*4882a593Smuzhiyun 	config |= DP_CONFIGURATION_CTRL_STATIC_DYNAMIC_CN;
158*4882a593Smuzhiyun 	config |= DP_CONFIGURATION_CTRL_SYNC_ASYNC_CLK;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	dp_catalog_ctrl_config_ctrl(ctrl->catalog, config);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
dp_ctrl_configure_source_params(struct dp_ctrl_private * ctrl)163*4882a593Smuzhiyun static void dp_ctrl_configure_source_params(struct dp_ctrl_private *ctrl)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	u32 cc, tb;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	dp_catalog_ctrl_lane_mapping(ctrl->catalog);
168*4882a593Smuzhiyun 	dp_catalog_ctrl_mainlink_ctrl(ctrl->catalog, true);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	dp_ctrl_config_ctrl(ctrl);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	tb = dp_link_get_test_bits_depth(ctrl->link,
173*4882a593Smuzhiyun 		ctrl->panel->dp_mode.bpp);
174*4882a593Smuzhiyun 	cc = dp_link_get_colorimetry_config(ctrl->link);
175*4882a593Smuzhiyun 	dp_catalog_ctrl_config_misc(ctrl->catalog, cc, tb);
176*4882a593Smuzhiyun 	dp_panel_timing_cfg(ctrl->panel);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun  * The structure and few functions present below are IP/Hardware
181*4882a593Smuzhiyun  * specific implementation. Most of the implementation will not
182*4882a593Smuzhiyun  * have coding comments
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun struct tu_algo_data {
185*4882a593Smuzhiyun 	s64 lclk_fp;
186*4882a593Smuzhiyun 	s64 pclk_fp;
187*4882a593Smuzhiyun 	s64 lwidth;
188*4882a593Smuzhiyun 	s64 lwidth_fp;
189*4882a593Smuzhiyun 	s64 hbp_relative_to_pclk;
190*4882a593Smuzhiyun 	s64 hbp_relative_to_pclk_fp;
191*4882a593Smuzhiyun 	int nlanes;
192*4882a593Smuzhiyun 	int bpp;
193*4882a593Smuzhiyun 	int pixelEnc;
194*4882a593Smuzhiyun 	int dsc_en;
195*4882a593Smuzhiyun 	int async_en;
196*4882a593Smuzhiyun 	int bpc;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	uint delay_start_link_extra_pixclk;
199*4882a593Smuzhiyun 	int extra_buffer_margin;
200*4882a593Smuzhiyun 	s64 ratio_fp;
201*4882a593Smuzhiyun 	s64 original_ratio_fp;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	s64 err_fp;
204*4882a593Smuzhiyun 	s64 n_err_fp;
205*4882a593Smuzhiyun 	s64 n_n_err_fp;
206*4882a593Smuzhiyun 	int tu_size;
207*4882a593Smuzhiyun 	int tu_size_desired;
208*4882a593Smuzhiyun 	int tu_size_minus1;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	int valid_boundary_link;
211*4882a593Smuzhiyun 	s64 resulting_valid_fp;
212*4882a593Smuzhiyun 	s64 total_valid_fp;
213*4882a593Smuzhiyun 	s64 effective_valid_fp;
214*4882a593Smuzhiyun 	s64 effective_valid_recorded_fp;
215*4882a593Smuzhiyun 	int n_tus;
216*4882a593Smuzhiyun 	int n_tus_per_lane;
217*4882a593Smuzhiyun 	int paired_tus;
218*4882a593Smuzhiyun 	int remainder_tus;
219*4882a593Smuzhiyun 	int remainder_tus_upper;
220*4882a593Smuzhiyun 	int remainder_tus_lower;
221*4882a593Smuzhiyun 	int extra_bytes;
222*4882a593Smuzhiyun 	int filler_size;
223*4882a593Smuzhiyun 	int delay_start_link;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	int extra_pclk_cycles;
226*4882a593Smuzhiyun 	int extra_pclk_cycles_in_link_clk;
227*4882a593Smuzhiyun 	s64 ratio_by_tu_fp;
228*4882a593Smuzhiyun 	s64 average_valid2_fp;
229*4882a593Smuzhiyun 	int new_valid_boundary_link;
230*4882a593Smuzhiyun 	int remainder_symbols_exist;
231*4882a593Smuzhiyun 	int n_symbols;
232*4882a593Smuzhiyun 	s64 n_remainder_symbols_per_lane_fp;
233*4882a593Smuzhiyun 	s64 last_partial_tu_fp;
234*4882a593Smuzhiyun 	s64 TU_ratio_err_fp;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	int n_tus_incl_last_incomplete_tu;
237*4882a593Smuzhiyun 	int extra_pclk_cycles_tmp;
238*4882a593Smuzhiyun 	int extra_pclk_cycles_in_link_clk_tmp;
239*4882a593Smuzhiyun 	int extra_required_bytes_new_tmp;
240*4882a593Smuzhiyun 	int filler_size_tmp;
241*4882a593Smuzhiyun 	int lower_filler_size_tmp;
242*4882a593Smuzhiyun 	int delay_start_link_tmp;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	bool boundary_moderation_en;
245*4882a593Smuzhiyun 	int boundary_mod_lower_err;
246*4882a593Smuzhiyun 	int upper_boundary_count;
247*4882a593Smuzhiyun 	int lower_boundary_count;
248*4882a593Smuzhiyun 	int i_upper_boundary_count;
249*4882a593Smuzhiyun 	int i_lower_boundary_count;
250*4882a593Smuzhiyun 	int valid_lower_boundary_link;
251*4882a593Smuzhiyun 	int even_distribution_BF;
252*4882a593Smuzhiyun 	int even_distribution_legacy;
253*4882a593Smuzhiyun 	int even_distribution;
254*4882a593Smuzhiyun 	int min_hblank_violated;
255*4882a593Smuzhiyun 	s64 delay_start_time_fp;
256*4882a593Smuzhiyun 	s64 hbp_time_fp;
257*4882a593Smuzhiyun 	s64 hactive_time_fp;
258*4882a593Smuzhiyun 	s64 diff_abs_fp;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	s64 ratio;
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
_tu_param_compare(s64 a,s64 b)263*4882a593Smuzhiyun static int _tu_param_compare(s64 a, s64 b)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	u32 a_sign;
266*4882a593Smuzhiyun 	u32 b_sign;
267*4882a593Smuzhiyun 	s64 a_temp, b_temp, minus_1;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (a == b)
270*4882a593Smuzhiyun 		return 0;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	minus_1 = drm_fixp_from_fraction(-1, 1);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	a_sign = (a >> 32) & 0x80000000 ? 1 : 0;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	b_sign = (b >> 32) & 0x80000000 ? 1 : 0;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (a_sign > b_sign)
279*4882a593Smuzhiyun 		return 2;
280*4882a593Smuzhiyun 	else if (b_sign > a_sign)
281*4882a593Smuzhiyun 		return 1;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (!a_sign && !b_sign) { /* positive */
284*4882a593Smuzhiyun 		if (a > b)
285*4882a593Smuzhiyun 			return 1;
286*4882a593Smuzhiyun 		else
287*4882a593Smuzhiyun 			return 2;
288*4882a593Smuzhiyun 	} else { /* negative */
289*4882a593Smuzhiyun 		a_temp = drm_fixp_mul(a, minus_1);
290*4882a593Smuzhiyun 		b_temp = drm_fixp_mul(b, minus_1);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		if (a_temp > b_temp)
293*4882a593Smuzhiyun 			return 2;
294*4882a593Smuzhiyun 		else
295*4882a593Smuzhiyun 			return 1;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
dp_panel_update_tu_timings(struct dp_tu_calc_input * in,struct tu_algo_data * tu)299*4882a593Smuzhiyun static void dp_panel_update_tu_timings(struct dp_tu_calc_input *in,
300*4882a593Smuzhiyun 					struct tu_algo_data *tu)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	int nlanes = in->nlanes;
303*4882a593Smuzhiyun 	int dsc_num_slices = in->num_of_dsc_slices;
304*4882a593Smuzhiyun 	int dsc_num_bytes  = 0;
305*4882a593Smuzhiyun 	int numerator;
306*4882a593Smuzhiyun 	s64 pclk_dsc_fp;
307*4882a593Smuzhiyun 	s64 dwidth_dsc_fp;
308*4882a593Smuzhiyun 	s64 hbp_dsc_fp;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	int tot_num_eoc_symbols = 0;
311*4882a593Smuzhiyun 	int tot_num_hor_bytes   = 0;
312*4882a593Smuzhiyun 	int tot_num_dummy_bytes = 0;
313*4882a593Smuzhiyun 	int dwidth_dsc_bytes    = 0;
314*4882a593Smuzhiyun 	int  eoc_bytes           = 0;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	s64 temp1_fp, temp2_fp, temp3_fp;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	tu->lclk_fp              = drm_fixp_from_fraction(in->lclk, 1);
319*4882a593Smuzhiyun 	tu->pclk_fp              = drm_fixp_from_fraction(in->pclk_khz, 1000);
320*4882a593Smuzhiyun 	tu->lwidth               = in->hactive;
321*4882a593Smuzhiyun 	tu->hbp_relative_to_pclk = in->hporch;
322*4882a593Smuzhiyun 	tu->nlanes               = in->nlanes;
323*4882a593Smuzhiyun 	tu->bpp                  = in->bpp;
324*4882a593Smuzhiyun 	tu->pixelEnc             = in->pixel_enc;
325*4882a593Smuzhiyun 	tu->dsc_en               = in->dsc_en;
326*4882a593Smuzhiyun 	tu->async_en             = in->async_en;
327*4882a593Smuzhiyun 	tu->lwidth_fp            = drm_fixp_from_fraction(in->hactive, 1);
328*4882a593Smuzhiyun 	tu->hbp_relative_to_pclk_fp = drm_fixp_from_fraction(in->hporch, 1);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (tu->pixelEnc == 420) {
331*4882a593Smuzhiyun 		temp1_fp = drm_fixp_from_fraction(2, 1);
332*4882a593Smuzhiyun 		tu->pclk_fp = drm_fixp_div(tu->pclk_fp, temp1_fp);
333*4882a593Smuzhiyun 		tu->lwidth_fp = drm_fixp_div(tu->lwidth_fp, temp1_fp);
334*4882a593Smuzhiyun 		tu->hbp_relative_to_pclk_fp =
335*4882a593Smuzhiyun 				drm_fixp_div(tu->hbp_relative_to_pclk_fp, 2);
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (tu->pixelEnc == 422) {
339*4882a593Smuzhiyun 		switch (tu->bpp) {
340*4882a593Smuzhiyun 		case 24:
341*4882a593Smuzhiyun 			tu->bpp = 16;
342*4882a593Smuzhiyun 			tu->bpc = 8;
343*4882a593Smuzhiyun 			break;
344*4882a593Smuzhiyun 		case 30:
345*4882a593Smuzhiyun 			tu->bpp = 20;
346*4882a593Smuzhiyun 			tu->bpc = 10;
347*4882a593Smuzhiyun 			break;
348*4882a593Smuzhiyun 		default:
349*4882a593Smuzhiyun 			tu->bpp = 16;
350*4882a593Smuzhiyun 			tu->bpc = 8;
351*4882a593Smuzhiyun 			break;
352*4882a593Smuzhiyun 		}
353*4882a593Smuzhiyun 	} else {
354*4882a593Smuzhiyun 		tu->bpc = tu->bpp/3;
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	if (!in->dsc_en)
358*4882a593Smuzhiyun 		goto fec_check;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(in->compress_ratio, 100);
361*4882a593Smuzhiyun 	temp2_fp = drm_fixp_from_fraction(in->bpp, 1);
362*4882a593Smuzhiyun 	temp3_fp = drm_fixp_div(temp2_fp, temp1_fp);
363*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu->lwidth_fp, temp3_fp);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(8, 1);
366*4882a593Smuzhiyun 	temp3_fp = drm_fixp_div(temp2_fp, temp1_fp);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	numerator = drm_fixp2int(temp3_fp);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	dsc_num_bytes  = numerator / dsc_num_slices;
371*4882a593Smuzhiyun 	eoc_bytes           = dsc_num_bytes % nlanes;
372*4882a593Smuzhiyun 	tot_num_eoc_symbols = nlanes * dsc_num_slices;
373*4882a593Smuzhiyun 	tot_num_hor_bytes   = dsc_num_bytes * dsc_num_slices;
374*4882a593Smuzhiyun 	tot_num_dummy_bytes = (nlanes - eoc_bytes) * dsc_num_slices;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (dsc_num_bytes == 0)
377*4882a593Smuzhiyun 		pr_info("incorrect no of bytes per slice=%d\n", dsc_num_bytes);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	dwidth_dsc_bytes = (tot_num_hor_bytes +
380*4882a593Smuzhiyun 				tot_num_eoc_symbols +
381*4882a593Smuzhiyun 				(eoc_bytes == 0 ? 0 : tot_num_dummy_bytes));
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	dwidth_dsc_fp = drm_fixp_from_fraction(dwidth_dsc_bytes, 3);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu->pclk_fp, dwidth_dsc_fp);
386*4882a593Smuzhiyun 	temp1_fp = drm_fixp_div(temp2_fp, tu->lwidth_fp);
387*4882a593Smuzhiyun 	pclk_dsc_fp = temp1_fp;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	temp1_fp = drm_fixp_div(pclk_dsc_fp, tu->pclk_fp);
390*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu->hbp_relative_to_pclk_fp, temp1_fp);
391*4882a593Smuzhiyun 	hbp_dsc_fp = temp2_fp;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* output */
394*4882a593Smuzhiyun 	tu->pclk_fp = pclk_dsc_fp;
395*4882a593Smuzhiyun 	tu->lwidth_fp = dwidth_dsc_fp;
396*4882a593Smuzhiyun 	tu->hbp_relative_to_pclk_fp = hbp_dsc_fp;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun fec_check:
399*4882a593Smuzhiyun 	if (in->fec_en) {
400*4882a593Smuzhiyun 		temp1_fp = drm_fixp_from_fraction(976, 1000); /* 0.976 */
401*4882a593Smuzhiyun 		tu->lclk_fp = drm_fixp_mul(tu->lclk_fp, temp1_fp);
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
_tu_valid_boundary_calc(struct tu_algo_data * tu)405*4882a593Smuzhiyun static void _tu_valid_boundary_calc(struct tu_algo_data *tu)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	s64 temp1_fp, temp2_fp, temp, temp1, temp2;
408*4882a593Smuzhiyun 	int compare_result_1, compare_result_2, compare_result_3;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->tu_size, 1);
411*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu->ratio_fp, temp1_fp);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	tu->new_valid_boundary_link = drm_fixp2int_ceil(temp2_fp);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	temp = (tu->i_upper_boundary_count *
416*4882a593Smuzhiyun 				tu->new_valid_boundary_link +
417*4882a593Smuzhiyun 				tu->i_lower_boundary_count *
418*4882a593Smuzhiyun 				(tu->new_valid_boundary_link-1));
419*4882a593Smuzhiyun 	tu->average_valid2_fp = drm_fixp_from_fraction(temp,
420*4882a593Smuzhiyun 					(tu->i_upper_boundary_count +
421*4882a593Smuzhiyun 					tu->i_lower_boundary_count));
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->bpp, 8);
424*4882a593Smuzhiyun 	temp2_fp = tu->lwidth_fp;
425*4882a593Smuzhiyun 	temp1_fp = drm_fixp_mul(temp2_fp, temp1_fp);
426*4882a593Smuzhiyun 	temp2_fp = drm_fixp_div(temp1_fp, tu->average_valid2_fp);
427*4882a593Smuzhiyun 	tu->n_tus = drm_fixp2int(temp2_fp);
428*4882a593Smuzhiyun 	if ((temp2_fp & 0xFFFFFFFF) > 0xFFFFF000)
429*4882a593Smuzhiyun 		tu->n_tus += 1;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->n_tus, 1);
432*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(temp1_fp, tu->average_valid2_fp);
433*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->n_symbols, 1);
434*4882a593Smuzhiyun 	temp2_fp = temp1_fp - temp2_fp;
435*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->nlanes, 1);
436*4882a593Smuzhiyun 	temp2_fp = drm_fixp_div(temp2_fp, temp1_fp);
437*4882a593Smuzhiyun 	tu->n_remainder_symbols_per_lane_fp = temp2_fp;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->tu_size, 1);
440*4882a593Smuzhiyun 	tu->last_partial_tu_fp =
441*4882a593Smuzhiyun 			drm_fixp_div(tu->n_remainder_symbols_per_lane_fp,
442*4882a593Smuzhiyun 					temp1_fp);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (tu->n_remainder_symbols_per_lane_fp != 0)
445*4882a593Smuzhiyun 		tu->remainder_symbols_exist = 1;
446*4882a593Smuzhiyun 	else
447*4882a593Smuzhiyun 		tu->remainder_symbols_exist = 0;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->n_tus, tu->nlanes);
450*4882a593Smuzhiyun 	tu->n_tus_per_lane = drm_fixp2int(temp1_fp);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	tu->paired_tus = (int)((tu->n_tus_per_lane) /
453*4882a593Smuzhiyun 					(tu->i_upper_boundary_count +
454*4882a593Smuzhiyun 					 tu->i_lower_boundary_count));
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	tu->remainder_tus = tu->n_tus_per_lane - tu->paired_tus *
457*4882a593Smuzhiyun 						(tu->i_upper_boundary_count +
458*4882a593Smuzhiyun 						tu->i_lower_boundary_count);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if ((tu->remainder_tus - tu->i_upper_boundary_count) > 0) {
461*4882a593Smuzhiyun 		tu->remainder_tus_upper = tu->i_upper_boundary_count;
462*4882a593Smuzhiyun 		tu->remainder_tus_lower = tu->remainder_tus -
463*4882a593Smuzhiyun 						tu->i_upper_boundary_count;
464*4882a593Smuzhiyun 	} else {
465*4882a593Smuzhiyun 		tu->remainder_tus_upper = tu->remainder_tus;
466*4882a593Smuzhiyun 		tu->remainder_tus_lower = 0;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	temp = tu->paired_tus * (tu->i_upper_boundary_count *
470*4882a593Smuzhiyun 				tu->new_valid_boundary_link +
471*4882a593Smuzhiyun 				tu->i_lower_boundary_count *
472*4882a593Smuzhiyun 				(tu->new_valid_boundary_link - 1)) +
473*4882a593Smuzhiyun 				(tu->remainder_tus_upper *
474*4882a593Smuzhiyun 				 tu->new_valid_boundary_link) +
475*4882a593Smuzhiyun 				(tu->remainder_tus_lower *
476*4882a593Smuzhiyun 				(tu->new_valid_boundary_link - 1));
477*4882a593Smuzhiyun 	tu->total_valid_fp = drm_fixp_from_fraction(temp, 1);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (tu->remainder_symbols_exist) {
480*4882a593Smuzhiyun 		temp1_fp = tu->total_valid_fp +
481*4882a593Smuzhiyun 				tu->n_remainder_symbols_per_lane_fp;
482*4882a593Smuzhiyun 		temp2_fp = drm_fixp_from_fraction(tu->n_tus_per_lane, 1);
483*4882a593Smuzhiyun 		temp2_fp = temp2_fp + tu->last_partial_tu_fp;
484*4882a593Smuzhiyun 		temp1_fp = drm_fixp_div(temp1_fp, temp2_fp);
485*4882a593Smuzhiyun 	} else {
486*4882a593Smuzhiyun 		temp2_fp = drm_fixp_from_fraction(tu->n_tus_per_lane, 1);
487*4882a593Smuzhiyun 		temp1_fp = drm_fixp_div(tu->total_valid_fp, temp2_fp);
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 	tu->effective_valid_fp = temp1_fp;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->tu_size, 1);
492*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu->ratio_fp, temp1_fp);
493*4882a593Smuzhiyun 	tu->n_n_err_fp = tu->effective_valid_fp - temp2_fp;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->tu_size, 1);
496*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu->ratio_fp, temp1_fp);
497*4882a593Smuzhiyun 	tu->n_err_fp = tu->average_valid2_fp - temp2_fp;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	tu->even_distribution = tu->n_tus % tu->nlanes == 0 ? 1 : 0;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->bpp, 8);
502*4882a593Smuzhiyun 	temp2_fp = tu->lwidth_fp;
503*4882a593Smuzhiyun 	temp1_fp = drm_fixp_mul(temp2_fp, temp1_fp);
504*4882a593Smuzhiyun 	temp2_fp = drm_fixp_div(temp1_fp, tu->average_valid2_fp);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	if (temp2_fp)
507*4882a593Smuzhiyun 		tu->n_tus_incl_last_incomplete_tu = drm_fixp2int_ceil(temp2_fp);
508*4882a593Smuzhiyun 	else
509*4882a593Smuzhiyun 		tu->n_tus_incl_last_incomplete_tu = 0;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	temp1 = 0;
512*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->tu_size, 1);
513*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu->original_ratio_fp, temp1_fp);
514*4882a593Smuzhiyun 	temp1_fp = tu->average_valid2_fp - temp2_fp;
515*4882a593Smuzhiyun 	temp2_fp = drm_fixp_from_fraction(tu->n_tus_incl_last_incomplete_tu, 1);
516*4882a593Smuzhiyun 	temp1_fp = drm_fixp_mul(temp2_fp, temp1_fp);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	if (temp1_fp)
519*4882a593Smuzhiyun 		temp1 = drm_fixp2int_ceil(temp1_fp);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	temp = tu->i_upper_boundary_count * tu->nlanes;
522*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->tu_size, 1);
523*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu->original_ratio_fp, temp1_fp);
524*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->new_valid_boundary_link, 1);
525*4882a593Smuzhiyun 	temp2_fp = temp1_fp - temp2_fp;
526*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(temp, 1);
527*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(temp1_fp, temp2_fp);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	if (temp2_fp)
530*4882a593Smuzhiyun 		temp2 = drm_fixp2int_ceil(temp2_fp);
531*4882a593Smuzhiyun 	else
532*4882a593Smuzhiyun 		temp2 = 0;
533*4882a593Smuzhiyun 	tu->extra_required_bytes_new_tmp = (int)(temp1 + temp2);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(8, tu->bpp);
536*4882a593Smuzhiyun 	temp2_fp = drm_fixp_from_fraction(
537*4882a593Smuzhiyun 	tu->extra_required_bytes_new_tmp, 1);
538*4882a593Smuzhiyun 	temp1_fp = drm_fixp_mul(temp2_fp, temp1_fp);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (temp1_fp)
541*4882a593Smuzhiyun 		tu->extra_pclk_cycles_tmp = drm_fixp2int_ceil(temp1_fp);
542*4882a593Smuzhiyun 	else
543*4882a593Smuzhiyun 		tu->extra_pclk_cycles_tmp = 0;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->extra_pclk_cycles_tmp, 1);
546*4882a593Smuzhiyun 	temp2_fp = drm_fixp_div(tu->lclk_fp, tu->pclk_fp);
547*4882a593Smuzhiyun 	temp1_fp = drm_fixp_mul(temp1_fp, temp2_fp);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (temp1_fp)
550*4882a593Smuzhiyun 		tu->extra_pclk_cycles_in_link_clk_tmp =
551*4882a593Smuzhiyun 						drm_fixp2int_ceil(temp1_fp);
552*4882a593Smuzhiyun 	else
553*4882a593Smuzhiyun 		tu->extra_pclk_cycles_in_link_clk_tmp = 0;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	tu->filler_size_tmp = tu->tu_size - tu->new_valid_boundary_link;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	tu->lower_filler_size_tmp = tu->filler_size_tmp + 1;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	tu->delay_start_link_tmp = tu->extra_pclk_cycles_in_link_clk_tmp +
560*4882a593Smuzhiyun 					tu->lower_filler_size_tmp +
561*4882a593Smuzhiyun 					tu->extra_buffer_margin;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu->delay_start_link_tmp, 1);
564*4882a593Smuzhiyun 	tu->delay_start_time_fp = drm_fixp_div(temp1_fp, tu->lclk_fp);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	compare_result_1 = _tu_param_compare(tu->n_n_err_fp, tu->diff_abs_fp);
567*4882a593Smuzhiyun 	if (compare_result_1 == 2)
568*4882a593Smuzhiyun 		compare_result_1 = 1;
569*4882a593Smuzhiyun 	else
570*4882a593Smuzhiyun 		compare_result_1 = 0;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	compare_result_2 = _tu_param_compare(tu->n_n_err_fp, tu->err_fp);
573*4882a593Smuzhiyun 	if (compare_result_2 == 2)
574*4882a593Smuzhiyun 		compare_result_2 = 1;
575*4882a593Smuzhiyun 	else
576*4882a593Smuzhiyun 		compare_result_2 = 0;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	compare_result_3 = _tu_param_compare(tu->hbp_time_fp,
579*4882a593Smuzhiyun 					tu->delay_start_time_fp);
580*4882a593Smuzhiyun 	if (compare_result_3 == 2)
581*4882a593Smuzhiyun 		compare_result_3 = 0;
582*4882a593Smuzhiyun 	else
583*4882a593Smuzhiyun 		compare_result_3 = 1;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (((tu->even_distribution == 1) ||
586*4882a593Smuzhiyun 			((tu->even_distribution_BF == 0) &&
587*4882a593Smuzhiyun 			(tu->even_distribution_legacy == 0))) &&
588*4882a593Smuzhiyun 			tu->n_err_fp >= 0 && tu->n_n_err_fp >= 0 &&
589*4882a593Smuzhiyun 			compare_result_2 &&
590*4882a593Smuzhiyun 			(compare_result_1 || (tu->min_hblank_violated == 1)) &&
591*4882a593Smuzhiyun 			(tu->new_valid_boundary_link - 1) > 0 &&
592*4882a593Smuzhiyun 			compare_result_3 &&
593*4882a593Smuzhiyun 			(tu->delay_start_link_tmp <= 1023)) {
594*4882a593Smuzhiyun 		tu->upper_boundary_count = tu->i_upper_boundary_count;
595*4882a593Smuzhiyun 		tu->lower_boundary_count = tu->i_lower_boundary_count;
596*4882a593Smuzhiyun 		tu->err_fp = tu->n_n_err_fp;
597*4882a593Smuzhiyun 		tu->boundary_moderation_en = true;
598*4882a593Smuzhiyun 		tu->tu_size_desired = tu->tu_size;
599*4882a593Smuzhiyun 		tu->valid_boundary_link = tu->new_valid_boundary_link;
600*4882a593Smuzhiyun 		tu->effective_valid_recorded_fp = tu->effective_valid_fp;
601*4882a593Smuzhiyun 		tu->even_distribution_BF = 1;
602*4882a593Smuzhiyun 		tu->delay_start_link = tu->delay_start_link_tmp;
603*4882a593Smuzhiyun 	} else if (tu->boundary_mod_lower_err == 0) {
604*4882a593Smuzhiyun 		compare_result_1 = _tu_param_compare(tu->n_n_err_fp,
605*4882a593Smuzhiyun 							tu->diff_abs_fp);
606*4882a593Smuzhiyun 		if (compare_result_1 == 2)
607*4882a593Smuzhiyun 			tu->boundary_mod_lower_err = 1;
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
_dp_ctrl_calc_tu(struct dp_tu_calc_input * in,struct dp_vc_tu_mapping_table * tu_table)611*4882a593Smuzhiyun static void _dp_ctrl_calc_tu(struct dp_tu_calc_input *in,
612*4882a593Smuzhiyun 				   struct dp_vc_tu_mapping_table *tu_table)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct tu_algo_data tu;
615*4882a593Smuzhiyun 	int compare_result_1, compare_result_2;
616*4882a593Smuzhiyun 	u64 temp = 0;
617*4882a593Smuzhiyun 	s64 temp_fp = 0, temp1_fp = 0, temp2_fp = 0;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	s64 LCLK_FAST_SKEW_fp = drm_fixp_from_fraction(6, 10000); /* 0.0006 */
620*4882a593Smuzhiyun 	s64 const_p49_fp = drm_fixp_from_fraction(49, 100); /* 0.49 */
621*4882a593Smuzhiyun 	s64 const_p56_fp = drm_fixp_from_fraction(56, 100); /* 0.56 */
622*4882a593Smuzhiyun 	s64 RATIO_SCALE_fp = drm_fixp_from_fraction(1001, 1000);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	u8 DP_BRUTE_FORCE = 1;
625*4882a593Smuzhiyun 	s64 BRUTE_FORCE_THRESHOLD_fp = drm_fixp_from_fraction(1, 10); /* 0.1 */
626*4882a593Smuzhiyun 	uint EXTRA_PIXCLK_CYCLE_DELAY = 4;
627*4882a593Smuzhiyun 	uint HBLANK_MARGIN = 4;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	memset(&tu, 0, sizeof(tu));
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	dp_panel_update_tu_timings(in, &tu);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	tu.err_fp = drm_fixp_from_fraction(1000, 1); /* 1000 */
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(4, 1);
636*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(temp1_fp, tu.lclk_fp);
637*4882a593Smuzhiyun 	temp_fp = drm_fixp_div(temp2_fp, tu.pclk_fp);
638*4882a593Smuzhiyun 	tu.extra_buffer_margin = drm_fixp2int_ceil(temp_fp);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.bpp, 8);
641*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu.pclk_fp, temp1_fp);
642*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.nlanes, 1);
643*4882a593Smuzhiyun 	temp2_fp = drm_fixp_div(temp2_fp, temp1_fp);
644*4882a593Smuzhiyun 	tu.ratio_fp = drm_fixp_div(temp2_fp, tu.lclk_fp);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	tu.original_ratio_fp = tu.ratio_fp;
647*4882a593Smuzhiyun 	tu.boundary_moderation_en = false;
648*4882a593Smuzhiyun 	tu.upper_boundary_count = 0;
649*4882a593Smuzhiyun 	tu.lower_boundary_count = 0;
650*4882a593Smuzhiyun 	tu.i_upper_boundary_count = 0;
651*4882a593Smuzhiyun 	tu.i_lower_boundary_count = 0;
652*4882a593Smuzhiyun 	tu.valid_lower_boundary_link = 0;
653*4882a593Smuzhiyun 	tu.even_distribution_BF = 0;
654*4882a593Smuzhiyun 	tu.even_distribution_legacy = 0;
655*4882a593Smuzhiyun 	tu.even_distribution = 0;
656*4882a593Smuzhiyun 	tu.delay_start_time_fp = 0;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	tu.err_fp = drm_fixp_from_fraction(1000, 1);
659*4882a593Smuzhiyun 	tu.n_err_fp = 0;
660*4882a593Smuzhiyun 	tu.n_n_err_fp = 0;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	tu.ratio = drm_fixp2int(tu.ratio_fp);
663*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.nlanes, 1);
664*4882a593Smuzhiyun 	div64_u64_rem(tu.lwidth_fp, temp1_fp, &temp2_fp);
665*4882a593Smuzhiyun 	if (temp2_fp != 0 &&
666*4882a593Smuzhiyun 			!tu.ratio && tu.dsc_en == 0) {
667*4882a593Smuzhiyun 		tu.ratio_fp = drm_fixp_mul(tu.ratio_fp, RATIO_SCALE_fp);
668*4882a593Smuzhiyun 		tu.ratio = drm_fixp2int(tu.ratio_fp);
669*4882a593Smuzhiyun 		if (tu.ratio)
670*4882a593Smuzhiyun 			tu.ratio_fp = drm_fixp_from_fraction(1, 1);
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (tu.ratio > 1)
674*4882a593Smuzhiyun 		tu.ratio = 1;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	if (tu.ratio == 1)
677*4882a593Smuzhiyun 		goto tu_size_calc;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	compare_result_1 = _tu_param_compare(tu.ratio_fp, const_p49_fp);
680*4882a593Smuzhiyun 	if (!compare_result_1 || compare_result_1 == 1)
681*4882a593Smuzhiyun 		compare_result_1 = 1;
682*4882a593Smuzhiyun 	else
683*4882a593Smuzhiyun 		compare_result_1 = 0;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	compare_result_2 = _tu_param_compare(tu.ratio_fp, const_p56_fp);
686*4882a593Smuzhiyun 	if (!compare_result_2 || compare_result_2 == 2)
687*4882a593Smuzhiyun 		compare_result_2 = 1;
688*4882a593Smuzhiyun 	else
689*4882a593Smuzhiyun 		compare_result_2 = 0;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (tu.dsc_en && compare_result_1 && compare_result_2) {
692*4882a593Smuzhiyun 		HBLANK_MARGIN += 4;
693*4882a593Smuzhiyun 		DRM_DEBUG_DP("Info: increase HBLANK_MARGIN to %d\n",
694*4882a593Smuzhiyun 				HBLANK_MARGIN);
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun tu_size_calc:
698*4882a593Smuzhiyun 	for (tu.tu_size = 32; tu.tu_size <= 64; tu.tu_size++) {
699*4882a593Smuzhiyun 		temp1_fp = drm_fixp_from_fraction(tu.tu_size, 1);
700*4882a593Smuzhiyun 		temp2_fp = drm_fixp_mul(tu.ratio_fp, temp1_fp);
701*4882a593Smuzhiyun 		temp = drm_fixp2int_ceil(temp2_fp);
702*4882a593Smuzhiyun 		temp1_fp = drm_fixp_from_fraction(temp, 1);
703*4882a593Smuzhiyun 		tu.n_err_fp = temp1_fp - temp2_fp;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 		if (tu.n_err_fp < tu.err_fp) {
706*4882a593Smuzhiyun 			tu.err_fp = tu.n_err_fp;
707*4882a593Smuzhiyun 			tu.tu_size_desired = tu.tu_size;
708*4882a593Smuzhiyun 		}
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	tu.tu_size_minus1 = tu.tu_size_desired - 1;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.tu_size_desired, 1);
714*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu.ratio_fp, temp1_fp);
715*4882a593Smuzhiyun 	tu.valid_boundary_link = drm_fixp2int_ceil(temp2_fp);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.bpp, 8);
718*4882a593Smuzhiyun 	temp2_fp = tu.lwidth_fp;
719*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(temp2_fp, temp1_fp);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.valid_boundary_link, 1);
722*4882a593Smuzhiyun 	temp2_fp = drm_fixp_div(temp2_fp, temp1_fp);
723*4882a593Smuzhiyun 	tu.n_tus = drm_fixp2int(temp2_fp);
724*4882a593Smuzhiyun 	if ((temp2_fp & 0xFFFFFFFF) > 0xFFFFF000)
725*4882a593Smuzhiyun 		tu.n_tus += 1;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	tu.even_distribution_legacy = tu.n_tus % tu.nlanes == 0 ? 1 : 0;
728*4882a593Smuzhiyun 	DRM_DEBUG_DP("Info: n_sym = %d, num_of_tus = %d\n",
729*4882a593Smuzhiyun 		tu.valid_boundary_link, tu.n_tus);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.tu_size_desired, 1);
732*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu.original_ratio_fp, temp1_fp);
733*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.valid_boundary_link, 1);
734*4882a593Smuzhiyun 	temp2_fp = temp1_fp - temp2_fp;
735*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.n_tus + 1, 1);
736*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(temp1_fp, temp2_fp);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	temp = drm_fixp2int(temp2_fp);
739*4882a593Smuzhiyun 	if (temp && temp2_fp)
740*4882a593Smuzhiyun 		tu.extra_bytes = drm_fixp2int_ceil(temp2_fp);
741*4882a593Smuzhiyun 	else
742*4882a593Smuzhiyun 		tu.extra_bytes = 0;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.extra_bytes, 1);
745*4882a593Smuzhiyun 	temp2_fp = drm_fixp_from_fraction(8, tu.bpp);
746*4882a593Smuzhiyun 	temp1_fp = drm_fixp_mul(temp1_fp, temp2_fp);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	if (temp && temp1_fp)
749*4882a593Smuzhiyun 		tu.extra_pclk_cycles = drm_fixp2int_ceil(temp1_fp);
750*4882a593Smuzhiyun 	else
751*4882a593Smuzhiyun 		tu.extra_pclk_cycles = drm_fixp2int(temp1_fp);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	temp1_fp = drm_fixp_div(tu.lclk_fp, tu.pclk_fp);
754*4882a593Smuzhiyun 	temp2_fp = drm_fixp_from_fraction(tu.extra_pclk_cycles, 1);
755*4882a593Smuzhiyun 	temp1_fp = drm_fixp_mul(temp2_fp, temp1_fp);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (temp1_fp)
758*4882a593Smuzhiyun 		tu.extra_pclk_cycles_in_link_clk = drm_fixp2int_ceil(temp1_fp);
759*4882a593Smuzhiyun 	else
760*4882a593Smuzhiyun 		tu.extra_pclk_cycles_in_link_clk = drm_fixp2int(temp1_fp);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	tu.filler_size = tu.tu_size_desired - tu.valid_boundary_link;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.tu_size_desired, 1);
765*4882a593Smuzhiyun 	tu.ratio_by_tu_fp = drm_fixp_mul(tu.ratio_fp, temp1_fp);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	tu.delay_start_link = tu.extra_pclk_cycles_in_link_clk +
768*4882a593Smuzhiyun 				tu.filler_size + tu.extra_buffer_margin;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	tu.resulting_valid_fp =
771*4882a593Smuzhiyun 			drm_fixp_from_fraction(tu.valid_boundary_link, 1);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.tu_size_desired, 1);
774*4882a593Smuzhiyun 	temp2_fp = drm_fixp_div(tu.resulting_valid_fp, temp1_fp);
775*4882a593Smuzhiyun 	tu.TU_ratio_err_fp = temp2_fp - tu.original_ratio_fp;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(HBLANK_MARGIN, 1);
778*4882a593Smuzhiyun 	temp1_fp = tu.hbp_relative_to_pclk_fp - temp1_fp;
779*4882a593Smuzhiyun 	tu.hbp_time_fp = drm_fixp_div(temp1_fp, tu.pclk_fp);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.delay_start_link, 1);
782*4882a593Smuzhiyun 	tu.delay_start_time_fp = drm_fixp_div(temp1_fp, tu.lclk_fp);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	compare_result_1 = _tu_param_compare(tu.hbp_time_fp,
785*4882a593Smuzhiyun 					tu.delay_start_time_fp);
786*4882a593Smuzhiyun 	if (compare_result_1 == 2) /* if (hbp_time_fp < delay_start_time_fp) */
787*4882a593Smuzhiyun 		tu.min_hblank_violated = 1;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	tu.hactive_time_fp = drm_fixp_div(tu.lwidth_fp, tu.pclk_fp);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	compare_result_2 = _tu_param_compare(tu.hactive_time_fp,
792*4882a593Smuzhiyun 						tu.delay_start_time_fp);
793*4882a593Smuzhiyun 	if (compare_result_2 == 2)
794*4882a593Smuzhiyun 		tu.min_hblank_violated = 1;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	tu.delay_start_time_fp = 0;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* brute force */
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	tu.delay_start_link_extra_pixclk = EXTRA_PIXCLK_CYCLE_DELAY;
801*4882a593Smuzhiyun 	tu.diff_abs_fp = tu.resulting_valid_fp - tu.ratio_by_tu_fp;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	temp = drm_fixp2int(tu.diff_abs_fp);
804*4882a593Smuzhiyun 	if (!temp && tu.diff_abs_fp <= 0xffff)
805*4882a593Smuzhiyun 		tu.diff_abs_fp = 0;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	/* if(diff_abs < 0) diff_abs *= -1 */
808*4882a593Smuzhiyun 	if (tu.diff_abs_fp < 0)
809*4882a593Smuzhiyun 		tu.diff_abs_fp = drm_fixp_mul(tu.diff_abs_fp, -1);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	tu.boundary_mod_lower_err = 0;
812*4882a593Smuzhiyun 	if ((tu.diff_abs_fp != 0 &&
813*4882a593Smuzhiyun 			((tu.diff_abs_fp > BRUTE_FORCE_THRESHOLD_fp) ||
814*4882a593Smuzhiyun 			 (tu.even_distribution_legacy == 0) ||
815*4882a593Smuzhiyun 			 (DP_BRUTE_FORCE == 1))) ||
816*4882a593Smuzhiyun 			(tu.min_hblank_violated == 1)) {
817*4882a593Smuzhiyun 		do {
818*4882a593Smuzhiyun 			tu.err_fp = drm_fixp_from_fraction(1000, 1);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 			temp1_fp = drm_fixp_div(tu.lclk_fp, tu.pclk_fp);
821*4882a593Smuzhiyun 			temp2_fp = drm_fixp_from_fraction(
822*4882a593Smuzhiyun 					tu.delay_start_link_extra_pixclk, 1);
823*4882a593Smuzhiyun 			temp1_fp = drm_fixp_mul(temp2_fp, temp1_fp);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 			if (temp1_fp)
826*4882a593Smuzhiyun 				tu.extra_buffer_margin =
827*4882a593Smuzhiyun 					drm_fixp2int_ceil(temp1_fp);
828*4882a593Smuzhiyun 			else
829*4882a593Smuzhiyun 				tu.extra_buffer_margin = 0;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 			temp1_fp = drm_fixp_from_fraction(tu.bpp, 8);
832*4882a593Smuzhiyun 			temp1_fp = drm_fixp_mul(tu.lwidth_fp, temp1_fp);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 			if (temp1_fp)
835*4882a593Smuzhiyun 				tu.n_symbols = drm_fixp2int_ceil(temp1_fp);
836*4882a593Smuzhiyun 			else
837*4882a593Smuzhiyun 				tu.n_symbols = 0;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 			for (tu.tu_size = 32; tu.tu_size <= 64; tu.tu_size++) {
840*4882a593Smuzhiyun 				for (tu.i_upper_boundary_count = 1;
841*4882a593Smuzhiyun 					tu.i_upper_boundary_count <= 15;
842*4882a593Smuzhiyun 					tu.i_upper_boundary_count++) {
843*4882a593Smuzhiyun 					for (tu.i_lower_boundary_count = 1;
844*4882a593Smuzhiyun 						tu.i_lower_boundary_count <= 15;
845*4882a593Smuzhiyun 						tu.i_lower_boundary_count++) {
846*4882a593Smuzhiyun 						_tu_valid_boundary_calc(&tu);
847*4882a593Smuzhiyun 					}
848*4882a593Smuzhiyun 				}
849*4882a593Smuzhiyun 			}
850*4882a593Smuzhiyun 			tu.delay_start_link_extra_pixclk--;
851*4882a593Smuzhiyun 		} while (tu.boundary_moderation_en != true &&
852*4882a593Smuzhiyun 			tu.boundary_mod_lower_err == 1 &&
853*4882a593Smuzhiyun 			tu.delay_start_link_extra_pixclk != 0);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 		if (tu.boundary_moderation_en == true) {
856*4882a593Smuzhiyun 			temp1_fp = drm_fixp_from_fraction(
857*4882a593Smuzhiyun 					(tu.upper_boundary_count *
858*4882a593Smuzhiyun 					tu.valid_boundary_link +
859*4882a593Smuzhiyun 					tu.lower_boundary_count *
860*4882a593Smuzhiyun 					(tu.valid_boundary_link - 1)), 1);
861*4882a593Smuzhiyun 			temp2_fp = drm_fixp_from_fraction(
862*4882a593Smuzhiyun 					(tu.upper_boundary_count +
863*4882a593Smuzhiyun 					tu.lower_boundary_count), 1);
864*4882a593Smuzhiyun 			tu.resulting_valid_fp =
865*4882a593Smuzhiyun 					drm_fixp_div(temp1_fp, temp2_fp);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 			temp1_fp = drm_fixp_from_fraction(
868*4882a593Smuzhiyun 					tu.tu_size_desired, 1);
869*4882a593Smuzhiyun 			tu.ratio_by_tu_fp =
870*4882a593Smuzhiyun 				drm_fixp_mul(tu.original_ratio_fp, temp1_fp);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 			tu.valid_lower_boundary_link =
873*4882a593Smuzhiyun 				tu.valid_boundary_link - 1;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 			temp1_fp = drm_fixp_from_fraction(tu.bpp, 8);
876*4882a593Smuzhiyun 			temp1_fp = drm_fixp_mul(tu.lwidth_fp, temp1_fp);
877*4882a593Smuzhiyun 			temp2_fp = drm_fixp_div(temp1_fp,
878*4882a593Smuzhiyun 						tu.resulting_valid_fp);
879*4882a593Smuzhiyun 			tu.n_tus = drm_fixp2int(temp2_fp);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 			tu.tu_size_minus1 = tu.tu_size_desired - 1;
882*4882a593Smuzhiyun 			tu.even_distribution_BF = 1;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 			temp1_fp =
885*4882a593Smuzhiyun 				drm_fixp_from_fraction(tu.tu_size_desired, 1);
886*4882a593Smuzhiyun 			temp2_fp =
887*4882a593Smuzhiyun 				drm_fixp_div(tu.resulting_valid_fp, temp1_fp);
888*4882a593Smuzhiyun 			tu.TU_ratio_err_fp = temp2_fp - tu.original_ratio_fp;
889*4882a593Smuzhiyun 		}
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(LCLK_FAST_SKEW_fp, tu.lwidth_fp);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (temp2_fp)
895*4882a593Smuzhiyun 		temp = drm_fixp2int_ceil(temp2_fp);
896*4882a593Smuzhiyun 	else
897*4882a593Smuzhiyun 		temp = 0;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.nlanes, 1);
900*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(tu.original_ratio_fp, temp1_fp);
901*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.bpp, 8);
902*4882a593Smuzhiyun 	temp2_fp = drm_fixp_div(temp1_fp, temp2_fp);
903*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(temp, 1);
904*4882a593Smuzhiyun 	temp2_fp = drm_fixp_mul(temp1_fp, temp2_fp);
905*4882a593Smuzhiyun 	temp = drm_fixp2int(temp2_fp);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	if (tu.async_en)
908*4882a593Smuzhiyun 		tu.delay_start_link += (int)temp;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	temp1_fp = drm_fixp_from_fraction(tu.delay_start_link, 1);
911*4882a593Smuzhiyun 	tu.delay_start_time_fp = drm_fixp_div(temp1_fp, tu.lclk_fp);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* OUTPUTS */
914*4882a593Smuzhiyun 	tu_table->valid_boundary_link       = tu.valid_boundary_link;
915*4882a593Smuzhiyun 	tu_table->delay_start_link          = tu.delay_start_link;
916*4882a593Smuzhiyun 	tu_table->boundary_moderation_en    = tu.boundary_moderation_en;
917*4882a593Smuzhiyun 	tu_table->valid_lower_boundary_link = tu.valid_lower_boundary_link;
918*4882a593Smuzhiyun 	tu_table->upper_boundary_count      = tu.upper_boundary_count;
919*4882a593Smuzhiyun 	tu_table->lower_boundary_count      = tu.lower_boundary_count;
920*4882a593Smuzhiyun 	tu_table->tu_size_minus1            = tu.tu_size_minus1;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	DRM_DEBUG_DP("TU: valid_boundary_link: %d\n",
923*4882a593Smuzhiyun 				tu_table->valid_boundary_link);
924*4882a593Smuzhiyun 	DRM_DEBUG_DP("TU: delay_start_link: %d\n",
925*4882a593Smuzhiyun 				tu_table->delay_start_link);
926*4882a593Smuzhiyun 	DRM_DEBUG_DP("TU: boundary_moderation_en: %d\n",
927*4882a593Smuzhiyun 			tu_table->boundary_moderation_en);
928*4882a593Smuzhiyun 	DRM_DEBUG_DP("TU: valid_lower_boundary_link: %d\n",
929*4882a593Smuzhiyun 			tu_table->valid_lower_boundary_link);
930*4882a593Smuzhiyun 	DRM_DEBUG_DP("TU: upper_boundary_count: %d\n",
931*4882a593Smuzhiyun 			tu_table->upper_boundary_count);
932*4882a593Smuzhiyun 	DRM_DEBUG_DP("TU: lower_boundary_count: %d\n",
933*4882a593Smuzhiyun 			tu_table->lower_boundary_count);
934*4882a593Smuzhiyun 	DRM_DEBUG_DP("TU: tu_size_minus1: %d\n", tu_table->tu_size_minus1);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
dp_ctrl_calc_tu_parameters(struct dp_ctrl_private * ctrl,struct dp_vc_tu_mapping_table * tu_table)937*4882a593Smuzhiyun static void dp_ctrl_calc_tu_parameters(struct dp_ctrl_private *ctrl,
938*4882a593Smuzhiyun 		struct dp_vc_tu_mapping_table *tu_table)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun 	struct dp_tu_calc_input in;
941*4882a593Smuzhiyun 	struct drm_display_mode *drm_mode;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	drm_mode = &ctrl->panel->dp_mode.drm_mode;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	in.lclk = ctrl->link->link_params.rate / 1000;
946*4882a593Smuzhiyun 	in.pclk_khz = drm_mode->clock;
947*4882a593Smuzhiyun 	in.hactive = drm_mode->hdisplay;
948*4882a593Smuzhiyun 	in.hporch = drm_mode->htotal - drm_mode->hdisplay;
949*4882a593Smuzhiyun 	in.nlanes = ctrl->link->link_params.num_lanes;
950*4882a593Smuzhiyun 	in.bpp = ctrl->panel->dp_mode.bpp;
951*4882a593Smuzhiyun 	in.pixel_enc = 444;
952*4882a593Smuzhiyun 	in.dsc_en = 0;
953*4882a593Smuzhiyun 	in.async_en = 0;
954*4882a593Smuzhiyun 	in.fec_en = 0;
955*4882a593Smuzhiyun 	in.num_of_dsc_slices = 0;
956*4882a593Smuzhiyun 	in.compress_ratio = 100;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	_dp_ctrl_calc_tu(&in, tu_table);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
dp_ctrl_setup_tr_unit(struct dp_ctrl_private * ctrl)961*4882a593Smuzhiyun static void dp_ctrl_setup_tr_unit(struct dp_ctrl_private *ctrl)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	u32 dp_tu = 0x0;
964*4882a593Smuzhiyun 	u32 valid_boundary = 0x0;
965*4882a593Smuzhiyun 	u32 valid_boundary2 = 0x0;
966*4882a593Smuzhiyun 	struct dp_vc_tu_mapping_table tu_calc_table;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	dp_ctrl_calc_tu_parameters(ctrl, &tu_calc_table);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	dp_tu |= tu_calc_table.tu_size_minus1;
971*4882a593Smuzhiyun 	valid_boundary |= tu_calc_table.valid_boundary_link;
972*4882a593Smuzhiyun 	valid_boundary |= (tu_calc_table.delay_start_link << 16);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	valid_boundary2 |= (tu_calc_table.valid_lower_boundary_link << 1);
975*4882a593Smuzhiyun 	valid_boundary2 |= (tu_calc_table.upper_boundary_count << 16);
976*4882a593Smuzhiyun 	valid_boundary2 |= (tu_calc_table.lower_boundary_count << 20);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (tu_calc_table.boundary_moderation_en)
979*4882a593Smuzhiyun 		valid_boundary2 |= BIT(0);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	pr_debug("dp_tu=0x%x, valid_boundary=0x%x, valid_boundary2=0x%x\n",
982*4882a593Smuzhiyun 			dp_tu, valid_boundary, valid_boundary2);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	dp_catalog_ctrl_update_transfer_unit(ctrl->catalog,
985*4882a593Smuzhiyun 				dp_tu, valid_boundary, valid_boundary2);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
dp_ctrl_wait4video_ready(struct dp_ctrl_private * ctrl)988*4882a593Smuzhiyun static int dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	int ret = 0;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (!wait_for_completion_timeout(&ctrl->video_comp,
993*4882a593Smuzhiyun 				WAIT_FOR_VIDEO_READY_TIMEOUT_JIFFIES)) {
994*4882a593Smuzhiyun 		DRM_ERROR("wait4video timedout\n");
995*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
996*4882a593Smuzhiyun 	}
997*4882a593Smuzhiyun 	return ret;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
dp_ctrl_update_vx_px(struct dp_ctrl_private * ctrl)1000*4882a593Smuzhiyun static int dp_ctrl_update_vx_px(struct dp_ctrl_private *ctrl)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	struct dp_link *link = ctrl->link;
1003*4882a593Smuzhiyun 	int ret = 0, lane, lane_cnt;
1004*4882a593Smuzhiyun 	u8 buf[4];
1005*4882a593Smuzhiyun 	u32 max_level_reached = 0;
1006*4882a593Smuzhiyun 	u32 voltage_swing_level = link->phy_params.v_level;
1007*4882a593Smuzhiyun 	u32 pre_emphasis_level = link->phy_params.p_level;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	ret = dp_catalog_ctrl_update_vx_px(ctrl->catalog,
1010*4882a593Smuzhiyun 		voltage_swing_level, pre_emphasis_level);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (ret)
1013*4882a593Smuzhiyun 		return ret;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	if (voltage_swing_level >= DP_TRAIN_VOLTAGE_SWING_MAX) {
1016*4882a593Smuzhiyun 		DRM_DEBUG_DP("max. voltage swing level reached %d\n",
1017*4882a593Smuzhiyun 				voltage_swing_level);
1018*4882a593Smuzhiyun 		max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (pre_emphasis_level >= DP_TRAIN_PRE_EMPHASIS_MAX) {
1022*4882a593Smuzhiyun 		DRM_DEBUG_DP("max. pre-emphasis level reached %d\n",
1023*4882a593Smuzhiyun 				pre_emphasis_level);
1024*4882a593Smuzhiyun 		max_level_reached  |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	pre_emphasis_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	lane_cnt = ctrl->link->link_params.num_lanes;
1030*4882a593Smuzhiyun 	for (lane = 0; lane < lane_cnt; lane++)
1031*4882a593Smuzhiyun 		buf[lane] = voltage_swing_level | pre_emphasis_level
1032*4882a593Smuzhiyun 				| max_level_reached;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	DRM_DEBUG_DP("sink: p|v=0x%x\n", voltage_swing_level
1035*4882a593Smuzhiyun 					| pre_emphasis_level);
1036*4882a593Smuzhiyun 	ret = drm_dp_dpcd_write(ctrl->aux, DP_TRAINING_LANE0_SET,
1037*4882a593Smuzhiyun 					buf, lane_cnt);
1038*4882a593Smuzhiyun 	if (ret == lane_cnt)
1039*4882a593Smuzhiyun 		ret = 0;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	return ret;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
dp_ctrl_train_pattern_set(struct dp_ctrl_private * ctrl,u8 pattern)1044*4882a593Smuzhiyun static bool dp_ctrl_train_pattern_set(struct dp_ctrl_private *ctrl,
1045*4882a593Smuzhiyun 		u8 pattern)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	u8 buf;
1048*4882a593Smuzhiyun 	int ret = 0;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	DRM_DEBUG_DP("sink: pattern=%x\n", pattern);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	buf = pattern;
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	if (pattern && pattern != DP_TRAINING_PATTERN_4)
1055*4882a593Smuzhiyun 		buf |= DP_LINK_SCRAMBLING_DISABLE;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	ret = drm_dp_dpcd_writeb(ctrl->aux, DP_TRAINING_PATTERN_SET, buf);
1058*4882a593Smuzhiyun 	return ret == 1;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun 
dp_ctrl_read_link_status(struct dp_ctrl_private * ctrl,u8 * link_status)1061*4882a593Smuzhiyun static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
1062*4882a593Smuzhiyun 				    u8 *link_status)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun 	int ret = 0, len;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	len = drm_dp_dpcd_read_link_status(ctrl->aux, link_status);
1067*4882a593Smuzhiyun 	if (len != DP_LINK_STATUS_SIZE) {
1068*4882a593Smuzhiyun 		DRM_ERROR("DP link status read failed, err: %d\n", len);
1069*4882a593Smuzhiyun 		ret = -EINVAL;
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	return ret;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun 
dp_ctrl_link_train_1(struct dp_ctrl_private * ctrl,struct dp_cr_status * cr,int * training_step)1075*4882a593Smuzhiyun static int dp_ctrl_link_train_1(struct dp_ctrl_private *ctrl,
1076*4882a593Smuzhiyun 		struct dp_cr_status *cr, int *training_step)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	int tries, old_v_level, ret = 0;
1079*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
1080*4882a593Smuzhiyun 	int const maximum_retries = 4;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	dp_catalog_ctrl_state_ctrl(ctrl->catalog, 0);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	*training_step = DP_TRAINING_1;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	ret = dp_catalog_ctrl_set_pattern(ctrl->catalog, DP_TRAINING_PATTERN_1);
1087*4882a593Smuzhiyun 	if (ret)
1088*4882a593Smuzhiyun 		return ret;
1089*4882a593Smuzhiyun 	dp_ctrl_train_pattern_set(ctrl, DP_TRAINING_PATTERN_1 |
1090*4882a593Smuzhiyun 		DP_LINK_SCRAMBLING_DISABLE);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	ret = dp_ctrl_update_vx_px(ctrl);
1093*4882a593Smuzhiyun 	if (ret)
1094*4882a593Smuzhiyun 		return ret;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	tries = 0;
1097*4882a593Smuzhiyun 	old_v_level = ctrl->link->phy_params.v_level;
1098*4882a593Smuzhiyun 	for (tries = 0; tries < maximum_retries; tries++) {
1099*4882a593Smuzhiyun 		drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 		ret = dp_ctrl_read_link_status(ctrl, link_status);
1102*4882a593Smuzhiyun 		if (ret)
1103*4882a593Smuzhiyun 			return ret;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 		cr->lane_0_1 = link_status[0];
1106*4882a593Smuzhiyun 		cr->lane_2_3 = link_status[1];
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 		if (drm_dp_clock_recovery_ok(link_status,
1109*4882a593Smuzhiyun 			ctrl->link->link_params.num_lanes)) {
1110*4882a593Smuzhiyun 			return 0;
1111*4882a593Smuzhiyun 		}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 		if (ctrl->link->phy_params.v_level >=
1114*4882a593Smuzhiyun 			DP_TRAIN_VOLTAGE_SWING_MAX) {
1115*4882a593Smuzhiyun 			DRM_ERROR_RATELIMITED("max v_level reached\n");
1116*4882a593Smuzhiyun 			return -EAGAIN;
1117*4882a593Smuzhiyun 		}
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		if (old_v_level != ctrl->link->phy_params.v_level) {
1120*4882a593Smuzhiyun 			tries = 0;
1121*4882a593Smuzhiyun 			old_v_level = ctrl->link->phy_params.v_level;
1122*4882a593Smuzhiyun 		}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 		DRM_DEBUG_DP("clock recovery not done, adjusting vx px\n");
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 		dp_link_adjust_levels(ctrl->link, link_status);
1127*4882a593Smuzhiyun 		ret = dp_ctrl_update_vx_px(ctrl);
1128*4882a593Smuzhiyun 		if (ret)
1129*4882a593Smuzhiyun 			return ret;
1130*4882a593Smuzhiyun 	}
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	DRM_ERROR("max tries reached\n");
1133*4882a593Smuzhiyun 	return -ETIMEDOUT;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
dp_ctrl_link_rate_down_shift(struct dp_ctrl_private * ctrl)1136*4882a593Smuzhiyun static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun 	int ret = 0;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	switch (ctrl->link->link_params.rate) {
1141*4882a593Smuzhiyun 	case 810000:
1142*4882a593Smuzhiyun 		ctrl->link->link_params.rate = 540000;
1143*4882a593Smuzhiyun 		break;
1144*4882a593Smuzhiyun 	case 540000:
1145*4882a593Smuzhiyun 		ctrl->link->link_params.rate = 270000;
1146*4882a593Smuzhiyun 		break;
1147*4882a593Smuzhiyun 	case 270000:
1148*4882a593Smuzhiyun 		ctrl->link->link_params.rate = 162000;
1149*4882a593Smuzhiyun 		break;
1150*4882a593Smuzhiyun 	case 162000:
1151*4882a593Smuzhiyun 	default:
1152*4882a593Smuzhiyun 		ret = -EINVAL;
1153*4882a593Smuzhiyun 		break;
1154*4882a593Smuzhiyun 	};
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	if (!ret)
1157*4882a593Smuzhiyun 		DRM_DEBUG_DP("new rate=0x%x\n", ctrl->link->link_params.rate);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	return ret;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
dp_ctrl_link_lane_down_shift(struct dp_ctrl_private * ctrl)1162*4882a593Smuzhiyun static int dp_ctrl_link_lane_down_shift(struct dp_ctrl_private *ctrl)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	if (ctrl->link->link_params.num_lanes == 1)
1166*4882a593Smuzhiyun 		return -1;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	ctrl->link->link_params.num_lanes /= 2;
1169*4882a593Smuzhiyun 	ctrl->link->link_params.rate = ctrl->panel->link_info.rate;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	ctrl->link->phy_params.p_level = 0;
1172*4882a593Smuzhiyun 	ctrl->link->phy_params.v_level = 0;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	return 0;
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
dp_ctrl_clear_training_pattern(struct dp_ctrl_private * ctrl)1177*4882a593Smuzhiyun static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	dp_ctrl_train_pattern_set(ctrl, DP_TRAINING_PATTERN_DISABLE);
1180*4882a593Smuzhiyun 	drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
dp_ctrl_link_train_2(struct dp_ctrl_private * ctrl,struct dp_cr_status * cr,int * training_step)1183*4882a593Smuzhiyun static int dp_ctrl_link_train_2(struct dp_ctrl_private *ctrl,
1184*4882a593Smuzhiyun 		struct dp_cr_status *cr, int *training_step)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	int tries = 0, ret = 0;
1187*4882a593Smuzhiyun 	char pattern;
1188*4882a593Smuzhiyun 	int const maximum_retries = 5;
1189*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	dp_catalog_ctrl_state_ctrl(ctrl->catalog, 0);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	*training_step = DP_TRAINING_2;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	if (drm_dp_tps3_supported(ctrl->panel->dpcd))
1196*4882a593Smuzhiyun 		pattern = DP_TRAINING_PATTERN_3;
1197*4882a593Smuzhiyun 	else
1198*4882a593Smuzhiyun 		pattern = DP_TRAINING_PATTERN_2;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	ret = dp_ctrl_update_vx_px(ctrl);
1201*4882a593Smuzhiyun 	if (ret)
1202*4882a593Smuzhiyun 		return ret;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	ret = dp_catalog_ctrl_set_pattern(ctrl->catalog, pattern);
1205*4882a593Smuzhiyun 	if (ret)
1206*4882a593Smuzhiyun 		return ret;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	dp_ctrl_train_pattern_set(ctrl, pattern);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	for (tries = 0; tries <= maximum_retries; tries++) {
1211*4882a593Smuzhiyun 		drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 		ret = dp_ctrl_read_link_status(ctrl, link_status);
1214*4882a593Smuzhiyun 		if (ret)
1215*4882a593Smuzhiyun 			return ret;
1216*4882a593Smuzhiyun 		cr->lane_0_1 = link_status[0];
1217*4882a593Smuzhiyun 		cr->lane_2_3 = link_status[1];
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 		if (drm_dp_channel_eq_ok(link_status,
1220*4882a593Smuzhiyun 			ctrl->link->link_params.num_lanes)) {
1221*4882a593Smuzhiyun 			return 0;
1222*4882a593Smuzhiyun 		}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 		dp_link_adjust_levels(ctrl->link, link_status);
1225*4882a593Smuzhiyun 		ret = dp_ctrl_update_vx_px(ctrl);
1226*4882a593Smuzhiyun 		if (ret)
1227*4882a593Smuzhiyun 			return ret;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	return -ETIMEDOUT;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun static int dp_ctrl_reinitialize_mainlink(struct dp_ctrl_private *ctrl);
1235*4882a593Smuzhiyun 
dp_ctrl_link_train(struct dp_ctrl_private * ctrl,struct dp_cr_status * cr,int * training_step)1236*4882a593Smuzhiyun static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl,
1237*4882a593Smuzhiyun 		struct dp_cr_status *cr, int *training_step)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	int ret = 0;
1240*4882a593Smuzhiyun 	u8 encoding = DP_SET_ANSI_8B10B;
1241*4882a593Smuzhiyun 	struct dp_link_info link_info = {0};
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	dp_ctrl_config_ctrl(ctrl);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	link_info.num_lanes = ctrl->link->link_params.num_lanes;
1246*4882a593Smuzhiyun 	link_info.rate = ctrl->link->link_params.rate;
1247*4882a593Smuzhiyun 	link_info.capabilities = DP_LINK_CAP_ENHANCED_FRAMING;
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	dp_aux_link_configure(ctrl->aux, &link_info);
1250*4882a593Smuzhiyun 	drm_dp_dpcd_write(ctrl->aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
1251*4882a593Smuzhiyun 				&encoding, 1);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	ret = dp_ctrl_link_train_1(ctrl, cr, training_step);
1254*4882a593Smuzhiyun 	if (ret) {
1255*4882a593Smuzhiyun 		DRM_ERROR("link training #1 failed. ret=%d\n", ret);
1256*4882a593Smuzhiyun 		goto end;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* print success info as this is a result of user initiated action */
1260*4882a593Smuzhiyun 	DRM_DEBUG_DP("link training #1 successful\n");
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	ret = dp_ctrl_link_train_2(ctrl, cr, training_step);
1263*4882a593Smuzhiyun 	if (ret) {
1264*4882a593Smuzhiyun 		DRM_ERROR("link training #2 failed. ret=%d\n", ret);
1265*4882a593Smuzhiyun 		goto end;
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	/* print success info as this is a result of user initiated action */
1269*4882a593Smuzhiyun 	DRM_DEBUG_DP("link training #2 successful\n");
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun end:
1272*4882a593Smuzhiyun 	dp_catalog_ctrl_state_ctrl(ctrl->catalog, 0);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	return ret;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
dp_ctrl_setup_main_link(struct dp_ctrl_private * ctrl,struct dp_cr_status * cr,int * training_step)1277*4882a593Smuzhiyun static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl,
1278*4882a593Smuzhiyun 		struct dp_cr_status *cr, int *training_step)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun 	int ret = 0;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	dp_catalog_ctrl_mainlink_ctrl(ctrl->catalog, true);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
1285*4882a593Smuzhiyun 		return ret;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	/*
1288*4882a593Smuzhiyun 	 * As part of previous calls, DP controller state might have
1289*4882a593Smuzhiyun 	 * transitioned to PUSH_IDLE. In order to start transmitting
1290*4882a593Smuzhiyun 	 * a link training pattern, we have to first do soft reset.
1291*4882a593Smuzhiyun 	 */
1292*4882a593Smuzhiyun 	dp_catalog_ctrl_reset(ctrl->catalog);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	ret = dp_ctrl_link_train(ctrl, cr, training_step);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	return ret;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun 
dp_ctrl_set_clock_rate(struct dp_ctrl_private * ctrl,enum dp_pm_type module,char * name,unsigned long rate)1299*4882a593Smuzhiyun static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
1300*4882a593Smuzhiyun 			enum dp_pm_type module, char *name, unsigned long rate)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun 	u32 num = ctrl->parser->mp[module].num_clk;
1303*4882a593Smuzhiyun 	struct dss_clk *cfg = ctrl->parser->mp[module].clk_config;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	while (num && strcmp(cfg->clk_name, name)) {
1306*4882a593Smuzhiyun 		num--;
1307*4882a593Smuzhiyun 		cfg++;
1308*4882a593Smuzhiyun 	}
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	DRM_DEBUG_DP("setting rate=%lu on clk=%s\n", rate, name);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if (num)
1313*4882a593Smuzhiyun 		cfg->rate = rate;
1314*4882a593Smuzhiyun 	else
1315*4882a593Smuzhiyun 		DRM_ERROR("%s clock doesn't exit to set rate %lu\n",
1316*4882a593Smuzhiyun 				name, rate);
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun 
dp_ctrl_enable_mainlink_clocks(struct dp_ctrl_private * ctrl)1319*4882a593Smuzhiyun static int dp_ctrl_enable_mainlink_clocks(struct dp_ctrl_private *ctrl)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun 	int ret = 0;
1322*4882a593Smuzhiyun 	struct dp_io *dp_io = &ctrl->parser->io;
1323*4882a593Smuzhiyun 	struct phy *phy = dp_io->phy;
1324*4882a593Smuzhiyun 	struct phy_configure_opts_dp *opts_dp = &dp_io->phy_opts.dp;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	opts_dp->lanes = ctrl->link->link_params.num_lanes;
1327*4882a593Smuzhiyun 	opts_dp->link_rate = ctrl->link->link_params.rate / 100;
1328*4882a593Smuzhiyun 	dp_ctrl_set_clock_rate(ctrl, DP_CTRL_PM, "ctrl_link",
1329*4882a593Smuzhiyun 					ctrl->link->link_params.rate * 1000);
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	phy_configure(phy, &dp_io->phy_opts);
1332*4882a593Smuzhiyun 	phy_power_on(phy);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	ret = dp_power_clk_enable(ctrl->power, DP_CTRL_PM, true);
1335*4882a593Smuzhiyun 	if (ret)
1336*4882a593Smuzhiyun 		DRM_ERROR("Unable to start link clocks. ret=%d\n", ret);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	DRM_DEBUG_DP("link rate=%d pixel_clk=%d\n",
1339*4882a593Smuzhiyun 		ctrl->link->link_params.rate, ctrl->dp_ctrl.pixel_rate);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	return ret;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun 
dp_ctrl_enable_stream_clocks(struct dp_ctrl_private * ctrl)1344*4882a593Smuzhiyun static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun 	int ret = 0;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	dp_ctrl_set_clock_rate(ctrl, DP_STREAM_PM, "stream_pixel",
1349*4882a593Smuzhiyun 					ctrl->dp_ctrl.pixel_rate * 1000);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	ret = dp_power_clk_enable(ctrl->power, DP_STREAM_PM, true);
1352*4882a593Smuzhiyun 	if (ret)
1353*4882a593Smuzhiyun 		DRM_ERROR("Unabled to start pixel clocks. ret=%d\n", ret);
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	DRM_DEBUG_DP("link rate=%d pixel_clk=%d\n",
1356*4882a593Smuzhiyun 			ctrl->link->link_params.rate, ctrl->dp_ctrl.pixel_rate);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	return ret;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun 
dp_ctrl_host_init(struct dp_ctrl * dp_ctrl,bool flip)1361*4882a593Smuzhiyun int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
1364*4882a593Smuzhiyun 	struct dp_io *dp_io;
1365*4882a593Smuzhiyun 	struct phy *phy;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	if (!dp_ctrl) {
1368*4882a593Smuzhiyun 		DRM_ERROR("Invalid input data\n");
1369*4882a593Smuzhiyun 		return -EINVAL;
1370*4882a593Smuzhiyun 	}
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
1373*4882a593Smuzhiyun 	dp_io = &ctrl->parser->io;
1374*4882a593Smuzhiyun 	phy = dp_io->phy;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	ctrl->dp_ctrl.orientation = flip;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	dp_catalog_ctrl_phy_reset(ctrl->catalog);
1379*4882a593Smuzhiyun 	phy_init(phy);
1380*4882a593Smuzhiyun 	dp_catalog_ctrl_enable_irq(ctrl->catalog, true);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	return 0;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun /**
1386*4882a593Smuzhiyun  * dp_ctrl_host_deinit() - Uninitialize DP controller
1387*4882a593Smuzhiyun  * @dp_ctrl: Display Port Driver data
1388*4882a593Smuzhiyun  *
1389*4882a593Smuzhiyun  * Perform required steps to uninitialize DP controller
1390*4882a593Smuzhiyun  * and its resources.
1391*4882a593Smuzhiyun  */
dp_ctrl_host_deinit(struct dp_ctrl * dp_ctrl)1392*4882a593Smuzhiyun void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
1393*4882a593Smuzhiyun {
1394*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
1395*4882a593Smuzhiyun 	struct dp_io *dp_io;
1396*4882a593Smuzhiyun 	struct phy *phy;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	if (!dp_ctrl) {
1399*4882a593Smuzhiyun 		DRM_ERROR("Invalid input data\n");
1400*4882a593Smuzhiyun 		return;
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
1404*4882a593Smuzhiyun 	dp_io = &ctrl->parser->io;
1405*4882a593Smuzhiyun 	phy = dp_io->phy;
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	dp_catalog_ctrl_enable_irq(ctrl->catalog, false);
1408*4882a593Smuzhiyun 	phy_exit(phy);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	DRM_DEBUG_DP("Host deinitialized successfully\n");
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun 
dp_ctrl_use_fixed_nvid(struct dp_ctrl_private * ctrl)1413*4882a593Smuzhiyun static bool dp_ctrl_use_fixed_nvid(struct dp_ctrl_private *ctrl)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun 	u8 *dpcd = ctrl->panel->dpcd;
1416*4882a593Smuzhiyun 	u32 edid_quirks = 0;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	edid_quirks = drm_dp_get_edid_quirks(ctrl->panel->edid);
1419*4882a593Smuzhiyun 	/*
1420*4882a593Smuzhiyun 	 * For better interop experience, used a fixed NVID=0x8000
1421*4882a593Smuzhiyun 	 * whenever connected to a VGA dongle downstream.
1422*4882a593Smuzhiyun 	 */
1423*4882a593Smuzhiyun 	if (drm_dp_is_branch(dpcd))
1424*4882a593Smuzhiyun 		return (drm_dp_has_quirk(&ctrl->panel->desc, edid_quirks,
1425*4882a593Smuzhiyun 				DP_DPCD_QUIRK_CONSTANT_N));
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	return false;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun 
dp_ctrl_reinitialize_mainlink(struct dp_ctrl_private * ctrl)1430*4882a593Smuzhiyun static int dp_ctrl_reinitialize_mainlink(struct dp_ctrl_private *ctrl)
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun 	int ret = 0;
1433*4882a593Smuzhiyun 	struct dp_io *dp_io = &ctrl->parser->io;
1434*4882a593Smuzhiyun 	struct phy *phy = dp_io->phy;
1435*4882a593Smuzhiyun 	struct phy_configure_opts_dp *opts_dp = &dp_io->phy_opts.dp;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	dp_catalog_ctrl_mainlink_ctrl(ctrl->catalog, false);
1438*4882a593Smuzhiyun 	opts_dp->lanes = ctrl->link->link_params.num_lanes;
1439*4882a593Smuzhiyun 	phy_configure(phy, &dp_io->phy_opts);
1440*4882a593Smuzhiyun 	/*
1441*4882a593Smuzhiyun 	 * Disable and re-enable the mainlink clock since the
1442*4882a593Smuzhiyun 	 * link clock might have been adjusted as part of the
1443*4882a593Smuzhiyun 	 * link maintenance.
1444*4882a593Smuzhiyun 	 */
1445*4882a593Smuzhiyun 	ret = dp_power_clk_enable(ctrl->power, DP_CTRL_PM, false);
1446*4882a593Smuzhiyun 	if (ret) {
1447*4882a593Smuzhiyun 		DRM_ERROR("Failed to disable clocks. ret=%d\n", ret);
1448*4882a593Smuzhiyun 		return ret;
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 	phy_power_off(phy);
1451*4882a593Smuzhiyun 	/* hw recommended delay before re-enabling clocks */
1452*4882a593Smuzhiyun 	msleep(20);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	ret = dp_ctrl_enable_mainlink_clocks(ctrl);
1455*4882a593Smuzhiyun 	if (ret) {
1456*4882a593Smuzhiyun 		DRM_ERROR("Failed to enable mainlink clks. ret=%d\n", ret);
1457*4882a593Smuzhiyun 		return ret;
1458*4882a593Smuzhiyun 	}
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	return ret;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun 
dp_ctrl_deinitialize_mainlink(struct dp_ctrl_private * ctrl)1463*4882a593Smuzhiyun static int dp_ctrl_deinitialize_mainlink(struct dp_ctrl_private *ctrl)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	struct dp_io *dp_io;
1466*4882a593Smuzhiyun 	struct phy *phy;
1467*4882a593Smuzhiyun 	int ret;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	dp_io = &ctrl->parser->io;
1470*4882a593Smuzhiyun 	phy = dp_io->phy;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	dp_catalog_ctrl_mainlink_ctrl(ctrl->catalog, false);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	dp_catalog_ctrl_reset(ctrl->catalog);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	ret = dp_power_clk_enable(ctrl->power, DP_CTRL_PM, false);
1477*4882a593Smuzhiyun 	if (ret) {
1478*4882a593Smuzhiyun 		DRM_ERROR("Failed to disable link clocks. ret=%d\n", ret);
1479*4882a593Smuzhiyun 	}
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	phy_power_off(phy);
1482*4882a593Smuzhiyun 	phy_exit(phy);
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	return 0;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun 
dp_ctrl_link_maintenance(struct dp_ctrl_private * ctrl)1487*4882a593Smuzhiyun static int dp_ctrl_link_maintenance(struct dp_ctrl_private *ctrl)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun 	int ret = 0;
1490*4882a593Smuzhiyun 	struct dp_cr_status cr;
1491*4882a593Smuzhiyun 	int training_step = DP_TRAINING_NONE;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	dp_ctrl_push_idle(&ctrl->dp_ctrl);
1494*4882a593Smuzhiyun 	dp_catalog_ctrl_reset(ctrl->catalog);
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	ctrl->dp_ctrl.pixel_rate = ctrl->panel->dp_mode.drm_mode.clock;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	ret = dp_ctrl_setup_main_link(ctrl, &cr, &training_step);
1499*4882a593Smuzhiyun 	if (ret)
1500*4882a593Smuzhiyun 		goto end;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	dp_ctrl_clear_training_pattern(ctrl);
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	dp_catalog_ctrl_state_ctrl(ctrl->catalog, DP_STATE_CTRL_SEND_VIDEO);
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	ret = dp_ctrl_wait4video_ready(ctrl);
1507*4882a593Smuzhiyun end:
1508*4882a593Smuzhiyun 	return ret;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
dp_ctrl_process_phy_test_request(struct dp_ctrl_private * ctrl)1511*4882a593Smuzhiyun static int dp_ctrl_process_phy_test_request(struct dp_ctrl_private *ctrl)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun 	int ret = 0;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	if (!ctrl->link->phy_params.phy_test_pattern_sel) {
1516*4882a593Smuzhiyun 		DRM_DEBUG_DP("no test pattern selected by sink\n");
1517*4882a593Smuzhiyun 		return ret;
1518*4882a593Smuzhiyun 	}
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	/*
1521*4882a593Smuzhiyun 	 * The global reset will need DP link related clocks to be
1522*4882a593Smuzhiyun 	 * running. Add the global reset just before disabling the
1523*4882a593Smuzhiyun 	 * link clocks and core clocks.
1524*4882a593Smuzhiyun 	 */
1525*4882a593Smuzhiyun 	ret = dp_ctrl_off(&ctrl->dp_ctrl);
1526*4882a593Smuzhiyun 	if (ret) {
1527*4882a593Smuzhiyun 		DRM_ERROR("failed to disable DP controller\n");
1528*4882a593Smuzhiyun 		return ret;
1529*4882a593Smuzhiyun 	}
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	ret = dp_ctrl_on_link(&ctrl->dp_ctrl);
1532*4882a593Smuzhiyun 	if (!ret)
1533*4882a593Smuzhiyun 		ret = dp_ctrl_on_stream(&ctrl->dp_ctrl);
1534*4882a593Smuzhiyun 	else
1535*4882a593Smuzhiyun 		DRM_ERROR("failed to enable DP link controller\n");
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	return ret;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun 
dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private * ctrl)1540*4882a593Smuzhiyun static bool dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	bool success = false;
1543*4882a593Smuzhiyun 	u32 pattern_sent = 0x0;
1544*4882a593Smuzhiyun 	u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	DRM_DEBUG_DP("request: 0x%x\n", pattern_requested);
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	if (dp_catalog_ctrl_update_vx_px(ctrl->catalog,
1549*4882a593Smuzhiyun 			ctrl->link->phy_params.v_level,
1550*4882a593Smuzhiyun 			ctrl->link->phy_params.p_level)) {
1551*4882a593Smuzhiyun 		DRM_ERROR("Failed to set v/p levels\n");
1552*4882a593Smuzhiyun 		return false;
1553*4882a593Smuzhiyun 	}
1554*4882a593Smuzhiyun 	dp_catalog_ctrl_send_phy_pattern(ctrl->catalog, pattern_requested);
1555*4882a593Smuzhiyun 	dp_ctrl_update_vx_px(ctrl);
1556*4882a593Smuzhiyun 	dp_link_send_test_response(ctrl->link);
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	pattern_sent = dp_catalog_ctrl_read_phy_pattern(ctrl->catalog);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	switch (pattern_sent) {
1561*4882a593Smuzhiyun 	case MR_LINK_TRAINING1:
1562*4882a593Smuzhiyun 		success = (pattern_requested ==
1563*4882a593Smuzhiyun 				DP_PHY_TEST_PATTERN_D10_2);
1564*4882a593Smuzhiyun 		break;
1565*4882a593Smuzhiyun 	case MR_LINK_SYMBOL_ERM:
1566*4882a593Smuzhiyun 		success = ((pattern_requested ==
1567*4882a593Smuzhiyun 			DP_PHY_TEST_PATTERN_ERROR_COUNT) ||
1568*4882a593Smuzhiyun 				(pattern_requested ==
1569*4882a593Smuzhiyun 				DP_PHY_TEST_PATTERN_CP2520));
1570*4882a593Smuzhiyun 		break;
1571*4882a593Smuzhiyun 	case MR_LINK_PRBS7:
1572*4882a593Smuzhiyun 		success = (pattern_requested ==
1573*4882a593Smuzhiyun 				DP_PHY_TEST_PATTERN_PRBS7);
1574*4882a593Smuzhiyun 		break;
1575*4882a593Smuzhiyun 	case MR_LINK_CUSTOM80:
1576*4882a593Smuzhiyun 		success = (pattern_requested ==
1577*4882a593Smuzhiyun 				DP_PHY_TEST_PATTERN_80BIT_CUSTOM);
1578*4882a593Smuzhiyun 		break;
1579*4882a593Smuzhiyun 	case MR_LINK_TRAINING4:
1580*4882a593Smuzhiyun 		success = (pattern_requested ==
1581*4882a593Smuzhiyun 				DP_PHY_TEST_PATTERN_SEL_MASK);
1582*4882a593Smuzhiyun 		break;
1583*4882a593Smuzhiyun 	default:
1584*4882a593Smuzhiyun 		success = false;
1585*4882a593Smuzhiyun 	}
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	DRM_DEBUG_DP("%s: test->0x%x\n", success ? "success" : "failed",
1588*4882a593Smuzhiyun 						pattern_requested);
1589*4882a593Smuzhiyun 	return success;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun 
dp_ctrl_handle_sink_request(struct dp_ctrl * dp_ctrl)1592*4882a593Smuzhiyun void dp_ctrl_handle_sink_request(struct dp_ctrl *dp_ctrl)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
1595*4882a593Smuzhiyun 	u32 sink_request = 0x0;
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	if (!dp_ctrl) {
1598*4882a593Smuzhiyun 		DRM_ERROR("invalid input\n");
1599*4882a593Smuzhiyun 		return;
1600*4882a593Smuzhiyun 	}
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
1603*4882a593Smuzhiyun 	sink_request = ctrl->link->sink_request;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	if (sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
1606*4882a593Smuzhiyun 		DRM_DEBUG_DP("PHY_TEST_PATTERN request\n");
1607*4882a593Smuzhiyun 		if (dp_ctrl_process_phy_test_request(ctrl)) {
1608*4882a593Smuzhiyun 			DRM_ERROR("process phy_test_req failed\n");
1609*4882a593Smuzhiyun 			return;
1610*4882a593Smuzhiyun 		}
1611*4882a593Smuzhiyun 	}
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	if (sink_request & DP_LINK_STATUS_UPDATED) {
1614*4882a593Smuzhiyun 		if (dp_ctrl_link_maintenance(ctrl)) {
1615*4882a593Smuzhiyun 			DRM_ERROR("LM failed: TEST_LINK_TRAINING\n");
1616*4882a593Smuzhiyun 			return;
1617*4882a593Smuzhiyun 		}
1618*4882a593Smuzhiyun 	}
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	if (sink_request & DP_TEST_LINK_TRAINING) {
1621*4882a593Smuzhiyun 		dp_link_send_test_response(ctrl->link);
1622*4882a593Smuzhiyun 		if (dp_ctrl_link_maintenance(ctrl)) {
1623*4882a593Smuzhiyun 			DRM_ERROR("LM failed: TEST_LINK_TRAINING\n");
1624*4882a593Smuzhiyun 			return;
1625*4882a593Smuzhiyun 		}
1626*4882a593Smuzhiyun 	}
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun 
dp_ctrl_on_link(struct dp_ctrl * dp_ctrl)1629*4882a593Smuzhiyun int dp_ctrl_on_link(struct dp_ctrl *dp_ctrl)
1630*4882a593Smuzhiyun {
1631*4882a593Smuzhiyun 	int rc = 0;
1632*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
1633*4882a593Smuzhiyun 	u32 rate = 0;
1634*4882a593Smuzhiyun 	int link_train_max_retries = 5;
1635*4882a593Smuzhiyun 	u32 const phy_cts_pixel_clk_khz = 148500;
1636*4882a593Smuzhiyun 	struct dp_cr_status cr;
1637*4882a593Smuzhiyun 	unsigned int training_step;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	if (!dp_ctrl)
1640*4882a593Smuzhiyun 		return -EINVAL;
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	rate = ctrl->panel->link_info.rate;
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	dp_power_clk_enable(ctrl->power, DP_CORE_PM, true);
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
1649*4882a593Smuzhiyun 		DRM_DEBUG_DP("using phy test link parameters\n");
1650*4882a593Smuzhiyun 		if (!ctrl->panel->dp_mode.drm_mode.clock)
1651*4882a593Smuzhiyun 			ctrl->dp_ctrl.pixel_rate = phy_cts_pixel_clk_khz;
1652*4882a593Smuzhiyun 	} else {
1653*4882a593Smuzhiyun 		ctrl->link->link_params.rate = rate;
1654*4882a593Smuzhiyun 		ctrl->link->link_params.num_lanes =
1655*4882a593Smuzhiyun 			ctrl->panel->link_info.num_lanes;
1656*4882a593Smuzhiyun 		ctrl->dp_ctrl.pixel_rate = ctrl->panel->dp_mode.drm_mode.clock;
1657*4882a593Smuzhiyun 	}
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	DRM_DEBUG_DP("rate=%d, num_lanes=%d, pixel_rate=%d\n",
1660*4882a593Smuzhiyun 		ctrl->link->link_params.rate,
1661*4882a593Smuzhiyun 		ctrl->link->link_params.num_lanes, ctrl->dp_ctrl.pixel_rate);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	rc = dp_ctrl_enable_mainlink_clocks(ctrl);
1664*4882a593Smuzhiyun 	if (rc)
1665*4882a593Smuzhiyun 		return rc;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	while (--link_train_max_retries) {
1668*4882a593Smuzhiyun 		rc = dp_ctrl_reinitialize_mainlink(ctrl);
1669*4882a593Smuzhiyun 		if (rc) {
1670*4882a593Smuzhiyun 			DRM_ERROR("Failed to reinitialize mainlink. rc=%d\n",
1671*4882a593Smuzhiyun 					rc);
1672*4882a593Smuzhiyun 			break;
1673*4882a593Smuzhiyun 		}
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 		training_step = DP_TRAINING_NONE;
1676*4882a593Smuzhiyun 		rc = dp_ctrl_setup_main_link(ctrl, &cr, &training_step);
1677*4882a593Smuzhiyun 		if (rc == 0) {
1678*4882a593Smuzhiyun 			/* training completed successfully */
1679*4882a593Smuzhiyun 			break;
1680*4882a593Smuzhiyun 		} else if (training_step == DP_TRAINING_1) {
1681*4882a593Smuzhiyun 			/* link train_1 failed */
1682*4882a593Smuzhiyun 			if (!dp_catalog_link_is_connected(ctrl->catalog)) {
1683*4882a593Smuzhiyun 				break;
1684*4882a593Smuzhiyun 			}
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 			rc = dp_ctrl_link_rate_down_shift(ctrl);
1687*4882a593Smuzhiyun 			if (rc < 0) { /* already in RBR = 1.6G */
1688*4882a593Smuzhiyun 				if (cr.lane_0_1 & DP_LANE0_1_CR_DONE) {
1689*4882a593Smuzhiyun 					/*
1690*4882a593Smuzhiyun 					 * some lanes are ready,
1691*4882a593Smuzhiyun 					 * reduce lane number
1692*4882a593Smuzhiyun 					 */
1693*4882a593Smuzhiyun 					rc = dp_ctrl_link_lane_down_shift(ctrl);
1694*4882a593Smuzhiyun 					if (rc < 0) { /* lane == 1 already */
1695*4882a593Smuzhiyun 						/* end with failure */
1696*4882a593Smuzhiyun 						break;
1697*4882a593Smuzhiyun 					}
1698*4882a593Smuzhiyun 				} else {
1699*4882a593Smuzhiyun 					/* end with failure */
1700*4882a593Smuzhiyun 					break; /* lane == 1 already */
1701*4882a593Smuzhiyun 				}
1702*4882a593Smuzhiyun 			}
1703*4882a593Smuzhiyun 		} else if (training_step == DP_TRAINING_2) {
1704*4882a593Smuzhiyun 			/* link train_2 failed, lower lane rate */
1705*4882a593Smuzhiyun 			if (!dp_catalog_link_is_connected(ctrl->catalog)) {
1706*4882a593Smuzhiyun 				break;
1707*4882a593Smuzhiyun 			}
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 			rc = dp_ctrl_link_lane_down_shift(ctrl);
1710*4882a593Smuzhiyun 			if (rc < 0) {
1711*4882a593Smuzhiyun 				/* end with failure */
1712*4882a593Smuzhiyun 				break; /* lane == 1 already */
1713*4882a593Smuzhiyun 			}
1714*4882a593Smuzhiyun 		}
1715*4882a593Smuzhiyun 	}
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
1718*4882a593Smuzhiyun 		return rc;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	/* stop txing train pattern */
1721*4882a593Smuzhiyun 	dp_ctrl_clear_training_pattern(ctrl);
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	/*
1724*4882a593Smuzhiyun 	 * keep transmitting idle pattern until video ready
1725*4882a593Smuzhiyun 	 * to avoid main link from loss of sync
1726*4882a593Smuzhiyun 	 */
1727*4882a593Smuzhiyun 	if (rc == 0)  /* link train successfully */
1728*4882a593Smuzhiyun 		dp_ctrl_push_idle(dp_ctrl);
1729*4882a593Smuzhiyun 	else  {
1730*4882a593Smuzhiyun 		/* link training failed */
1731*4882a593Smuzhiyun 		dp_ctrl_deinitialize_mainlink(ctrl);
1732*4882a593Smuzhiyun 		rc = -ECONNRESET;
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	return rc;
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun 
dp_ctrl_on_stream(struct dp_ctrl * dp_ctrl)1738*4882a593Smuzhiyun int dp_ctrl_on_stream(struct dp_ctrl *dp_ctrl)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun 	u32 rate = 0;
1741*4882a593Smuzhiyun 	int ret = 0;
1742*4882a593Smuzhiyun 	bool mainlink_ready = false;
1743*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	if (!dp_ctrl)
1746*4882a593Smuzhiyun 		return -EINVAL;
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	rate = ctrl->panel->link_info.rate;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	ctrl->link->link_params.rate = rate;
1753*4882a593Smuzhiyun 	ctrl->link->link_params.num_lanes = ctrl->panel->link_info.num_lanes;
1754*4882a593Smuzhiyun 	ctrl->dp_ctrl.pixel_rate = ctrl->panel->dp_mode.drm_mode.clock;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	DRM_DEBUG_DP("rate=%d, num_lanes=%d, pixel_rate=%d\n",
1757*4882a593Smuzhiyun 		ctrl->link->link_params.rate,
1758*4882a593Smuzhiyun 		ctrl->link->link_params.num_lanes, ctrl->dp_ctrl.pixel_rate);
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	if (!dp_power_clk_status(ctrl->power, DP_CTRL_PM)) { /* link clk is off */
1761*4882a593Smuzhiyun 		ret = dp_ctrl_enable_mainlink_clocks(ctrl);
1762*4882a593Smuzhiyun 		if (ret) {
1763*4882a593Smuzhiyun 			DRM_ERROR("Failed to start link clocks. ret=%d\n", ret);
1764*4882a593Smuzhiyun 			goto end;
1765*4882a593Smuzhiyun 		}
1766*4882a593Smuzhiyun 	}
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	ret = dp_ctrl_enable_stream_clocks(ctrl);
1769*4882a593Smuzhiyun 	if (ret) {
1770*4882a593Smuzhiyun 		DRM_ERROR("Failed to start pixel clocks. ret=%d\n", ret);
1771*4882a593Smuzhiyun 		goto end;
1772*4882a593Smuzhiyun 	}
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
1775*4882a593Smuzhiyun 		dp_ctrl_send_phy_test_pattern(ctrl);
1776*4882a593Smuzhiyun 		return 0;
1777*4882a593Smuzhiyun 	}
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	/*
1780*4882a593Smuzhiyun 	 * Set up transfer unit values and set controller state to send
1781*4882a593Smuzhiyun 	 * video.
1782*4882a593Smuzhiyun 	 */
1783*4882a593Smuzhiyun 	dp_ctrl_configure_source_params(ctrl);
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	dp_catalog_ctrl_config_msa(ctrl->catalog,
1786*4882a593Smuzhiyun 		ctrl->link->link_params.rate,
1787*4882a593Smuzhiyun 		ctrl->dp_ctrl.pixel_rate, dp_ctrl_use_fixed_nvid(ctrl));
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	reinit_completion(&ctrl->video_comp);
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	dp_ctrl_setup_tr_unit(ctrl);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	dp_catalog_ctrl_state_ctrl(ctrl->catalog, DP_STATE_CTRL_SEND_VIDEO);
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	ret = dp_ctrl_wait4video_ready(ctrl);
1796*4882a593Smuzhiyun 	if (ret)
1797*4882a593Smuzhiyun 		return ret;
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	mainlink_ready = dp_catalog_ctrl_mainlink_ready(ctrl->catalog);
1800*4882a593Smuzhiyun 	DRM_DEBUG_DP("mainlink %s\n", mainlink_ready ? "READY" : "NOT READY");
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun end:
1803*4882a593Smuzhiyun 	return ret;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun 
dp_ctrl_off(struct dp_ctrl * dp_ctrl)1806*4882a593Smuzhiyun int dp_ctrl_off(struct dp_ctrl *dp_ctrl)
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
1809*4882a593Smuzhiyun 	struct dp_io *dp_io;
1810*4882a593Smuzhiyun 	struct phy *phy;
1811*4882a593Smuzhiyun 	int ret = 0;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	if (!dp_ctrl)
1814*4882a593Smuzhiyun 		return -EINVAL;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
1817*4882a593Smuzhiyun 	dp_io = &ctrl->parser->io;
1818*4882a593Smuzhiyun 	phy = dp_io->phy;
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	dp_catalog_ctrl_mainlink_ctrl(ctrl->catalog, false);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	dp_catalog_ctrl_reset(ctrl->catalog);
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	ret = dp_power_clk_enable(ctrl->power, DP_STREAM_PM, false);
1825*4882a593Smuzhiyun 	if (ret)
1826*4882a593Smuzhiyun 		DRM_ERROR("Failed to disable pixel clocks. ret=%d\n", ret);
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	ret = dp_power_clk_enable(ctrl->power, DP_CTRL_PM, false);
1829*4882a593Smuzhiyun 	if (ret) {
1830*4882a593Smuzhiyun 		DRM_ERROR("Failed to disable link clocks. ret=%d\n", ret);
1831*4882a593Smuzhiyun 	}
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	phy_power_off(phy);
1834*4882a593Smuzhiyun 	phy_exit(phy);
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	DRM_DEBUG_DP("DP off done\n");
1837*4882a593Smuzhiyun 	return ret;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun 
dp_ctrl_isr(struct dp_ctrl * dp_ctrl)1840*4882a593Smuzhiyun void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
1841*4882a593Smuzhiyun {
1842*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
1843*4882a593Smuzhiyun 	u32 isr;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	if (!dp_ctrl)
1846*4882a593Smuzhiyun 		return;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	isr = dp_catalog_ctrl_get_interrupt(ctrl->catalog);
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	if (isr & DP_CTRL_INTR_READY_FOR_VIDEO) {
1853*4882a593Smuzhiyun 		DRM_DEBUG_DP("dp_video_ready\n");
1854*4882a593Smuzhiyun 		complete(&ctrl->video_comp);
1855*4882a593Smuzhiyun 	}
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	if (isr & DP_CTRL_INTR_IDLE_PATTERN_SENT) {
1858*4882a593Smuzhiyun 		DRM_DEBUG_DP("idle_patterns_sent\n");
1859*4882a593Smuzhiyun 		complete(&ctrl->idle_comp);
1860*4882a593Smuzhiyun 	}
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun 
dp_ctrl_get(struct device * dev,struct dp_link * link,struct dp_panel * panel,struct drm_dp_aux * aux,struct dp_power * power,struct dp_catalog * catalog,struct dp_parser * parser)1863*4882a593Smuzhiyun struct dp_ctrl *dp_ctrl_get(struct device *dev, struct dp_link *link,
1864*4882a593Smuzhiyun 			struct dp_panel *panel,	struct drm_dp_aux *aux,
1865*4882a593Smuzhiyun 			struct dp_power *power, struct dp_catalog *catalog,
1866*4882a593Smuzhiyun 			struct dp_parser *parser)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun 	struct dp_ctrl_private *ctrl;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	if (!dev || !panel || !aux ||
1871*4882a593Smuzhiyun 	    !link || !catalog) {
1872*4882a593Smuzhiyun 		DRM_ERROR("invalid input\n");
1873*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1874*4882a593Smuzhiyun 	}
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
1877*4882a593Smuzhiyun 	if (!ctrl) {
1878*4882a593Smuzhiyun 		DRM_ERROR("Mem allocation failure\n");
1879*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1880*4882a593Smuzhiyun 	}
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	init_completion(&ctrl->idle_comp);
1883*4882a593Smuzhiyun 	init_completion(&ctrl->video_comp);
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	/* in parameters */
1886*4882a593Smuzhiyun 	ctrl->parser   = parser;
1887*4882a593Smuzhiyun 	ctrl->panel    = panel;
1888*4882a593Smuzhiyun 	ctrl->power    = power;
1889*4882a593Smuzhiyun 	ctrl->aux      = aux;
1890*4882a593Smuzhiyun 	ctrl->link     = link;
1891*4882a593Smuzhiyun 	ctrl->catalog  = catalog;
1892*4882a593Smuzhiyun 	ctrl->dev      = dev;
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun 	return &ctrl->dp_ctrl;
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun 
dp_ctrl_put(struct dp_ctrl * dp_ctrl)1897*4882a593Smuzhiyun void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
1898*4882a593Smuzhiyun {
1899*4882a593Smuzhiyun }
1900