1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <drm/drm_print.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "dp_reg.h"
10*4882a593Smuzhiyun #include "dp_aux.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define DP_AUX_ENUM_STR(x) #x
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun struct dp_aux_private {
15*4882a593Smuzhiyun struct device *dev;
16*4882a593Smuzhiyun struct dp_catalog *catalog;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct mutex mutex;
19*4882a593Smuzhiyun struct completion comp;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun u32 aux_error_num;
22*4882a593Smuzhiyun u32 retry_cnt;
23*4882a593Smuzhiyun bool cmd_busy;
24*4882a593Smuzhiyun bool native;
25*4882a593Smuzhiyun bool read;
26*4882a593Smuzhiyun bool no_send_addr;
27*4882a593Smuzhiyun bool no_send_stop;
28*4882a593Smuzhiyun u32 offset;
29*4882a593Smuzhiyun u32 segment;
30*4882a593Smuzhiyun u32 isr;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct drm_dp_aux dp_aux;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
dp_aux_get_error(u32 aux_error)35*4882a593Smuzhiyun static const char *dp_aux_get_error(u32 aux_error)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun switch (aux_error) {
38*4882a593Smuzhiyun case DP_AUX_ERR_NONE:
39*4882a593Smuzhiyun return DP_AUX_ENUM_STR(DP_AUX_ERR_NONE);
40*4882a593Smuzhiyun case DP_AUX_ERR_ADDR:
41*4882a593Smuzhiyun return DP_AUX_ENUM_STR(DP_AUX_ERR_ADDR);
42*4882a593Smuzhiyun case DP_AUX_ERR_TOUT:
43*4882a593Smuzhiyun return DP_AUX_ENUM_STR(DP_AUX_ERR_TOUT);
44*4882a593Smuzhiyun case DP_AUX_ERR_NACK:
45*4882a593Smuzhiyun return DP_AUX_ENUM_STR(DP_AUX_ERR_NACK);
46*4882a593Smuzhiyun case DP_AUX_ERR_DEFER:
47*4882a593Smuzhiyun return DP_AUX_ENUM_STR(DP_AUX_ERR_DEFER);
48*4882a593Smuzhiyun case DP_AUX_ERR_NACK_DEFER:
49*4882a593Smuzhiyun return DP_AUX_ENUM_STR(DP_AUX_ERR_NACK_DEFER);
50*4882a593Smuzhiyun default:
51*4882a593Smuzhiyun return "unknown";
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
dp_aux_write(struct dp_aux_private * aux,struct drm_dp_aux_msg * msg)55*4882a593Smuzhiyun static u32 dp_aux_write(struct dp_aux_private *aux,
56*4882a593Smuzhiyun struct drm_dp_aux_msg *msg)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun u32 data[4], reg, len;
59*4882a593Smuzhiyun u8 *msgdata = msg->buffer;
60*4882a593Smuzhiyun int const AUX_CMD_FIFO_LEN = 128;
61*4882a593Smuzhiyun int i = 0;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (aux->read)
64*4882a593Smuzhiyun len = 4;
65*4882a593Smuzhiyun else
66*4882a593Smuzhiyun len = msg->size + 4;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * cmd fifo only has depth of 144 bytes
70*4882a593Smuzhiyun * limit buf length to 128 bytes here
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun if (len > AUX_CMD_FIFO_LEN) {
73*4882a593Smuzhiyun DRM_ERROR("buf size greater than allowed size of 128 bytes\n");
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Pack cmd and write to HW */
78*4882a593Smuzhiyun data[0] = (msg->address >> 16) & 0xf; /* addr[19:16] */
79*4882a593Smuzhiyun if (aux->read)
80*4882a593Smuzhiyun data[0] |= BIT(4); /* R/W */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun data[1] = (msg->address >> 8) & 0xff; /* addr[15:8] */
83*4882a593Smuzhiyun data[2] = msg->address & 0xff; /* addr[7:0] */
84*4882a593Smuzhiyun data[3] = (msg->size - 1) & 0xff; /* len[7:0] */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun for (i = 0; i < len; i++) {
87*4882a593Smuzhiyun reg = (i < 4) ? data[i] : msgdata[i - 4];
88*4882a593Smuzhiyun /* index = 0, write */
89*4882a593Smuzhiyun reg = (((reg) << DP_AUX_DATA_OFFSET)
90*4882a593Smuzhiyun & DP_AUX_DATA_MASK) | DP_AUX_DATA_WRITE;
91*4882a593Smuzhiyun if (i == 0)
92*4882a593Smuzhiyun reg |= DP_AUX_DATA_INDEX_WRITE;
93*4882a593Smuzhiyun aux->catalog->aux_data = reg;
94*4882a593Smuzhiyun dp_catalog_aux_write_data(aux->catalog);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun dp_catalog_aux_clear_trans(aux->catalog, false);
98*4882a593Smuzhiyun dp_catalog_aux_clear_hw_interrupts(aux->catalog);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun reg = 0; /* Transaction number == 1 */
101*4882a593Smuzhiyun if (!aux->native) { /* i2c */
102*4882a593Smuzhiyun reg |= DP_AUX_TRANS_CTRL_I2C;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (aux->no_send_addr)
105*4882a593Smuzhiyun reg |= DP_AUX_TRANS_CTRL_NO_SEND_ADDR;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (aux->no_send_stop)
108*4882a593Smuzhiyun reg |= DP_AUX_TRANS_CTRL_NO_SEND_STOP;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun reg |= DP_AUX_TRANS_CTRL_GO;
112*4882a593Smuzhiyun aux->catalog->aux_data = reg;
113*4882a593Smuzhiyun dp_catalog_aux_write_trans(aux->catalog);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return len;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
dp_aux_cmd_fifo_tx(struct dp_aux_private * aux,struct drm_dp_aux_msg * msg)118*4882a593Smuzhiyun static int dp_aux_cmd_fifo_tx(struct dp_aux_private *aux,
119*4882a593Smuzhiyun struct drm_dp_aux_msg *msg)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 ret, len, timeout;
122*4882a593Smuzhiyun int aux_timeout_ms = HZ/4;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun reinit_completion(&aux->comp);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun len = dp_aux_write(aux, msg);
127*4882a593Smuzhiyun if (len == 0) {
128*4882a593Smuzhiyun DRM_ERROR("DP AUX write failed\n");
129*4882a593Smuzhiyun return -EINVAL;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun timeout = wait_for_completion_timeout(&aux->comp, aux_timeout_ms);
133*4882a593Smuzhiyun if (!timeout) {
134*4882a593Smuzhiyun DRM_ERROR("aux %s timeout\n", (aux->read ? "read" : "write"));
135*4882a593Smuzhiyun return -ETIMEDOUT;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (aux->aux_error_num == DP_AUX_ERR_NONE) {
139*4882a593Smuzhiyun ret = len;
140*4882a593Smuzhiyun } else {
141*4882a593Smuzhiyun DRM_ERROR_RATELIMITED("aux err: %s\n",
142*4882a593Smuzhiyun dp_aux_get_error(aux->aux_error_num));
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ret = -EINVAL;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return ret;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
dp_aux_cmd_fifo_rx(struct dp_aux_private * aux,struct drm_dp_aux_msg * msg)150*4882a593Smuzhiyun static void dp_aux_cmd_fifo_rx(struct dp_aux_private *aux,
151*4882a593Smuzhiyun struct drm_dp_aux_msg *msg)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun u32 data;
154*4882a593Smuzhiyun u8 *dp;
155*4882a593Smuzhiyun u32 i, actual_i;
156*4882a593Smuzhiyun u32 len = msg->size;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun dp_catalog_aux_clear_trans(aux->catalog, true);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun data = DP_AUX_DATA_INDEX_WRITE; /* INDEX_WRITE */
161*4882a593Smuzhiyun data |= DP_AUX_DATA_READ; /* read */
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun aux->catalog->aux_data = data;
164*4882a593Smuzhiyun dp_catalog_aux_write_data(aux->catalog);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun dp = msg->buffer;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* discard first byte */
169*4882a593Smuzhiyun data = dp_catalog_aux_read_data(aux->catalog);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun for (i = 0; i < len; i++) {
172*4882a593Smuzhiyun data = dp_catalog_aux_read_data(aux->catalog);
173*4882a593Smuzhiyun *dp++ = (u8)((data >> DP_AUX_DATA_OFFSET) & 0xff);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun actual_i = (data >> DP_AUX_DATA_INDEX_OFFSET) & 0xFF;
176*4882a593Smuzhiyun if (i != actual_i)
177*4882a593Smuzhiyun DRM_ERROR("Index mismatch: expected %d, found %d\n",
178*4882a593Smuzhiyun i, actual_i);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
dp_aux_native_handler(struct dp_aux_private * aux)182*4882a593Smuzhiyun static void dp_aux_native_handler(struct dp_aux_private *aux)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun u32 isr = aux->isr;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (isr & DP_INTR_AUX_I2C_DONE)
187*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_NONE;
188*4882a593Smuzhiyun else if (isr & DP_INTR_WRONG_ADDR)
189*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_ADDR;
190*4882a593Smuzhiyun else if (isr & DP_INTR_TIMEOUT)
191*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_TOUT;
192*4882a593Smuzhiyun if (isr & DP_INTR_NACK_DEFER)
193*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_NACK;
194*4882a593Smuzhiyun if (isr & DP_INTR_AUX_ERROR) {
195*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_PHY;
196*4882a593Smuzhiyun dp_catalog_aux_clear_hw_interrupts(aux->catalog);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun complete(&aux->comp);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
dp_aux_i2c_handler(struct dp_aux_private * aux)202*4882a593Smuzhiyun static void dp_aux_i2c_handler(struct dp_aux_private *aux)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun u32 isr = aux->isr;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (isr & DP_INTR_AUX_I2C_DONE) {
207*4882a593Smuzhiyun if (isr & (DP_INTR_I2C_NACK | DP_INTR_I2C_DEFER))
208*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_NACK;
209*4882a593Smuzhiyun else
210*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_NONE;
211*4882a593Smuzhiyun } else {
212*4882a593Smuzhiyun if (isr & DP_INTR_WRONG_ADDR)
213*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_ADDR;
214*4882a593Smuzhiyun else if (isr & DP_INTR_TIMEOUT)
215*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_TOUT;
216*4882a593Smuzhiyun if (isr & DP_INTR_NACK_DEFER)
217*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_NACK_DEFER;
218*4882a593Smuzhiyun if (isr & DP_INTR_I2C_NACK)
219*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_NACK;
220*4882a593Smuzhiyun if (isr & DP_INTR_I2C_DEFER)
221*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_DEFER;
222*4882a593Smuzhiyun if (isr & DP_INTR_AUX_ERROR) {
223*4882a593Smuzhiyun aux->aux_error_num = DP_AUX_ERR_PHY;
224*4882a593Smuzhiyun dp_catalog_aux_clear_hw_interrupts(aux->catalog);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun complete(&aux->comp);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
dp_aux_update_offset_and_segment(struct dp_aux_private * aux,struct drm_dp_aux_msg * input_msg)231*4882a593Smuzhiyun static void dp_aux_update_offset_and_segment(struct dp_aux_private *aux,
232*4882a593Smuzhiyun struct drm_dp_aux_msg *input_msg)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun u32 edid_address = 0x50;
235*4882a593Smuzhiyun u32 segment_address = 0x30;
236*4882a593Smuzhiyun bool i2c_read = input_msg->request &
237*4882a593Smuzhiyun (DP_AUX_I2C_READ & DP_AUX_NATIVE_READ);
238*4882a593Smuzhiyun u8 *data;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (aux->native || i2c_read || ((input_msg->address != edid_address) &&
241*4882a593Smuzhiyun (input_msg->address != segment_address)))
242*4882a593Smuzhiyun return;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun data = input_msg->buffer;
246*4882a593Smuzhiyun if (input_msg->address == segment_address)
247*4882a593Smuzhiyun aux->segment = *data;
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun aux->offset = *data;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /**
253*4882a593Smuzhiyun * dp_aux_transfer_helper() - helper function for EDID read transactions
254*4882a593Smuzhiyun *
255*4882a593Smuzhiyun * @aux: DP AUX private structure
256*4882a593Smuzhiyun * @input_msg: input message from DRM upstream APIs
257*4882a593Smuzhiyun * @send_seg: send the segment to sink
258*4882a593Smuzhiyun *
259*4882a593Smuzhiyun * return: void
260*4882a593Smuzhiyun *
261*4882a593Smuzhiyun * This helper function is used to fix EDID reads for non-compliant
262*4882a593Smuzhiyun * sinks that do not handle the i2c middle-of-transaction flag correctly.
263*4882a593Smuzhiyun */
dp_aux_transfer_helper(struct dp_aux_private * aux,struct drm_dp_aux_msg * input_msg,bool send_seg)264*4882a593Smuzhiyun static void dp_aux_transfer_helper(struct dp_aux_private *aux,
265*4882a593Smuzhiyun struct drm_dp_aux_msg *input_msg,
266*4882a593Smuzhiyun bool send_seg)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct drm_dp_aux_msg helper_msg;
269*4882a593Smuzhiyun u32 message_size = 0x10;
270*4882a593Smuzhiyun u32 segment_address = 0x30;
271*4882a593Smuzhiyun u32 const edid_block_length = 0x80;
272*4882a593Smuzhiyun bool i2c_mot = input_msg->request & DP_AUX_I2C_MOT;
273*4882a593Smuzhiyun bool i2c_read = input_msg->request &
274*4882a593Smuzhiyun (DP_AUX_I2C_READ & DP_AUX_NATIVE_READ);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (!i2c_mot || !i2c_read || (input_msg->size == 0))
277*4882a593Smuzhiyun return;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * Sending the segment value and EDID offset will be performed
281*4882a593Smuzhiyun * from the DRM upstream EDID driver for each block. Avoid
282*4882a593Smuzhiyun * duplicate AUX transactions related to this while reading the
283*4882a593Smuzhiyun * first 16 bytes of each block.
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun if (!(aux->offset % edid_block_length) || !send_seg)
286*4882a593Smuzhiyun goto end;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun aux->read = false;
289*4882a593Smuzhiyun aux->cmd_busy = true;
290*4882a593Smuzhiyun aux->no_send_addr = true;
291*4882a593Smuzhiyun aux->no_send_stop = true;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun * Send the segment address for every i2c read in which the
295*4882a593Smuzhiyun * middle-of-tranaction flag is set. This is required to support EDID
296*4882a593Smuzhiyun * reads of more than 2 blocks as the segment address is reset to 0
297*4882a593Smuzhiyun * since we are overriding the middle-of-transaction flag for read
298*4882a593Smuzhiyun * transactions.
299*4882a593Smuzhiyun */
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (aux->segment) {
302*4882a593Smuzhiyun memset(&helper_msg, 0, sizeof(helper_msg));
303*4882a593Smuzhiyun helper_msg.address = segment_address;
304*4882a593Smuzhiyun helper_msg.buffer = &aux->segment;
305*4882a593Smuzhiyun helper_msg.size = 1;
306*4882a593Smuzhiyun dp_aux_cmd_fifo_tx(aux, &helper_msg);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * Send the offset address for every i2c read in which the
311*4882a593Smuzhiyun * middle-of-transaction flag is set. This will ensure that the sink
312*4882a593Smuzhiyun * will update its read pointer and return the correct portion of the
313*4882a593Smuzhiyun * EDID buffer in the subsequent i2c read trasntion triggered in the
314*4882a593Smuzhiyun * native AUX transfer function.
315*4882a593Smuzhiyun */
316*4882a593Smuzhiyun memset(&helper_msg, 0, sizeof(helper_msg));
317*4882a593Smuzhiyun helper_msg.address = input_msg->address;
318*4882a593Smuzhiyun helper_msg.buffer = &aux->offset;
319*4882a593Smuzhiyun helper_msg.size = 1;
320*4882a593Smuzhiyun dp_aux_cmd_fifo_tx(aux, &helper_msg);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun end:
323*4882a593Smuzhiyun aux->offset += message_size;
324*4882a593Smuzhiyun if (aux->offset == 0x80 || aux->offset == 0x100)
325*4882a593Smuzhiyun aux->segment = 0x0; /* reset segment at end of block */
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /*
329*4882a593Smuzhiyun * This function does the real job to process an AUX transaction.
330*4882a593Smuzhiyun * It will call aux_reset() function to reset the AUX channel,
331*4882a593Smuzhiyun * if the waiting is timeout.
332*4882a593Smuzhiyun */
dp_aux_transfer(struct drm_dp_aux * dp_aux,struct drm_dp_aux_msg * msg)333*4882a593Smuzhiyun static ssize_t dp_aux_transfer(struct drm_dp_aux *dp_aux,
334*4882a593Smuzhiyun struct drm_dp_aux_msg *msg)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun ssize_t ret;
337*4882a593Smuzhiyun int const aux_cmd_native_max = 16;
338*4882a593Smuzhiyun int const aux_cmd_i2c_max = 128;
339*4882a593Smuzhiyun int const retry_count = 5;
340*4882a593Smuzhiyun struct dp_aux_private *aux = container_of(dp_aux,
341*4882a593Smuzhiyun struct dp_aux_private, dp_aux);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun mutex_lock(&aux->mutex);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun aux->native = msg->request & (DP_AUX_NATIVE_WRITE & DP_AUX_NATIVE_READ);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Ignore address only message */
348*4882a593Smuzhiyun if ((msg->size == 0) || (msg->buffer == NULL)) {
349*4882a593Smuzhiyun msg->reply = aux->native ?
350*4882a593Smuzhiyun DP_AUX_NATIVE_REPLY_ACK : DP_AUX_I2C_REPLY_ACK;
351*4882a593Smuzhiyun ret = msg->size;
352*4882a593Smuzhiyun goto unlock_exit;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* msg sanity check */
356*4882a593Smuzhiyun if ((aux->native && (msg->size > aux_cmd_native_max)) ||
357*4882a593Smuzhiyun (msg->size > aux_cmd_i2c_max)) {
358*4882a593Smuzhiyun DRM_ERROR("%s: invalid msg: size(%zu), request(%x)\n",
359*4882a593Smuzhiyun __func__, msg->size, msg->request);
360*4882a593Smuzhiyun ret = -EINVAL;
361*4882a593Smuzhiyun goto unlock_exit;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun dp_aux_update_offset_and_segment(aux, msg);
365*4882a593Smuzhiyun dp_aux_transfer_helper(aux, msg, true);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun aux->read = msg->request & (DP_AUX_I2C_READ & DP_AUX_NATIVE_READ);
368*4882a593Smuzhiyun aux->cmd_busy = true;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (aux->read) {
371*4882a593Smuzhiyun aux->no_send_addr = true;
372*4882a593Smuzhiyun aux->no_send_stop = false;
373*4882a593Smuzhiyun } else {
374*4882a593Smuzhiyun aux->no_send_addr = true;
375*4882a593Smuzhiyun aux->no_send_stop = true;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun ret = dp_aux_cmd_fifo_tx(aux, msg);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (ret < 0) {
381*4882a593Smuzhiyun if (aux->native) {
382*4882a593Smuzhiyun aux->retry_cnt++;
383*4882a593Smuzhiyun if (!(aux->retry_cnt % retry_count))
384*4882a593Smuzhiyun dp_catalog_aux_update_cfg(aux->catalog);
385*4882a593Smuzhiyun dp_catalog_aux_reset(aux->catalog);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun usleep_range(400, 500); /* at least 400us to next try */
388*4882a593Smuzhiyun goto unlock_exit;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (aux->aux_error_num == DP_AUX_ERR_NONE) {
392*4882a593Smuzhiyun if (aux->read)
393*4882a593Smuzhiyun dp_aux_cmd_fifo_rx(aux, msg);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun msg->reply = aux->native ?
396*4882a593Smuzhiyun DP_AUX_NATIVE_REPLY_ACK : DP_AUX_I2C_REPLY_ACK;
397*4882a593Smuzhiyun } else {
398*4882a593Smuzhiyun /* Reply defer to retry */
399*4882a593Smuzhiyun msg->reply = aux->native ?
400*4882a593Smuzhiyun DP_AUX_NATIVE_REPLY_DEFER : DP_AUX_I2C_REPLY_DEFER;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Return requested size for success or retry */
404*4882a593Smuzhiyun ret = msg->size;
405*4882a593Smuzhiyun aux->retry_cnt = 0;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun unlock_exit:
408*4882a593Smuzhiyun aux->cmd_busy = false;
409*4882a593Smuzhiyun mutex_unlock(&aux->mutex);
410*4882a593Smuzhiyun return ret;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
dp_aux_isr(struct drm_dp_aux * dp_aux)413*4882a593Smuzhiyun void dp_aux_isr(struct drm_dp_aux *dp_aux)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun struct dp_aux_private *aux;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun if (!dp_aux) {
418*4882a593Smuzhiyun DRM_ERROR("invalid input\n");
419*4882a593Smuzhiyun return;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun aux = container_of(dp_aux, struct dp_aux_private, dp_aux);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun aux->isr = dp_catalog_aux_get_irq(aux->catalog);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun if (!aux->cmd_busy)
427*4882a593Smuzhiyun return;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (aux->native)
430*4882a593Smuzhiyun dp_aux_native_handler(aux);
431*4882a593Smuzhiyun else
432*4882a593Smuzhiyun dp_aux_i2c_handler(aux);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
dp_aux_reconfig(struct drm_dp_aux * dp_aux)435*4882a593Smuzhiyun void dp_aux_reconfig(struct drm_dp_aux *dp_aux)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct dp_aux_private *aux;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun aux = container_of(dp_aux, struct dp_aux_private, dp_aux);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun dp_catalog_aux_update_cfg(aux->catalog);
442*4882a593Smuzhiyun dp_catalog_aux_reset(aux->catalog);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
dp_aux_init(struct drm_dp_aux * dp_aux)445*4882a593Smuzhiyun void dp_aux_init(struct drm_dp_aux *dp_aux)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun struct dp_aux_private *aux;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (!dp_aux) {
450*4882a593Smuzhiyun DRM_ERROR("invalid input\n");
451*4882a593Smuzhiyun return;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun aux = container_of(dp_aux, struct dp_aux_private, dp_aux);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun dp_catalog_aux_enable(aux->catalog, true);
457*4882a593Smuzhiyun aux->retry_cnt = 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
dp_aux_deinit(struct drm_dp_aux * dp_aux)460*4882a593Smuzhiyun void dp_aux_deinit(struct drm_dp_aux *dp_aux)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct dp_aux_private *aux;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun aux = container_of(dp_aux, struct dp_aux_private, dp_aux);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun dp_catalog_aux_enable(aux->catalog, false);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
dp_aux_register(struct drm_dp_aux * dp_aux)469*4882a593Smuzhiyun int dp_aux_register(struct drm_dp_aux *dp_aux)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct dp_aux_private *aux;
472*4882a593Smuzhiyun int ret;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (!dp_aux) {
475*4882a593Smuzhiyun DRM_ERROR("invalid input\n");
476*4882a593Smuzhiyun return -EINVAL;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun aux = container_of(dp_aux, struct dp_aux_private, dp_aux);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun aux->dp_aux.name = "dpu_dp_aux";
482*4882a593Smuzhiyun aux->dp_aux.dev = aux->dev;
483*4882a593Smuzhiyun aux->dp_aux.transfer = dp_aux_transfer;
484*4882a593Smuzhiyun ret = drm_dp_aux_register(&aux->dp_aux);
485*4882a593Smuzhiyun if (ret) {
486*4882a593Smuzhiyun DRM_ERROR("%s: failed to register drm aux: %d\n", __func__,
487*4882a593Smuzhiyun ret);
488*4882a593Smuzhiyun return ret;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
dp_aux_unregister(struct drm_dp_aux * dp_aux)494*4882a593Smuzhiyun void dp_aux_unregister(struct drm_dp_aux *dp_aux)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun drm_dp_aux_unregister(dp_aux);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
dp_aux_get(struct device * dev,struct dp_catalog * catalog)499*4882a593Smuzhiyun struct drm_dp_aux *dp_aux_get(struct device *dev, struct dp_catalog *catalog)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun struct dp_aux_private *aux;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (!catalog) {
504*4882a593Smuzhiyun DRM_ERROR("invalid input\n");
505*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun aux = devm_kzalloc(dev, sizeof(*aux), GFP_KERNEL);
509*4882a593Smuzhiyun if (!aux)
510*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun init_completion(&aux->comp);
513*4882a593Smuzhiyun aux->cmd_busy = false;
514*4882a593Smuzhiyun mutex_init(&aux->mutex);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun aux->dev = dev;
517*4882a593Smuzhiyun aux->catalog = catalog;
518*4882a593Smuzhiyun aux->retry_cnt = 0;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun return &aux->dp_aux;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
dp_aux_put(struct drm_dp_aux * dp_aux)523*4882a593Smuzhiyun void dp_aux_put(struct drm_dp_aux *dp_aux)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct dp_aux_private *aux;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (!dp_aux)
528*4882a593Smuzhiyun return;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun aux = container_of(dp_aux, struct dp_aux_private, dp_aux);
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun mutex_destroy(&aux->mutex);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun devm_kfree(aux->dev, aux);
535*4882a593Smuzhiyun }
536