xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/disp/mdp5/mdp5.xml.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun #ifndef MDP5_XML
2*4882a593Smuzhiyun #define MDP5_XML
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /* Autogenerated file, DO NOT EDIT manually!
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun This file was generated by the rules-ng-ng headergen tool in this git repository:
7*4882a593Smuzhiyun http://github.com/freedreno/envytools/
8*4882a593Smuzhiyun git clone https://github.com/freedreno/envytools.git
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun The rules-ng-ng source files this header was generated from are:
11*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/msm.xml                 (    676 bytes, from 2020-07-23 21:58:14)
12*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml (   1572 bytes, from 2020-07-23 21:58:14)
13*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/mdp/mdp4.xml            (  20915 bytes, from 2020-07-23 21:58:14)
14*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/mdp/mdp_common.xml      (   2849 bytes, from 2020-07-23 21:58:14)
15*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/mdp/mdp5.xml            (  37411 bytes, from 2020-07-23 21:58:14)
16*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/dsi/dsi.xml             (  42301 bytes, from 2020-07-23 21:58:14)
17*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/dsi/sfpb.xml            (    602 bytes, from 2020-07-23 21:58:14)
18*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/dsi/mmss_cc.xml         (   1686 bytes, from 2020-07-23 21:58:14)
19*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/hdmi/qfprom.xml         (    600 bytes, from 2020-07-23 21:58:14)
20*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/hdmi/hdmi.xml           (  41874 bytes, from 2020-07-23 21:58:14)
21*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/edp/edp.xml             (  10416 bytes, from 2020-07-23 21:58:14)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun Copyright (C) 2013-2020 by the following authors:
24*4882a593Smuzhiyun - Rob Clark <robdclark@gmail.com> (robclark)
25*4882a593Smuzhiyun - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun Permission is hereby granted, free of charge, to any person obtaining
28*4882a593Smuzhiyun a copy of this software and associated documentation files (the
29*4882a593Smuzhiyun "Software"), to deal in the Software without restriction, including
30*4882a593Smuzhiyun without limitation the rights to use, copy, modify, merge, publish,
31*4882a593Smuzhiyun distribute, sublicense, and/or sell copies of the Software, and to
32*4882a593Smuzhiyun permit persons to whom the Software is furnished to do so, subject to
33*4882a593Smuzhiyun the following conditions:
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun The above copyright notice and this permission notice (including the
36*4882a593Smuzhiyun next paragraph) shall be included in all copies or substantial
37*4882a593Smuzhiyun portions of the Software.
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
40*4882a593Smuzhiyun EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
41*4882a593Smuzhiyun MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
42*4882a593Smuzhiyun IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
43*4882a593Smuzhiyun LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
44*4882a593Smuzhiyun OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
45*4882a593Smuzhiyun WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun enum mdp5_intf_type {
50*4882a593Smuzhiyun 	INTF_DISABLED = 0,
51*4882a593Smuzhiyun 	INTF_DSI = 1,
52*4882a593Smuzhiyun 	INTF_HDMI = 3,
53*4882a593Smuzhiyun 	INTF_LCDC = 5,
54*4882a593Smuzhiyun 	INTF_eDP = 9,
55*4882a593Smuzhiyun 	INTF_VIRTUAL = 100,
56*4882a593Smuzhiyun 	INTF_WB = 101,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun enum mdp5_intfnum {
60*4882a593Smuzhiyun 	NO_INTF = 0,
61*4882a593Smuzhiyun 	INTF0 = 1,
62*4882a593Smuzhiyun 	INTF1 = 2,
63*4882a593Smuzhiyun 	INTF2 = 3,
64*4882a593Smuzhiyun 	INTF3 = 4,
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun enum mdp5_pipe {
68*4882a593Smuzhiyun 	SSPP_NONE = 0,
69*4882a593Smuzhiyun 	SSPP_VIG0 = 1,
70*4882a593Smuzhiyun 	SSPP_VIG1 = 2,
71*4882a593Smuzhiyun 	SSPP_VIG2 = 3,
72*4882a593Smuzhiyun 	SSPP_RGB0 = 4,
73*4882a593Smuzhiyun 	SSPP_RGB1 = 5,
74*4882a593Smuzhiyun 	SSPP_RGB2 = 6,
75*4882a593Smuzhiyun 	SSPP_DMA0 = 7,
76*4882a593Smuzhiyun 	SSPP_DMA1 = 8,
77*4882a593Smuzhiyun 	SSPP_VIG3 = 9,
78*4882a593Smuzhiyun 	SSPP_RGB3 = 10,
79*4882a593Smuzhiyun 	SSPP_CURSOR0 = 11,
80*4882a593Smuzhiyun 	SSPP_CURSOR1 = 12,
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun enum mdp5_ctl_mode {
84*4882a593Smuzhiyun 	MODE_NONE = 0,
85*4882a593Smuzhiyun 	MODE_WB_0_BLOCK = 1,
86*4882a593Smuzhiyun 	MODE_WB_1_BLOCK = 2,
87*4882a593Smuzhiyun 	MODE_WB_0_LINE = 3,
88*4882a593Smuzhiyun 	MODE_WB_1_LINE = 4,
89*4882a593Smuzhiyun 	MODE_WB_2_LINE = 5,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun enum mdp5_pack_3d {
93*4882a593Smuzhiyun 	PACK_3D_FRAME_INT = 0,
94*4882a593Smuzhiyun 	PACK_3D_H_ROW_INT = 1,
95*4882a593Smuzhiyun 	PACK_3D_V_ROW_INT = 2,
96*4882a593Smuzhiyun 	PACK_3D_COL_INT = 3,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun enum mdp5_scale_filter {
100*4882a593Smuzhiyun 	SCALE_FILTER_NEAREST = 0,
101*4882a593Smuzhiyun 	SCALE_FILTER_BIL = 1,
102*4882a593Smuzhiyun 	SCALE_FILTER_PCMN = 2,
103*4882a593Smuzhiyun 	SCALE_FILTER_CA = 3,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun enum mdp5_pipe_bwc {
107*4882a593Smuzhiyun 	BWC_LOSSLESS = 0,
108*4882a593Smuzhiyun 	BWC_Q_HIGH = 1,
109*4882a593Smuzhiyun 	BWC_Q_MED = 2,
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun enum mdp5_cursor_format {
113*4882a593Smuzhiyun 	CURSOR_FMT_ARGB8888 = 0,
114*4882a593Smuzhiyun 	CURSOR_FMT_ARGB1555 = 2,
115*4882a593Smuzhiyun 	CURSOR_FMT_ARGB4444 = 4,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun enum mdp5_cursor_alpha {
119*4882a593Smuzhiyun 	CURSOR_ALPHA_CONST = 0,
120*4882a593Smuzhiyun 	CURSOR_ALPHA_PER_PIXEL = 2,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun enum mdp5_igc_type {
124*4882a593Smuzhiyun 	IGC_VIG = 0,
125*4882a593Smuzhiyun 	IGC_RGB = 1,
126*4882a593Smuzhiyun 	IGC_DMA = 2,
127*4882a593Smuzhiyun 	IGC_DSPP = 3,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun enum mdp5_data_format {
131*4882a593Smuzhiyun 	DATA_FORMAT_RGB = 0,
132*4882a593Smuzhiyun 	DATA_FORMAT_YUV = 1,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun enum mdp5_block_size {
136*4882a593Smuzhiyun 	BLOCK_SIZE_64 = 0,
137*4882a593Smuzhiyun 	BLOCK_SIZE_128 = 1,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun enum mdp5_rotate_mode {
141*4882a593Smuzhiyun 	ROTATE_0 = 0,
142*4882a593Smuzhiyun 	ROTATE_90 = 1,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun enum mdp5_chroma_downsample_method {
146*4882a593Smuzhiyun 	DS_MTHD_NO_PIXEL_DROP = 0,
147*4882a593Smuzhiyun 	DS_MTHD_PIXEL_DROP = 1,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define MDP5_IRQ_WB_0_DONE					0x00000001
151*4882a593Smuzhiyun #define MDP5_IRQ_WB_1_DONE					0x00000002
152*4882a593Smuzhiyun #define MDP5_IRQ_WB_2_DONE					0x00000010
153*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_0_DONE				0x00000100
154*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_1_DONE				0x00000200
155*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_2_DONE				0x00000400
156*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_3_DONE				0x00000800
157*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_0_RD_PTR				0x00001000
158*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_1_RD_PTR				0x00002000
159*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_2_RD_PTR				0x00004000
160*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_3_RD_PTR				0x00008000
161*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_0_WR_PTR				0x00010000
162*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_1_WR_PTR				0x00020000
163*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_2_WR_PTR				0x00040000
164*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_3_WR_PTR				0x00080000
165*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_0_AUTO_REF				0x00100000
166*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_1_AUTO_REF				0x00200000
167*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_2_AUTO_REF				0x00400000
168*4882a593Smuzhiyun #define MDP5_IRQ_PING_PONG_3_AUTO_REF				0x00800000
169*4882a593Smuzhiyun #define MDP5_IRQ_INTF0_UNDER_RUN				0x01000000
170*4882a593Smuzhiyun #define MDP5_IRQ_INTF0_VSYNC					0x02000000
171*4882a593Smuzhiyun #define MDP5_IRQ_INTF1_UNDER_RUN				0x04000000
172*4882a593Smuzhiyun #define MDP5_IRQ_INTF1_VSYNC					0x08000000
173*4882a593Smuzhiyun #define MDP5_IRQ_INTF2_UNDER_RUN				0x10000000
174*4882a593Smuzhiyun #define MDP5_IRQ_INTF2_VSYNC					0x20000000
175*4882a593Smuzhiyun #define MDP5_IRQ_INTF3_UNDER_RUN				0x40000000
176*4882a593Smuzhiyun #define MDP5_IRQ_INTF3_VSYNC					0x80000000
177*4882a593Smuzhiyun #define REG_MDSS_HW_VERSION					0x00000000
178*4882a593Smuzhiyun #define MDSS_HW_VERSION_STEP__MASK				0x0000ffff
179*4882a593Smuzhiyun #define MDSS_HW_VERSION_STEP__SHIFT				0
MDSS_HW_VERSION_STEP(uint32_t val)180*4882a593Smuzhiyun static inline uint32_t MDSS_HW_VERSION_STEP(uint32_t val)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	return ((val) << MDSS_HW_VERSION_STEP__SHIFT) & MDSS_HW_VERSION_STEP__MASK;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun #define MDSS_HW_VERSION_MINOR__MASK				0x0fff0000
185*4882a593Smuzhiyun #define MDSS_HW_VERSION_MINOR__SHIFT				16
MDSS_HW_VERSION_MINOR(uint32_t val)186*4882a593Smuzhiyun static inline uint32_t MDSS_HW_VERSION_MINOR(uint32_t val)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	return ((val) << MDSS_HW_VERSION_MINOR__SHIFT) & MDSS_HW_VERSION_MINOR__MASK;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun #define MDSS_HW_VERSION_MAJOR__MASK				0xf0000000
191*4882a593Smuzhiyun #define MDSS_HW_VERSION_MAJOR__SHIFT				28
MDSS_HW_VERSION_MAJOR(uint32_t val)192*4882a593Smuzhiyun static inline uint32_t MDSS_HW_VERSION_MAJOR(uint32_t val)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	return ((val) << MDSS_HW_VERSION_MAJOR__SHIFT) & MDSS_HW_VERSION_MAJOR__MASK;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define REG_MDSS_HW_INTR_STATUS					0x00000010
198*4882a593Smuzhiyun #define MDSS_HW_INTR_STATUS_INTR_MDP				0x00000001
199*4882a593Smuzhiyun #define MDSS_HW_INTR_STATUS_INTR_DSI0				0x00000010
200*4882a593Smuzhiyun #define MDSS_HW_INTR_STATUS_INTR_DSI1				0x00000020
201*4882a593Smuzhiyun #define MDSS_HW_INTR_STATUS_INTR_HDMI				0x00000100
202*4882a593Smuzhiyun #define MDSS_HW_INTR_STATUS_INTR_EDP				0x00001000
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define REG_MDP5_HW_VERSION					0x00000000
205*4882a593Smuzhiyun #define MDP5_HW_VERSION_STEP__MASK				0x0000ffff
206*4882a593Smuzhiyun #define MDP5_HW_VERSION_STEP__SHIFT				0
MDP5_HW_VERSION_STEP(uint32_t val)207*4882a593Smuzhiyun static inline uint32_t MDP5_HW_VERSION_STEP(uint32_t val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	return ((val) << MDP5_HW_VERSION_STEP__SHIFT) & MDP5_HW_VERSION_STEP__MASK;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun #define MDP5_HW_VERSION_MINOR__MASK				0x0fff0000
212*4882a593Smuzhiyun #define MDP5_HW_VERSION_MINOR__SHIFT				16
MDP5_HW_VERSION_MINOR(uint32_t val)213*4882a593Smuzhiyun static inline uint32_t MDP5_HW_VERSION_MINOR(uint32_t val)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	return ((val) << MDP5_HW_VERSION_MINOR__SHIFT) & MDP5_HW_VERSION_MINOR__MASK;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun #define MDP5_HW_VERSION_MAJOR__MASK				0xf0000000
218*4882a593Smuzhiyun #define MDP5_HW_VERSION_MAJOR__SHIFT				28
MDP5_HW_VERSION_MAJOR(uint32_t val)219*4882a593Smuzhiyun static inline uint32_t MDP5_HW_VERSION_MAJOR(uint32_t val)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	return ((val) << MDP5_HW_VERSION_MAJOR__SHIFT) & MDP5_HW_VERSION_MAJOR__MASK;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define REG_MDP5_DISP_INTF_SEL					0x00000004
225*4882a593Smuzhiyun #define MDP5_DISP_INTF_SEL_INTF0__MASK				0x000000ff
226*4882a593Smuzhiyun #define MDP5_DISP_INTF_SEL_INTF0__SHIFT				0
MDP5_DISP_INTF_SEL_INTF0(enum mdp5_intf_type val)227*4882a593Smuzhiyun static inline uint32_t MDP5_DISP_INTF_SEL_INTF0(enum mdp5_intf_type val)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	return ((val) << MDP5_DISP_INTF_SEL_INTF0__SHIFT) & MDP5_DISP_INTF_SEL_INTF0__MASK;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun #define MDP5_DISP_INTF_SEL_INTF1__MASK				0x0000ff00
232*4882a593Smuzhiyun #define MDP5_DISP_INTF_SEL_INTF1__SHIFT				8
MDP5_DISP_INTF_SEL_INTF1(enum mdp5_intf_type val)233*4882a593Smuzhiyun static inline uint32_t MDP5_DISP_INTF_SEL_INTF1(enum mdp5_intf_type val)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	return ((val) << MDP5_DISP_INTF_SEL_INTF1__SHIFT) & MDP5_DISP_INTF_SEL_INTF1__MASK;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun #define MDP5_DISP_INTF_SEL_INTF2__MASK				0x00ff0000
238*4882a593Smuzhiyun #define MDP5_DISP_INTF_SEL_INTF2__SHIFT				16
MDP5_DISP_INTF_SEL_INTF2(enum mdp5_intf_type val)239*4882a593Smuzhiyun static inline uint32_t MDP5_DISP_INTF_SEL_INTF2(enum mdp5_intf_type val)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	return ((val) << MDP5_DISP_INTF_SEL_INTF2__SHIFT) & MDP5_DISP_INTF_SEL_INTF2__MASK;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun #define MDP5_DISP_INTF_SEL_INTF3__MASK				0xff000000
244*4882a593Smuzhiyun #define MDP5_DISP_INTF_SEL_INTF3__SHIFT				24
MDP5_DISP_INTF_SEL_INTF3(enum mdp5_intf_type val)245*4882a593Smuzhiyun static inline uint32_t MDP5_DISP_INTF_SEL_INTF3(enum mdp5_intf_type val)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	return ((val) << MDP5_DISP_INTF_SEL_INTF3__SHIFT) & MDP5_DISP_INTF_SEL_INTF3__MASK;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define REG_MDP5_INTR_EN					0x00000010
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun #define REG_MDP5_INTR_STATUS					0x00000014
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define REG_MDP5_INTR_CLEAR					0x00000018
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define REG_MDP5_HIST_INTR_EN					0x0000001c
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #define REG_MDP5_HIST_INTR_STATUS				0x00000020
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define REG_MDP5_HIST_INTR_CLEAR				0x00000024
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define REG_MDP5_SPARE_0					0x00000028
263*4882a593Smuzhiyun #define MDP5_SPARE_0_SPLIT_DPL_SINGLE_FLUSH_EN			0x00000001
264*4882a593Smuzhiyun 
REG_MDP5_SMP_ALLOC_W(uint32_t i0)265*4882a593Smuzhiyun static inline uint32_t REG_MDP5_SMP_ALLOC_W(uint32_t i0) { return 0x00000080 + 0x4*i0; }
266*4882a593Smuzhiyun 
REG_MDP5_SMP_ALLOC_W_REG(uint32_t i0)267*4882a593Smuzhiyun static inline uint32_t REG_MDP5_SMP_ALLOC_W_REG(uint32_t i0) { return 0x00000080 + 0x4*i0; }
268*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK			0x000000ff
269*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT			0
MDP5_SMP_ALLOC_W_REG_CLIENT0(uint32_t val)270*4882a593Smuzhiyun static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT0(uint32_t val)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK			0x0000ff00
275*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT			8
MDP5_SMP_ALLOC_W_REG_CLIENT1(uint32_t val)276*4882a593Smuzhiyun static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT1(uint32_t val)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK			0x00ff0000
281*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT			16
MDP5_SMP_ALLOC_W_REG_CLIENT2(uint32_t val)282*4882a593Smuzhiyun static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT2(uint32_t val)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
REG_MDP5_SMP_ALLOC_R(uint32_t i0)287*4882a593Smuzhiyun static inline uint32_t REG_MDP5_SMP_ALLOC_R(uint32_t i0) { return 0x00000130 + 0x4*i0; }
288*4882a593Smuzhiyun 
REG_MDP5_SMP_ALLOC_R_REG(uint32_t i0)289*4882a593Smuzhiyun static inline uint32_t REG_MDP5_SMP_ALLOC_R_REG(uint32_t i0) { return 0x00000130 + 0x4*i0; }
290*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK			0x000000ff
291*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT			0
MDP5_SMP_ALLOC_R_REG_CLIENT0(uint32_t val)292*4882a593Smuzhiyun static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT0(uint32_t val)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK			0x0000ff00
297*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT			8
MDP5_SMP_ALLOC_R_REG_CLIENT1(uint32_t val)298*4882a593Smuzhiyun static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT1(uint32_t val)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK			0x00ff0000
303*4882a593Smuzhiyun #define MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT			16
MDP5_SMP_ALLOC_R_REG_CLIENT2(uint32_t val)304*4882a593Smuzhiyun static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT2(uint32_t val)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
__offset_IGC(enum mdp5_igc_type idx)309*4882a593Smuzhiyun static inline uint32_t __offset_IGC(enum mdp5_igc_type idx)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	switch (idx) {
312*4882a593Smuzhiyun 		case IGC_VIG: return 0x00000200;
313*4882a593Smuzhiyun 		case IGC_RGB: return 0x00000210;
314*4882a593Smuzhiyun 		case IGC_DMA: return 0x00000220;
315*4882a593Smuzhiyun 		case IGC_DSPP: return 0x00000300;
316*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun }
REG_MDP5_IGC(enum mdp5_igc_type i0)319*4882a593Smuzhiyun static inline uint32_t REG_MDP5_IGC(enum mdp5_igc_type i0) { return 0x00000000 + __offset_IGC(i0); }
320*4882a593Smuzhiyun 
REG_MDP5_IGC_LUT(enum mdp5_igc_type i0,uint32_t i1)321*4882a593Smuzhiyun static inline uint32_t REG_MDP5_IGC_LUT(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
322*4882a593Smuzhiyun 
REG_MDP5_IGC_LUT_REG(enum mdp5_igc_type i0,uint32_t i1)323*4882a593Smuzhiyun static inline uint32_t REG_MDP5_IGC_LUT_REG(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
324*4882a593Smuzhiyun #define MDP5_IGC_LUT_REG_VAL__MASK				0x00000fff
325*4882a593Smuzhiyun #define MDP5_IGC_LUT_REG_VAL__SHIFT				0
MDP5_IGC_LUT_REG_VAL(uint32_t val)326*4882a593Smuzhiyun static inline uint32_t MDP5_IGC_LUT_REG_VAL(uint32_t val)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	return ((val) << MDP5_IGC_LUT_REG_VAL__SHIFT) & MDP5_IGC_LUT_REG_VAL__MASK;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun #define MDP5_IGC_LUT_REG_INDEX_UPDATE				0x02000000
331*4882a593Smuzhiyun #define MDP5_IGC_LUT_REG_DISABLE_PIPE_0				0x10000000
332*4882a593Smuzhiyun #define MDP5_IGC_LUT_REG_DISABLE_PIPE_1				0x20000000
333*4882a593Smuzhiyun #define MDP5_IGC_LUT_REG_DISABLE_PIPE_2				0x40000000
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define REG_MDP5_SPLIT_DPL_EN					0x000002f4
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #define REG_MDP5_SPLIT_DPL_UPPER				0x000002f8
338*4882a593Smuzhiyun #define MDP5_SPLIT_DPL_UPPER_SMART_PANEL			0x00000002
339*4882a593Smuzhiyun #define MDP5_SPLIT_DPL_UPPER_SMART_PANEL_FREE_RUN		0x00000004
340*4882a593Smuzhiyun #define MDP5_SPLIT_DPL_UPPER_INTF1_SW_TRG_MUX			0x00000010
341*4882a593Smuzhiyun #define MDP5_SPLIT_DPL_UPPER_INTF2_SW_TRG_MUX			0x00000100
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define REG_MDP5_SPLIT_DPL_LOWER				0x000003f0
344*4882a593Smuzhiyun #define MDP5_SPLIT_DPL_LOWER_SMART_PANEL			0x00000002
345*4882a593Smuzhiyun #define MDP5_SPLIT_DPL_LOWER_SMART_PANEL_FREE_RUN		0x00000004
346*4882a593Smuzhiyun #define MDP5_SPLIT_DPL_LOWER_INTF1_TG_SYNC			0x00000010
347*4882a593Smuzhiyun #define MDP5_SPLIT_DPL_LOWER_INTF2_TG_SYNC			0x00000100
348*4882a593Smuzhiyun 
__offset_CTL(uint32_t idx)349*4882a593Smuzhiyun static inline uint32_t __offset_CTL(uint32_t idx)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	switch (idx) {
352*4882a593Smuzhiyun 		case 0: return (mdp5_cfg->ctl.base[0]);
353*4882a593Smuzhiyun 		case 1: return (mdp5_cfg->ctl.base[1]);
354*4882a593Smuzhiyun 		case 2: return (mdp5_cfg->ctl.base[2]);
355*4882a593Smuzhiyun 		case 3: return (mdp5_cfg->ctl.base[3]);
356*4882a593Smuzhiyun 		case 4: return (mdp5_cfg->ctl.base[4]);
357*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun }
REG_MDP5_CTL(uint32_t i0)360*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL(uint32_t i0) { return 0x00000000 + __offset_CTL(i0); }
361*4882a593Smuzhiyun 
__offset_LAYER(uint32_t idx)362*4882a593Smuzhiyun static inline uint32_t __offset_LAYER(uint32_t idx)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	switch (idx) {
365*4882a593Smuzhiyun 		case 0: return 0x00000000;
366*4882a593Smuzhiyun 		case 1: return 0x00000004;
367*4882a593Smuzhiyun 		case 2: return 0x00000008;
368*4882a593Smuzhiyun 		case 3: return 0x0000000c;
369*4882a593Smuzhiyun 		case 4: return 0x00000010;
370*4882a593Smuzhiyun 		case 5: return 0x00000024;
371*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun }
REG_MDP5_CTL_LAYER(uint32_t i0,uint32_t i1)374*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
375*4882a593Smuzhiyun 
REG_MDP5_CTL_LAYER_REG(uint32_t i0,uint32_t i1)376*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
377*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_VIG0__MASK				0x00000007
378*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_VIG0__SHIFT				0
MDP5_CTL_LAYER_REG_VIG0(uint32_t val)379*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_VIG0(uint32_t val)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_VIG0__SHIFT) & MDP5_CTL_LAYER_REG_VIG0__MASK;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_VIG1__MASK				0x00000038
384*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_VIG1__SHIFT				3
MDP5_CTL_LAYER_REG_VIG1(uint32_t val)385*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_VIG1(uint32_t val)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_VIG1__SHIFT) & MDP5_CTL_LAYER_REG_VIG1__MASK;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_VIG2__MASK				0x000001c0
390*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_VIG2__SHIFT				6
MDP5_CTL_LAYER_REG_VIG2(uint32_t val)391*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_VIG2(uint32_t val)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_VIG2__SHIFT) & MDP5_CTL_LAYER_REG_VIG2__MASK;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_RGB0__MASK				0x00000e00
396*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_RGB0__SHIFT				9
MDP5_CTL_LAYER_REG_RGB0(uint32_t val)397*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_RGB0(uint32_t val)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_RGB0__SHIFT) & MDP5_CTL_LAYER_REG_RGB0__MASK;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_RGB1__MASK				0x00007000
402*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_RGB1__SHIFT				12
MDP5_CTL_LAYER_REG_RGB1(uint32_t val)403*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_RGB1(uint32_t val)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_RGB1__SHIFT) & MDP5_CTL_LAYER_REG_RGB1__MASK;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_RGB2__MASK				0x00038000
408*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_RGB2__SHIFT				15
MDP5_CTL_LAYER_REG_RGB2(uint32_t val)409*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_RGB2(uint32_t val)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_RGB2__SHIFT) & MDP5_CTL_LAYER_REG_RGB2__MASK;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_DMA0__MASK				0x001c0000
414*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_DMA0__SHIFT				18
MDP5_CTL_LAYER_REG_DMA0(uint32_t val)415*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_DMA0(uint32_t val)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_DMA0__SHIFT) & MDP5_CTL_LAYER_REG_DMA0__MASK;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_DMA1__MASK				0x00e00000
420*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_DMA1__SHIFT				21
MDP5_CTL_LAYER_REG_DMA1(uint32_t val)421*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_DMA1(uint32_t val)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_DMA1__SHIFT) & MDP5_CTL_LAYER_REG_DMA1__MASK;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_BORDER_COLOR				0x01000000
426*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_CURSOR_OUT				0x02000000
427*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_VIG3__MASK				0x1c000000
428*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_VIG3__SHIFT				26
MDP5_CTL_LAYER_REG_VIG3(uint32_t val)429*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_VIG3(uint32_t val)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_VIG3__SHIFT) & MDP5_CTL_LAYER_REG_VIG3__MASK;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_RGB3__MASK				0xe0000000
434*4882a593Smuzhiyun #define MDP5_CTL_LAYER_REG_RGB3__SHIFT				29
MDP5_CTL_LAYER_REG_RGB3(uint32_t val)435*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_REG_RGB3(uint32_t val)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_REG_RGB3__SHIFT) & MDP5_CTL_LAYER_REG_RGB3__MASK;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
REG_MDP5_CTL_OP(uint32_t i0)440*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL_OP(uint32_t i0) { return 0x00000014 + __offset_CTL(i0); }
441*4882a593Smuzhiyun #define MDP5_CTL_OP_MODE__MASK					0x0000000f
442*4882a593Smuzhiyun #define MDP5_CTL_OP_MODE__SHIFT					0
MDP5_CTL_OP_MODE(enum mdp5_ctl_mode val)443*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_OP_MODE(enum mdp5_ctl_mode val)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_OP_MODE__SHIFT) & MDP5_CTL_OP_MODE__MASK;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun #define MDP5_CTL_OP_INTF_NUM__MASK				0x00000070
448*4882a593Smuzhiyun #define MDP5_CTL_OP_INTF_NUM__SHIFT				4
MDP5_CTL_OP_INTF_NUM(enum mdp5_intfnum val)449*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_OP_INTF_NUM(enum mdp5_intfnum val)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_OP_INTF_NUM__SHIFT) & MDP5_CTL_OP_INTF_NUM__MASK;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun #define MDP5_CTL_OP_CMD_MODE					0x00020000
454*4882a593Smuzhiyun #define MDP5_CTL_OP_PACK_3D_ENABLE				0x00080000
455*4882a593Smuzhiyun #define MDP5_CTL_OP_PACK_3D__MASK				0x00300000
456*4882a593Smuzhiyun #define MDP5_CTL_OP_PACK_3D__SHIFT				20
MDP5_CTL_OP_PACK_3D(enum mdp5_pack_3d val)457*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_OP_PACK_3D(enum mdp5_pack_3d val)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_OP_PACK_3D__SHIFT) & MDP5_CTL_OP_PACK_3D__MASK;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
REG_MDP5_CTL_FLUSH(uint32_t i0)462*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL_FLUSH(uint32_t i0) { return 0x00000018 + __offset_CTL(i0); }
463*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_VIG0					0x00000001
464*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_VIG1					0x00000002
465*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_VIG2					0x00000004
466*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_RGB0					0x00000008
467*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_RGB1					0x00000010
468*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_RGB2					0x00000020
469*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_LM0					0x00000040
470*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_LM1					0x00000080
471*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_LM2					0x00000100
472*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_LM3					0x00000200
473*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_LM4					0x00000400
474*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_DMA0					0x00000800
475*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_DMA1					0x00001000
476*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_DSPP0					0x00002000
477*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_DSPP1					0x00004000
478*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_DSPP2					0x00008000
479*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_WB					0x00010000
480*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_CTL					0x00020000
481*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_VIG3					0x00040000
482*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_RGB3					0x00080000
483*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_LM5					0x00100000
484*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_DSPP3					0x00200000
485*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_CURSOR_0					0x00400000
486*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_CURSOR_1					0x00800000
487*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_CHROMADOWN_0				0x04000000
488*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_TIMING_3					0x10000000
489*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_TIMING_2					0x20000000
490*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_TIMING_1					0x40000000
491*4882a593Smuzhiyun #define MDP5_CTL_FLUSH_TIMING_0					0x80000000
492*4882a593Smuzhiyun 
REG_MDP5_CTL_START(uint32_t i0)493*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL_START(uint32_t i0) { return 0x0000001c + __offset_CTL(i0); }
494*4882a593Smuzhiyun 
REG_MDP5_CTL_PACK_3D(uint32_t i0)495*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL_PACK_3D(uint32_t i0) { return 0x00000020 + __offset_CTL(i0); }
496*4882a593Smuzhiyun 
__offset_LAYER_EXT(uint32_t idx)497*4882a593Smuzhiyun static inline uint32_t __offset_LAYER_EXT(uint32_t idx)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	switch (idx) {
500*4882a593Smuzhiyun 		case 0: return 0x00000040;
501*4882a593Smuzhiyun 		case 1: return 0x00000044;
502*4882a593Smuzhiyun 		case 2: return 0x00000048;
503*4882a593Smuzhiyun 		case 3: return 0x0000004c;
504*4882a593Smuzhiyun 		case 4: return 0x00000050;
505*4882a593Smuzhiyun 		case 5: return 0x00000054;
506*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun }
REG_MDP5_CTL_LAYER_EXT(uint32_t i0,uint32_t i1)509*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL_LAYER_EXT(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER_EXT(i1); }
510*4882a593Smuzhiyun 
REG_MDP5_CTL_LAYER_EXT_REG(uint32_t i0,uint32_t i1)511*4882a593Smuzhiyun static inline uint32_t REG_MDP5_CTL_LAYER_EXT_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER_EXT(i1); }
512*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_VIG0_BIT3			0x00000001
513*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_VIG1_BIT3			0x00000004
514*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_VIG2_BIT3			0x00000010
515*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_VIG3_BIT3			0x00000040
516*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_RGB0_BIT3			0x00000100
517*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_RGB1_BIT3			0x00000400
518*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_RGB2_BIT3			0x00001000
519*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_RGB3_BIT3			0x00004000
520*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_DMA0_BIT3			0x00010000
521*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_DMA1_BIT3			0x00040000
522*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_CURSOR0__MASK			0x00f00000
523*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_CURSOR0__SHIFT			20
MDP5_CTL_LAYER_EXT_REG_CURSOR0(enum mdp_mixer_stage_id val)524*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_EXT_REG_CURSOR0(enum mdp_mixer_stage_id val)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_EXT_REG_CURSOR0__SHIFT) & MDP5_CTL_LAYER_EXT_REG_CURSOR0__MASK;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_CURSOR1__MASK			0x3c000000
529*4882a593Smuzhiyun #define MDP5_CTL_LAYER_EXT_REG_CURSOR1__SHIFT			26
MDP5_CTL_LAYER_EXT_REG_CURSOR1(enum mdp_mixer_stage_id val)530*4882a593Smuzhiyun static inline uint32_t MDP5_CTL_LAYER_EXT_REG_CURSOR1(enum mdp_mixer_stage_id val)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	return ((val) << MDP5_CTL_LAYER_EXT_REG_CURSOR1__SHIFT) & MDP5_CTL_LAYER_EXT_REG_CURSOR1__MASK;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
__offset_PIPE(enum mdp5_pipe idx)535*4882a593Smuzhiyun static inline uint32_t __offset_PIPE(enum mdp5_pipe idx)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	switch (idx) {
538*4882a593Smuzhiyun 		case SSPP_NONE: return (INVALID_IDX(idx));
539*4882a593Smuzhiyun 		case SSPP_VIG0: return (mdp5_cfg->pipe_vig.base[0]);
540*4882a593Smuzhiyun 		case SSPP_VIG1: return (mdp5_cfg->pipe_vig.base[1]);
541*4882a593Smuzhiyun 		case SSPP_VIG2: return (mdp5_cfg->pipe_vig.base[2]);
542*4882a593Smuzhiyun 		case SSPP_RGB0: return (mdp5_cfg->pipe_rgb.base[0]);
543*4882a593Smuzhiyun 		case SSPP_RGB1: return (mdp5_cfg->pipe_rgb.base[1]);
544*4882a593Smuzhiyun 		case SSPP_RGB2: return (mdp5_cfg->pipe_rgb.base[2]);
545*4882a593Smuzhiyun 		case SSPP_DMA0: return (mdp5_cfg->pipe_dma.base[0]);
546*4882a593Smuzhiyun 		case SSPP_DMA1: return (mdp5_cfg->pipe_dma.base[1]);
547*4882a593Smuzhiyun 		case SSPP_VIG3: return (mdp5_cfg->pipe_vig.base[3]);
548*4882a593Smuzhiyun 		case SSPP_RGB3: return (mdp5_cfg->pipe_rgb.base[3]);
549*4882a593Smuzhiyun 		case SSPP_CURSOR0: return (mdp5_cfg->pipe_cursor.base[0]);
550*4882a593Smuzhiyun 		case SSPP_CURSOR1: return (mdp5_cfg->pipe_cursor.base[1]);
551*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun }
REG_MDP5_PIPE(enum mdp5_pipe i0)554*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
555*4882a593Smuzhiyun 
REG_MDP5_PIPE_OP_MODE(enum mdp5_pipe i0)556*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_OP_MODE(enum mdp5_pipe i0) { return 0x00000200 + __offset_PIPE(i0); }
557*4882a593Smuzhiyun #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK		0x00080000
558*4882a593Smuzhiyun #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT		19
MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT(enum mdp5_data_format val)559*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT(enum mdp5_data_format val)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK		0x00040000
564*4882a593Smuzhiyun #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT		18
MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT(enum mdp5_data_format val)565*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT(enum mdp5_data_format val)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun #define MDP5_PIPE_OP_MODE_CSC_1_EN				0x00020000
570*4882a593Smuzhiyun 
REG_MDP5_PIPE_HIST_CTL_BASE(enum mdp5_pipe i0)571*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_HIST_CTL_BASE(enum mdp5_pipe i0) { return 0x000002c4 + __offset_PIPE(i0); }
572*4882a593Smuzhiyun 
REG_MDP5_PIPE_HIST_LUT_BASE(enum mdp5_pipe i0)573*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_HIST_LUT_BASE(enum mdp5_pipe i0) { return 0x000002f0 + __offset_PIPE(i0); }
574*4882a593Smuzhiyun 
REG_MDP5_PIPE_HIST_LUT_SWAP(enum mdp5_pipe i0)575*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_HIST_LUT_SWAP(enum mdp5_pipe i0) { return 0x00000300 + __offset_PIPE(i0); }
576*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_0(enum mdp5_pipe i0)577*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_0(enum mdp5_pipe i0) { return 0x00000320 + __offset_PIPE(i0); }
578*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK		0x00001fff
579*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT		0
MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11(uint32_t val)580*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11(uint32_t val)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK		0x1fff0000
585*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT		16
MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12(uint32_t val)586*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12(uint32_t val)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_1(enum mdp5_pipe i0)591*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_1(enum mdp5_pipe i0) { return 0x00000324 + __offset_PIPE(i0); }
592*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK		0x00001fff
593*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT		0
MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13(uint32_t val)594*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13(uint32_t val)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK		0x1fff0000
599*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT		16
MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21(uint32_t val)600*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21(uint32_t val)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_2(enum mdp5_pipe i0)605*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_2(enum mdp5_pipe i0) { return 0x00000328 + __offset_PIPE(i0); }
606*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK		0x00001fff
607*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT		0
MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22(uint32_t val)608*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22(uint32_t val)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK		0x1fff0000
613*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT		16
MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23(uint32_t val)614*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23(uint32_t val)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_3(enum mdp5_pipe i0)619*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_3(enum mdp5_pipe i0) { return 0x0000032c + __offset_PIPE(i0); }
620*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK		0x00001fff
621*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT		0
MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31(uint32_t val)622*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31(uint32_t val)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK		0x1fff0000
627*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT		16
MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32(uint32_t val)628*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32(uint32_t val)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_4(enum mdp5_pipe i0)633*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_4(enum mdp5_pipe i0) { return 0x00000330 + __offset_PIPE(i0); }
634*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK		0x00001fff
635*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT		0
MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33(uint32_t val)636*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33(uint32_t val)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0,uint32_t i1)641*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
642*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0,uint32_t i1)643*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
644*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK		0x000000ff
645*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT		0
MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH(uint32_t val)646*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH(uint32_t val)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK			0x0000ff00
651*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT		8
MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW(uint32_t val)652*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW(uint32_t val)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0,uint32_t i1)657*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
658*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0,uint32_t i1)659*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
660*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK		0x000000ff
661*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT		0
MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH(uint32_t val)662*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH(uint32_t val)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK		0x0000ff00
667*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT		8
MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW(uint32_t val)668*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW(uint32_t val)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0,uint32_t i1)673*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
674*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0,uint32_t i1)675*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
676*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK		0x000001ff
677*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT		0
MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE(uint32_t val)678*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE(uint32_t val)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0,uint32_t i1)683*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
684*4882a593Smuzhiyun 
REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0,uint32_t i1)685*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
686*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK		0x000001ff
687*4882a593Smuzhiyun #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT		0
MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE(uint32_t val)688*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE(uint32_t val)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_SIZE(enum mdp5_pipe i0)693*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_SIZE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
694*4882a593Smuzhiyun #define MDP5_PIPE_SRC_SIZE_HEIGHT__MASK				0xffff0000
695*4882a593Smuzhiyun #define MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT			16
MDP5_PIPE_SRC_SIZE_HEIGHT(uint32_t val)696*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_SIZE_HEIGHT(uint32_t val)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_SIZE_HEIGHT__MASK;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun #define MDP5_PIPE_SRC_SIZE_WIDTH__MASK				0x0000ffff
701*4882a593Smuzhiyun #define MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT				0
MDP5_PIPE_SRC_SIZE_WIDTH(uint32_t val)702*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_SIZE_WIDTH(uint32_t val)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_SIZE_WIDTH__MASK;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_IMG_SIZE(enum mdp5_pipe i0)707*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_IMG_SIZE(enum mdp5_pipe i0) { return 0x00000004 + __offset_PIPE(i0); }
708*4882a593Smuzhiyun #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK			0xffff0000
709*4882a593Smuzhiyun #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT			16
MDP5_PIPE_SRC_IMG_SIZE_HEIGHT(uint32_t val)710*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_HEIGHT(uint32_t val)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK			0x0000ffff
715*4882a593Smuzhiyun #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT			0
MDP5_PIPE_SRC_IMG_SIZE_WIDTH(uint32_t val)716*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_WIDTH(uint32_t val)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_XY(enum mdp5_pipe i0)721*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_XY(enum mdp5_pipe i0) { return 0x00000008 + __offset_PIPE(i0); }
722*4882a593Smuzhiyun #define MDP5_PIPE_SRC_XY_Y__MASK				0xffff0000
723*4882a593Smuzhiyun #define MDP5_PIPE_SRC_XY_Y__SHIFT				16
MDP5_PIPE_SRC_XY_Y(uint32_t val)724*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_XY_Y(uint32_t val)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_XY_Y__SHIFT) & MDP5_PIPE_SRC_XY_Y__MASK;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun #define MDP5_PIPE_SRC_XY_X__MASK				0x0000ffff
729*4882a593Smuzhiyun #define MDP5_PIPE_SRC_XY_X__SHIFT				0
MDP5_PIPE_SRC_XY_X(uint32_t val)730*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_XY_X(uint32_t val)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_XY_X__SHIFT) & MDP5_PIPE_SRC_XY_X__MASK;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun 
REG_MDP5_PIPE_OUT_SIZE(enum mdp5_pipe i0)735*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_OUT_SIZE(enum mdp5_pipe i0) { return 0x0000000c + __offset_PIPE(i0); }
736*4882a593Smuzhiyun #define MDP5_PIPE_OUT_SIZE_HEIGHT__MASK				0xffff0000
737*4882a593Smuzhiyun #define MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT			16
MDP5_PIPE_OUT_SIZE_HEIGHT(uint32_t val)738*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_OUT_SIZE_HEIGHT(uint32_t val)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_OUT_SIZE_HEIGHT__MASK;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun #define MDP5_PIPE_OUT_SIZE_WIDTH__MASK				0x0000ffff
743*4882a593Smuzhiyun #define MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT				0
MDP5_PIPE_OUT_SIZE_WIDTH(uint32_t val)744*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_OUT_SIZE_WIDTH(uint32_t val)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT) & MDP5_PIPE_OUT_SIZE_WIDTH__MASK;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
REG_MDP5_PIPE_OUT_XY(enum mdp5_pipe i0)749*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_OUT_XY(enum mdp5_pipe i0) { return 0x00000010 + __offset_PIPE(i0); }
750*4882a593Smuzhiyun #define MDP5_PIPE_OUT_XY_Y__MASK				0xffff0000
751*4882a593Smuzhiyun #define MDP5_PIPE_OUT_XY_Y__SHIFT				16
MDP5_PIPE_OUT_XY_Y(uint32_t val)752*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_OUT_XY_Y(uint32_t val)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_OUT_XY_Y__SHIFT) & MDP5_PIPE_OUT_XY_Y__MASK;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun #define MDP5_PIPE_OUT_XY_X__MASK				0x0000ffff
757*4882a593Smuzhiyun #define MDP5_PIPE_OUT_XY_X__SHIFT				0
MDP5_PIPE_OUT_XY_X(uint32_t val)758*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_OUT_XY_X(uint32_t val)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_OUT_XY_X__SHIFT) & MDP5_PIPE_OUT_XY_X__MASK;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC0_ADDR(enum mdp5_pipe i0)763*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC0_ADDR(enum mdp5_pipe i0) { return 0x00000014 + __offset_PIPE(i0); }
764*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC1_ADDR(enum mdp5_pipe i0)765*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC1_ADDR(enum mdp5_pipe i0) { return 0x00000018 + __offset_PIPE(i0); }
766*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC2_ADDR(enum mdp5_pipe i0)767*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC2_ADDR(enum mdp5_pipe i0) { return 0x0000001c + __offset_PIPE(i0); }
768*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC3_ADDR(enum mdp5_pipe i0)769*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC3_ADDR(enum mdp5_pipe i0) { return 0x00000020 + __offset_PIPE(i0); }
770*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_STRIDE_A(enum mdp5_pipe i0)771*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_A(enum mdp5_pipe i0) { return 0x00000024 + __offset_PIPE(i0); }
772*4882a593Smuzhiyun #define MDP5_PIPE_SRC_STRIDE_A_P0__MASK				0x0000ffff
773*4882a593Smuzhiyun #define MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT			0
MDP5_PIPE_SRC_STRIDE_A_P0(uint32_t val)774*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P0(uint32_t val)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P0__MASK;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun #define MDP5_PIPE_SRC_STRIDE_A_P1__MASK				0xffff0000
779*4882a593Smuzhiyun #define MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT			16
MDP5_PIPE_SRC_STRIDE_A_P1(uint32_t val)780*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P1(uint32_t val)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P1__MASK;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_STRIDE_B(enum mdp5_pipe i0)785*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_B(enum mdp5_pipe i0) { return 0x00000028 + __offset_PIPE(i0); }
786*4882a593Smuzhiyun #define MDP5_PIPE_SRC_STRIDE_B_P2__MASK				0x0000ffff
787*4882a593Smuzhiyun #define MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT			0
MDP5_PIPE_SRC_STRIDE_B_P2(uint32_t val)788*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P2(uint32_t val)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P2__MASK;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun #define MDP5_PIPE_SRC_STRIDE_B_P3__MASK				0xffff0000
793*4882a593Smuzhiyun #define MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT			16
MDP5_PIPE_SRC_STRIDE_B_P3(uint32_t val)794*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P3(uint32_t val)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P3__MASK;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
REG_MDP5_PIPE_STILE_FRAME_SIZE(enum mdp5_pipe i0)799*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_STILE_FRAME_SIZE(enum mdp5_pipe i0) { return 0x0000002c + __offset_PIPE(i0); }
800*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_FORMAT(enum mdp5_pipe i0)801*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_FORMAT(enum mdp5_pipe i0) { return 0x00000030 + __offset_PIPE(i0); }
802*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_G_BPC__MASK			0x00000003
803*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT			0
MDP5_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)804*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_G_BPC__MASK;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_B_BPC__MASK			0x0000000c
809*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT			2
MDP5_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)810*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_B_BPC__MASK;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_R_BPC__MASK			0x00000030
815*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT			4
MDP5_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)816*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_R_BPC__MASK;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_A_BPC__MASK			0x000000c0
821*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT			6
MDP5_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)822*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_A_BPC__MASK;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_ALPHA_ENABLE			0x00000100
827*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_CPP__MASK				0x00000600
828*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_CPP__SHIFT				9
MDP5_PIPE_SRC_FORMAT_CPP(uint32_t val)829*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_FORMAT_CPP(uint32_t val)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_FORMAT_CPP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CPP__MASK;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_ROT90				0x00000800
834*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK			0x00003000
835*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT		12
MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)836*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT) & MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_UNPACK_TIGHT			0x00020000
841*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_UNPACK_ALIGN_MSB			0x00040000
842*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__MASK			0x00180000
843*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__SHIFT			19
MDP5_PIPE_SRC_FORMAT_FETCH_TYPE(enum mdp_fetch_type val)844*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_FORMAT_FETCH_TYPE(enum mdp_fetch_type val)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__SHIFT) & MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__MASK;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK			0x01800000
849*4882a593Smuzhiyun #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT			23
MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val)850*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_UNPACK(enum mdp5_pipe i0)855*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_UNPACK(enum mdp5_pipe i0) { return 0x00000034 + __offset_PIPE(i0); }
856*4882a593Smuzhiyun #define MDP5_PIPE_SRC_UNPACK_ELEM0__MASK			0x000000ff
857*4882a593Smuzhiyun #define MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT			0
MDP5_PIPE_SRC_UNPACK_ELEM0(uint32_t val)858*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM0(uint32_t val)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM0__MASK;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun #define MDP5_PIPE_SRC_UNPACK_ELEM1__MASK			0x0000ff00
863*4882a593Smuzhiyun #define MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT			8
MDP5_PIPE_SRC_UNPACK_ELEM1(uint32_t val)864*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM1(uint32_t val)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM1__MASK;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun #define MDP5_PIPE_SRC_UNPACK_ELEM2__MASK			0x00ff0000
869*4882a593Smuzhiyun #define MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT			16
MDP5_PIPE_SRC_UNPACK_ELEM2(uint32_t val)870*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM2(uint32_t val)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM2__MASK;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun #define MDP5_PIPE_SRC_UNPACK_ELEM3__MASK			0xff000000
875*4882a593Smuzhiyun #define MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT			24
MDP5_PIPE_SRC_UNPACK_ELEM3(uint32_t val)876*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM3(uint32_t val)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM3__MASK;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_OP_MODE(enum mdp5_pipe i0)881*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_OP_MODE(enum mdp5_pipe i0) { return 0x00000038 + __offset_PIPE(i0); }
882*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_BWC_EN				0x00000001
883*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_BWC__MASK				0x00000006
884*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT			1
MDP5_PIPE_SRC_OP_MODE_BWC(enum mdp5_pipe_bwc val)885*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SRC_OP_MODE_BWC(enum mdp5_pipe_bwc val)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT) & MDP5_PIPE_SRC_OP_MODE_BWC__MASK;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_FLIP_LR				0x00002000
890*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_FLIP_UD				0x00004000
891*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_IGC_EN				0x00010000
892*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_0				0x00020000
893*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_1				0x00040000
894*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE			0x00400000
895*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE_ODD			0x00800000
896*4882a593Smuzhiyun #define MDP5_PIPE_SRC_OP_MODE_SW_PIX_EXT_OVERRIDE		0x80000000
897*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_CONSTANT_COLOR(enum mdp5_pipe i0)898*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_CONSTANT_COLOR(enum mdp5_pipe i0) { return 0x0000003c + __offset_PIPE(i0); }
899*4882a593Smuzhiyun 
REG_MDP5_PIPE_FETCH_CONFIG(enum mdp5_pipe i0)900*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_FETCH_CONFIG(enum mdp5_pipe i0) { return 0x00000048 + __offset_PIPE(i0); }
901*4882a593Smuzhiyun 
REG_MDP5_PIPE_VC1_RANGE(enum mdp5_pipe i0)902*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_VC1_RANGE(enum mdp5_pipe i0) { return 0x0000004c + __offset_PIPE(i0); }
903*4882a593Smuzhiyun 
REG_MDP5_PIPE_REQPRIO_FIFO_WM_0(enum mdp5_pipe i0)904*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_0(enum mdp5_pipe i0) { return 0x00000050 + __offset_PIPE(i0); }
905*4882a593Smuzhiyun 
REG_MDP5_PIPE_REQPRIO_FIFO_WM_1(enum mdp5_pipe i0)906*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_1(enum mdp5_pipe i0) { return 0x00000054 + __offset_PIPE(i0); }
907*4882a593Smuzhiyun 
REG_MDP5_PIPE_REQPRIO_FIFO_WM_2(enum mdp5_pipe i0)908*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_2(enum mdp5_pipe i0) { return 0x00000058 + __offset_PIPE(i0); }
909*4882a593Smuzhiyun 
REG_MDP5_PIPE_SRC_ADDR_SW_STATUS(enum mdp5_pipe i0)910*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SRC_ADDR_SW_STATUS(enum mdp5_pipe i0) { return 0x00000070 + __offset_PIPE(i0); }
911*4882a593Smuzhiyun 
REG_MDP5_PIPE_CURRENT_SRC0_ADDR(enum mdp5_pipe i0)912*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC0_ADDR(enum mdp5_pipe i0) { return 0x000000a4 + __offset_PIPE(i0); }
913*4882a593Smuzhiyun 
REG_MDP5_PIPE_CURRENT_SRC1_ADDR(enum mdp5_pipe i0)914*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC1_ADDR(enum mdp5_pipe i0) { return 0x000000a8 + __offset_PIPE(i0); }
915*4882a593Smuzhiyun 
REG_MDP5_PIPE_CURRENT_SRC2_ADDR(enum mdp5_pipe i0)916*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC2_ADDR(enum mdp5_pipe i0) { return 0x000000ac + __offset_PIPE(i0); }
917*4882a593Smuzhiyun 
REG_MDP5_PIPE_CURRENT_SRC3_ADDR(enum mdp5_pipe i0)918*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC3_ADDR(enum mdp5_pipe i0) { return 0x000000b0 + __offset_PIPE(i0); }
919*4882a593Smuzhiyun 
REG_MDP5_PIPE_DECIMATION(enum mdp5_pipe i0)920*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_DECIMATION(enum mdp5_pipe i0) { return 0x000000b4 + __offset_PIPE(i0); }
921*4882a593Smuzhiyun #define MDP5_PIPE_DECIMATION_VERT__MASK				0x000000ff
922*4882a593Smuzhiyun #define MDP5_PIPE_DECIMATION_VERT__SHIFT			0
MDP5_PIPE_DECIMATION_VERT(uint32_t val)923*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_DECIMATION_VERT(uint32_t val)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_DECIMATION_VERT__SHIFT) & MDP5_PIPE_DECIMATION_VERT__MASK;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun #define MDP5_PIPE_DECIMATION_HORZ__MASK				0x0000ff00
928*4882a593Smuzhiyun #define MDP5_PIPE_DECIMATION_HORZ__SHIFT			8
MDP5_PIPE_DECIMATION_HORZ(uint32_t val)929*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_DECIMATION_HORZ(uint32_t val)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_DECIMATION_HORZ__SHIFT) & MDP5_PIPE_DECIMATION_HORZ__MASK;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
__offset_SW_PIX_EXT(enum mdp_component_type idx)934*4882a593Smuzhiyun static inline uint32_t __offset_SW_PIX_EXT(enum mdp_component_type idx)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	switch (idx) {
937*4882a593Smuzhiyun 		case COMP_0: return 0x00000100;
938*4882a593Smuzhiyun 		case COMP_1_2: return 0x00000110;
939*4882a593Smuzhiyun 		case COMP_3: return 0x00000120;
940*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun }
REG_MDP5_PIPE_SW_PIX_EXT(enum mdp5_pipe i0,enum mdp_component_type i1)943*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000000 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
944*4882a593Smuzhiyun 
REG_MDP5_PIPE_SW_PIX_EXT_LR(enum mdp5_pipe i0,enum mdp_component_type i1)945*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_LR(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000000 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
946*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__MASK			0x000000ff
947*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__SHIFT			0
MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT(uint32_t val)948*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT(uint32_t val)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__MASK;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__MASK			0x0000ff00
953*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__SHIFT			8
MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF(int32_t val)954*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF(int32_t val)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__MASK;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__MASK			0x00ff0000
959*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__SHIFT		16
MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT(uint32_t val)960*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT(uint32_t val)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__MASK;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__MASK			0xff000000
965*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__SHIFT		24
MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF(int32_t val)966*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF(int32_t val)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__MASK;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
REG_MDP5_PIPE_SW_PIX_EXT_TB(enum mdp5_pipe i0,enum mdp_component_type i1)971*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_TB(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000004 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
972*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__MASK			0x000000ff
973*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__SHIFT			0
MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT(uint32_t val)974*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT(uint32_t val)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__MASK;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__MASK			0x0000ff00
979*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__SHIFT			8
MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF(int32_t val)980*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF(int32_t val)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__MASK;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__MASK		0x00ff0000
985*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__SHIFT		16
MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT(uint32_t val)986*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT(uint32_t val)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__MASK;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__MASK		0xff000000
991*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__SHIFT		24
MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF(int32_t val)992*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF(int32_t val)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__MASK;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
REG_MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS(enum mdp5_pipe i0,enum mdp_component_type i1)997*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000008 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
998*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__MASK	0x0000ffff
999*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__SHIFT	0
MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT(uint32_t val)1000*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT(uint32_t val)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__MASK;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__MASK	0xffff0000
1005*4882a593Smuzhiyun #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__SHIFT	16
MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM(uint32_t val)1006*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM(uint32_t val)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__SHIFT) & MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__MASK;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
REG_MDP5_PIPE_SCALE_CONFIG(enum mdp5_pipe i0)1011*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SCALE_CONFIG(enum mdp5_pipe i0) { return 0x00000204 + __offset_PIPE(i0); }
1012*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEX_EN			0x00000001
1013*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEY_EN			0x00000002
1014*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__MASK	0x00000300
1015*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__SHIFT	8
MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0(enum mdp5_scale_filter val)1016*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0(enum mdp5_scale_filter val)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__MASK;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__MASK	0x00000c00
1021*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__SHIFT	10
MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0(enum mdp5_scale_filter val)1022*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0(enum mdp5_scale_filter val)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__MASK;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__MASK	0x00003000
1027*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__SHIFT	12
MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2(enum mdp5_scale_filter val)1028*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2(enum mdp5_scale_filter val)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__MASK;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__MASK	0x0000c000
1033*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__SHIFT	14
MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2(enum mdp5_scale_filter val)1034*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2(enum mdp5_scale_filter val)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__MASK;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__MASK	0x00030000
1039*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__SHIFT	16
MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3(enum mdp5_scale_filter val)1040*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3(enum mdp5_scale_filter val)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__MASK;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__MASK	0x000c0000
1045*4882a593Smuzhiyun #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__SHIFT	18
MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3(enum mdp5_scale_filter val)1046*4882a593Smuzhiyun static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3(enum mdp5_scale_filter val)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun 	return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__MASK;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
REG_MDP5_PIPE_SCALE_PHASE_STEP_X(enum mdp5_pipe i0)1051*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000210 + __offset_PIPE(i0); }
1052*4882a593Smuzhiyun 
REG_MDP5_PIPE_SCALE_PHASE_STEP_Y(enum mdp5_pipe i0)1053*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x00000214 + __offset_PIPE(i0); }
1054*4882a593Smuzhiyun 
REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_X(enum mdp5_pipe i0)1055*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000218 + __offset_PIPE(i0); }
1056*4882a593Smuzhiyun 
REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_Y(enum mdp5_pipe i0)1057*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x0000021c + __offset_PIPE(i0); }
1058*4882a593Smuzhiyun 
REG_MDP5_PIPE_SCALE_INIT_PHASE_X(enum mdp5_pipe i0)1059*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_X(enum mdp5_pipe i0) { return 0x00000220 + __offset_PIPE(i0); }
1060*4882a593Smuzhiyun 
REG_MDP5_PIPE_SCALE_INIT_PHASE_Y(enum mdp5_pipe i0)1061*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_Y(enum mdp5_pipe i0) { return 0x00000224 + __offset_PIPE(i0); }
1062*4882a593Smuzhiyun 
__offset_LM(uint32_t idx)1063*4882a593Smuzhiyun static inline uint32_t __offset_LM(uint32_t idx)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	switch (idx) {
1066*4882a593Smuzhiyun 		case 0: return (mdp5_cfg->lm.base[0]);
1067*4882a593Smuzhiyun 		case 1: return (mdp5_cfg->lm.base[1]);
1068*4882a593Smuzhiyun 		case 2: return (mdp5_cfg->lm.base[2]);
1069*4882a593Smuzhiyun 		case 3: return (mdp5_cfg->lm.base[3]);
1070*4882a593Smuzhiyun 		case 4: return (mdp5_cfg->lm.base[4]);
1071*4882a593Smuzhiyun 		case 5: return (mdp5_cfg->lm.base[5]);
1072*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
1073*4882a593Smuzhiyun 	}
1074*4882a593Smuzhiyun }
REG_MDP5_LM(uint32_t i0)1075*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
1076*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_COLOR_OUT(uint32_t i0)1077*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_COLOR_OUT(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
1078*4882a593Smuzhiyun #define MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA			0x00000002
1079*4882a593Smuzhiyun #define MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA			0x00000004
1080*4882a593Smuzhiyun #define MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA			0x00000008
1081*4882a593Smuzhiyun #define MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA			0x00000010
1082*4882a593Smuzhiyun #define MDP5_LM_BLEND_COLOR_OUT_STAGE4_FG_ALPHA			0x00000020
1083*4882a593Smuzhiyun #define MDP5_LM_BLEND_COLOR_OUT_STAGE5_FG_ALPHA			0x00000040
1084*4882a593Smuzhiyun #define MDP5_LM_BLEND_COLOR_OUT_STAGE6_FG_ALPHA			0x00000080
1085*4882a593Smuzhiyun #define MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT		0x80000000
1086*4882a593Smuzhiyun 
REG_MDP5_LM_OUT_SIZE(uint32_t i0)1087*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_OUT_SIZE(uint32_t i0) { return 0x00000004 + __offset_LM(i0); }
1088*4882a593Smuzhiyun #define MDP5_LM_OUT_SIZE_HEIGHT__MASK				0xffff0000
1089*4882a593Smuzhiyun #define MDP5_LM_OUT_SIZE_HEIGHT__SHIFT				16
MDP5_LM_OUT_SIZE_HEIGHT(uint32_t val)1090*4882a593Smuzhiyun static inline uint32_t MDP5_LM_OUT_SIZE_HEIGHT(uint32_t val)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun 	return ((val) << MDP5_LM_OUT_SIZE_HEIGHT__SHIFT) & MDP5_LM_OUT_SIZE_HEIGHT__MASK;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun #define MDP5_LM_OUT_SIZE_WIDTH__MASK				0x0000ffff
1095*4882a593Smuzhiyun #define MDP5_LM_OUT_SIZE_WIDTH__SHIFT				0
MDP5_LM_OUT_SIZE_WIDTH(uint32_t val)1096*4882a593Smuzhiyun static inline uint32_t MDP5_LM_OUT_SIZE_WIDTH(uint32_t val)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	return ((val) << MDP5_LM_OUT_SIZE_WIDTH__SHIFT) & MDP5_LM_OUT_SIZE_WIDTH__MASK;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
REG_MDP5_LM_BORDER_COLOR_0(uint32_t i0)1101*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BORDER_COLOR_0(uint32_t i0) { return 0x00000008 + __offset_LM(i0); }
1102*4882a593Smuzhiyun 
REG_MDP5_LM_BORDER_COLOR_1(uint32_t i0)1103*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BORDER_COLOR_1(uint32_t i0) { return 0x00000010 + __offset_LM(i0); }
1104*4882a593Smuzhiyun 
__offset_BLEND(uint32_t idx)1105*4882a593Smuzhiyun static inline uint32_t __offset_BLEND(uint32_t idx)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	switch (idx) {
1108*4882a593Smuzhiyun 		case 0: return 0x00000020;
1109*4882a593Smuzhiyun 		case 1: return 0x00000050;
1110*4882a593Smuzhiyun 		case 2: return 0x00000080;
1111*4882a593Smuzhiyun 		case 3: return 0x000000b0;
1112*4882a593Smuzhiyun 		case 4: return 0x00000230;
1113*4882a593Smuzhiyun 		case 5: return 0x00000260;
1114*4882a593Smuzhiyun 		case 6: return 0x00000290;
1115*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
1116*4882a593Smuzhiyun 	}
1117*4882a593Smuzhiyun }
REG_MDP5_LM_BLEND(uint32_t i0,uint32_t i1)1118*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_LM(i0) + __offset_BLEND(i1); }
1119*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0,uint32_t i1)1120*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_LM(i0) + __offset_BLEND(i1); }
1121*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK			0x00000003
1122*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT			0
MDP5_LM_BLEND_OP_MODE_FG_ALPHA(enum mdp_alpha_type val)1123*4882a593Smuzhiyun static inline uint32_t MDP5_LM_BLEND_OP_MODE_FG_ALPHA(enum mdp_alpha_type val)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	return ((val) << MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_FG_INV_ALPHA			0x00000004
1128*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA			0x00000008
1129*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA			0x00000010
1130*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_FG_TRANSP_EN			0x00000020
1131*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK			0x00000300
1132*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT			8
MDP5_LM_BLEND_OP_MODE_BG_ALPHA(enum mdp_alpha_type val)1133*4882a593Smuzhiyun static inline uint32_t MDP5_LM_BLEND_OP_MODE_BG_ALPHA(enum mdp_alpha_type val)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun 	return ((val) << MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA			0x00000400
1138*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA			0x00000800
1139*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA			0x00001000
1140*4882a593Smuzhiyun #define MDP5_LM_BLEND_OP_MODE_BG_TRANSP_EN			0x00002000
1141*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0,uint32_t i1)1142*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000004 + __offset_LM(i0) + __offset_BLEND(i1); }
1143*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0,uint32_t i1)1144*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000008 + __offset_LM(i0) + __offset_BLEND(i1); }
1145*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0,uint32_t i1)1146*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000000c + __offset_LM(i0) + __offset_BLEND(i1); }
1147*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0,uint32_t i1)1148*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000010 + __offset_LM(i0) + __offset_BLEND(i1); }
1149*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0,uint32_t i1)1150*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000014 + __offset_LM(i0) + __offset_BLEND(i1); }
1151*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0,uint32_t i1)1152*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000018 + __offset_LM(i0) + __offset_BLEND(i1); }
1153*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0,uint32_t i1)1154*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000001c + __offset_LM(i0) + __offset_BLEND(i1); }
1155*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0,uint32_t i1)1156*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_LM(i0) + __offset_BLEND(i1); }
1157*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0,uint32_t i1)1158*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000024 + __offset_LM(i0) + __offset_BLEND(i1); }
1159*4882a593Smuzhiyun 
REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0,uint32_t i1)1160*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000028 + __offset_LM(i0) + __offset_BLEND(i1); }
1161*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_IMG_SIZE(uint32_t i0)1162*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_IMG_SIZE(uint32_t i0) { return 0x000000e0 + __offset_LM(i0); }
1163*4882a593Smuzhiyun #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK			0x0000ffff
1164*4882a593Smuzhiyun #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT			0
MDP5_LM_CURSOR_IMG_SIZE_SRC_W(uint32_t val)1165*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_W(uint32_t val)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK			0xffff0000
1170*4882a593Smuzhiyun #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT			16
MDP5_LM_CURSOR_IMG_SIZE_SRC_H(uint32_t val)1171*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_H(uint32_t val)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_SIZE(uint32_t i0)1176*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_SIZE(uint32_t i0) { return 0x000000e4 + __offset_LM(i0); }
1177*4882a593Smuzhiyun #define MDP5_LM_CURSOR_SIZE_ROI_W__MASK				0x0000ffff
1178*4882a593Smuzhiyun #define MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT			0
MDP5_LM_CURSOR_SIZE_ROI_W(uint32_t val)1179*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_W(uint32_t val)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_W__MASK;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun #define MDP5_LM_CURSOR_SIZE_ROI_H__MASK				0xffff0000
1184*4882a593Smuzhiyun #define MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT			16
MDP5_LM_CURSOR_SIZE_ROI_H(uint32_t val)1185*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_H(uint32_t val)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_H__MASK;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_XY(uint32_t i0)1190*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_XY(uint32_t i0) { return 0x000000e8 + __offset_LM(i0); }
1191*4882a593Smuzhiyun #define MDP5_LM_CURSOR_XY_SRC_X__MASK				0x0000ffff
1192*4882a593Smuzhiyun #define MDP5_LM_CURSOR_XY_SRC_X__SHIFT				0
MDP5_LM_CURSOR_XY_SRC_X(uint32_t val)1193*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_XY_SRC_X(uint32_t val)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_XY_SRC_X__SHIFT) & MDP5_LM_CURSOR_XY_SRC_X__MASK;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun #define MDP5_LM_CURSOR_XY_SRC_Y__MASK				0xffff0000
1198*4882a593Smuzhiyun #define MDP5_LM_CURSOR_XY_SRC_Y__SHIFT				16
MDP5_LM_CURSOR_XY_SRC_Y(uint32_t val)1199*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_XY_SRC_Y(uint32_t val)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_XY_SRC_Y__SHIFT) & MDP5_LM_CURSOR_XY_SRC_Y__MASK;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_STRIDE(uint32_t i0)1204*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_STRIDE(uint32_t i0) { return 0x000000dc + __offset_LM(i0); }
1205*4882a593Smuzhiyun #define MDP5_LM_CURSOR_STRIDE_STRIDE__MASK			0x0000ffff
1206*4882a593Smuzhiyun #define MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT			0
MDP5_LM_CURSOR_STRIDE_STRIDE(uint32_t val)1207*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_STRIDE_STRIDE(uint32_t val)
1208*4882a593Smuzhiyun {
1209*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT) & MDP5_LM_CURSOR_STRIDE_STRIDE__MASK;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_FORMAT(uint32_t i0)1212*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_FORMAT(uint32_t i0) { return 0x000000ec + __offset_LM(i0); }
1213*4882a593Smuzhiyun #define MDP5_LM_CURSOR_FORMAT_FORMAT__MASK			0x00000007
1214*4882a593Smuzhiyun #define MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT			0
MDP5_LM_CURSOR_FORMAT_FORMAT(enum mdp5_cursor_format val)1215*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_FORMAT_FORMAT(enum mdp5_cursor_format val)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT) & MDP5_LM_CURSOR_FORMAT_FORMAT__MASK;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_BASE_ADDR(uint32_t i0)1220*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_BASE_ADDR(uint32_t i0) { return 0x000000f0 + __offset_LM(i0); }
1221*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_START_XY(uint32_t i0)1222*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_START_XY(uint32_t i0) { return 0x000000f4 + __offset_LM(i0); }
1223*4882a593Smuzhiyun #define MDP5_LM_CURSOR_START_XY_X_START__MASK			0x0000ffff
1224*4882a593Smuzhiyun #define MDP5_LM_CURSOR_START_XY_X_START__SHIFT			0
MDP5_LM_CURSOR_START_XY_X_START(uint32_t val)1225*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_START_XY_X_START(uint32_t val)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_START_XY_X_START__SHIFT) & MDP5_LM_CURSOR_START_XY_X_START__MASK;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun #define MDP5_LM_CURSOR_START_XY_Y_START__MASK			0xffff0000
1230*4882a593Smuzhiyun #define MDP5_LM_CURSOR_START_XY_Y_START__SHIFT			16
MDP5_LM_CURSOR_START_XY_Y_START(uint32_t val)1231*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_START_XY_Y_START(uint32_t val)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_START_XY_Y_START__SHIFT) & MDP5_LM_CURSOR_START_XY_Y_START__MASK;
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_BLEND_CONFIG(uint32_t i0)1236*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_CONFIG(uint32_t i0) { return 0x000000f8 + __offset_LM(i0); }
1237*4882a593Smuzhiyun #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN			0x00000001
1238*4882a593Smuzhiyun #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK	0x00000006
1239*4882a593Smuzhiyun #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT	1
MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(enum mdp5_cursor_alpha val)1240*4882a593Smuzhiyun static inline uint32_t MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(enum mdp5_cursor_alpha val)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	return ((val) << MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT) & MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_TRANSP_EN		0x00000008
1245*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_BLEND_PARAM(uint32_t i0)1246*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_PARAM(uint32_t i0) { return 0x000000fc + __offset_LM(i0); }
1247*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW0(uint32_t i0)1248*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW0(uint32_t i0) { return 0x00000100 + __offset_LM(i0); }
1249*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW1(uint32_t i0)1250*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW1(uint32_t i0) { return 0x00000104 + __offset_LM(i0); }
1251*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH0(uint32_t i0)1252*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH0(uint32_t i0) { return 0x00000108 + __offset_LM(i0); }
1253*4882a593Smuzhiyun 
REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH1(uint32_t i0)1254*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH1(uint32_t i0) { return 0x0000010c + __offset_LM(i0); }
1255*4882a593Smuzhiyun 
REG_MDP5_LM_GC_LUT_BASE(uint32_t i0)1256*4882a593Smuzhiyun static inline uint32_t REG_MDP5_LM_GC_LUT_BASE(uint32_t i0) { return 0x00000110 + __offset_LM(i0); }
1257*4882a593Smuzhiyun 
__offset_DSPP(uint32_t idx)1258*4882a593Smuzhiyun static inline uint32_t __offset_DSPP(uint32_t idx)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	switch (idx) {
1261*4882a593Smuzhiyun 		case 0: return (mdp5_cfg->dspp.base[0]);
1262*4882a593Smuzhiyun 		case 1: return (mdp5_cfg->dspp.base[1]);
1263*4882a593Smuzhiyun 		case 2: return (mdp5_cfg->dspp.base[2]);
1264*4882a593Smuzhiyun 		case 3: return (mdp5_cfg->dspp.base[3]);
1265*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun }
REG_MDP5_DSPP(uint32_t i0)1268*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
1269*4882a593Smuzhiyun 
REG_MDP5_DSPP_OP_MODE(uint32_t i0)1270*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_OP_MODE(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
1271*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_IGC_LUT_EN				0x00000001
1272*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK			0x0000000e
1273*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT			1
MDP5_DSPP_OP_MODE_IGC_TBL_IDX(uint32_t val)1274*4882a593Smuzhiyun static inline uint32_t MDP5_DSPP_OP_MODE_IGC_TBL_IDX(uint32_t val)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun 	return ((val) << MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT) & MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_PCC_EN				0x00000010
1279*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_DITHER_EN				0x00000100
1280*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_HIST_EN				0x00010000
1281*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_AUTO_CLEAR				0x00020000
1282*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_HIST_LUT_EN				0x00080000
1283*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_PA_EN					0x00100000
1284*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_GAMUT_EN				0x00800000
1285*4882a593Smuzhiyun #define MDP5_DSPP_OP_MODE_GAMUT_ORDER				0x01000000
1286*4882a593Smuzhiyun 
REG_MDP5_DSPP_PCC_BASE(uint32_t i0)1287*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_PCC_BASE(uint32_t i0) { return 0x00000030 + __offset_DSPP(i0); }
1288*4882a593Smuzhiyun 
REG_MDP5_DSPP_DITHER_DEPTH(uint32_t i0)1289*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_DITHER_DEPTH(uint32_t i0) { return 0x00000150 + __offset_DSPP(i0); }
1290*4882a593Smuzhiyun 
REG_MDP5_DSPP_HIST_CTL_BASE(uint32_t i0)1291*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_HIST_CTL_BASE(uint32_t i0) { return 0x00000210 + __offset_DSPP(i0); }
1292*4882a593Smuzhiyun 
REG_MDP5_DSPP_HIST_LUT_BASE(uint32_t i0)1293*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_HIST_LUT_BASE(uint32_t i0) { return 0x00000230 + __offset_DSPP(i0); }
1294*4882a593Smuzhiyun 
REG_MDP5_DSPP_HIST_LUT_SWAP(uint32_t i0)1295*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_HIST_LUT_SWAP(uint32_t i0) { return 0x00000234 + __offset_DSPP(i0); }
1296*4882a593Smuzhiyun 
REG_MDP5_DSPP_PA_BASE(uint32_t i0)1297*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_PA_BASE(uint32_t i0) { return 0x00000238 + __offset_DSPP(i0); }
1298*4882a593Smuzhiyun 
REG_MDP5_DSPP_GAMUT_BASE(uint32_t i0)1299*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_GAMUT_BASE(uint32_t i0) { return 0x000002dc + __offset_DSPP(i0); }
1300*4882a593Smuzhiyun 
REG_MDP5_DSPP_GC_BASE(uint32_t i0)1301*4882a593Smuzhiyun static inline uint32_t REG_MDP5_DSPP_GC_BASE(uint32_t i0) { return 0x000002b0 + __offset_DSPP(i0); }
1302*4882a593Smuzhiyun 
__offset_PP(uint32_t idx)1303*4882a593Smuzhiyun static inline uint32_t __offset_PP(uint32_t idx)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	switch (idx) {
1306*4882a593Smuzhiyun 		case 0: return (mdp5_cfg->pp.base[0]);
1307*4882a593Smuzhiyun 		case 1: return (mdp5_cfg->pp.base[1]);
1308*4882a593Smuzhiyun 		case 2: return (mdp5_cfg->pp.base[2]);
1309*4882a593Smuzhiyun 		case 3: return (mdp5_cfg->pp.base[3]);
1310*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
1311*4882a593Smuzhiyun 	}
1312*4882a593Smuzhiyun }
REG_MDP5_PP(uint32_t i0)1313*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP(uint32_t i0) { return 0x00000000 + __offset_PP(i0); }
1314*4882a593Smuzhiyun 
REG_MDP5_PP_TEAR_CHECK_EN(uint32_t i0)1315*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_TEAR_CHECK_EN(uint32_t i0) { return 0x00000000 + __offset_PP(i0); }
1316*4882a593Smuzhiyun 
REG_MDP5_PP_SYNC_CONFIG_VSYNC(uint32_t i0)1317*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_SYNC_CONFIG_VSYNC(uint32_t i0) { return 0x00000004 + __offset_PP(i0); }
1318*4882a593Smuzhiyun #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__MASK			0x0007ffff
1319*4882a593Smuzhiyun #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__SHIFT			0
MDP5_PP_SYNC_CONFIG_VSYNC_COUNT(uint32_t val)1320*4882a593Smuzhiyun static inline uint32_t MDP5_PP_SYNC_CONFIG_VSYNC_COUNT(uint32_t val)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun 	return ((val) << MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__SHIFT) & MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__MASK;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNTER_EN			0x00080000
1325*4882a593Smuzhiyun #define MDP5_PP_SYNC_CONFIG_VSYNC_IN_EN				0x00100000
1326*4882a593Smuzhiyun 
REG_MDP5_PP_SYNC_CONFIG_HEIGHT(uint32_t i0)1327*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_SYNC_CONFIG_HEIGHT(uint32_t i0) { return 0x00000008 + __offset_PP(i0); }
1328*4882a593Smuzhiyun 
REG_MDP5_PP_SYNC_WRCOUNT(uint32_t i0)1329*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_SYNC_WRCOUNT(uint32_t i0) { return 0x0000000c + __offset_PP(i0); }
1330*4882a593Smuzhiyun #define MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__MASK			0x0000ffff
1331*4882a593Smuzhiyun #define MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__SHIFT			0
MDP5_PP_SYNC_WRCOUNT_LINE_COUNT(uint32_t val)1332*4882a593Smuzhiyun static inline uint32_t MDP5_PP_SYNC_WRCOUNT_LINE_COUNT(uint32_t val)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	return ((val) << MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__SHIFT) & MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__MASK;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun #define MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__MASK			0xffff0000
1337*4882a593Smuzhiyun #define MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__SHIFT			16
MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT(uint32_t val)1338*4882a593Smuzhiyun static inline uint32_t MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT(uint32_t val)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun 	return ((val) << MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__SHIFT) & MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__MASK;
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun 
REG_MDP5_PP_VSYNC_INIT_VAL(uint32_t i0)1343*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_VSYNC_INIT_VAL(uint32_t i0) { return 0x00000010 + __offset_PP(i0); }
1344*4882a593Smuzhiyun 
REG_MDP5_PP_INT_COUNT_VAL(uint32_t i0)1345*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_INT_COUNT_VAL(uint32_t i0) { return 0x00000014 + __offset_PP(i0); }
1346*4882a593Smuzhiyun #define MDP5_PP_INT_COUNT_VAL_LINE_COUNT__MASK			0x0000ffff
1347*4882a593Smuzhiyun #define MDP5_PP_INT_COUNT_VAL_LINE_COUNT__SHIFT			0
MDP5_PP_INT_COUNT_VAL_LINE_COUNT(uint32_t val)1348*4882a593Smuzhiyun static inline uint32_t MDP5_PP_INT_COUNT_VAL_LINE_COUNT(uint32_t val)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	return ((val) << MDP5_PP_INT_COUNT_VAL_LINE_COUNT__SHIFT) & MDP5_PP_INT_COUNT_VAL_LINE_COUNT__MASK;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun #define MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__MASK			0xffff0000
1353*4882a593Smuzhiyun #define MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__SHIFT		16
MDP5_PP_INT_COUNT_VAL_FRAME_COUNT(uint32_t val)1354*4882a593Smuzhiyun static inline uint32_t MDP5_PP_INT_COUNT_VAL_FRAME_COUNT(uint32_t val)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	return ((val) << MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__SHIFT) & MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__MASK;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun 
REG_MDP5_PP_SYNC_THRESH(uint32_t i0)1359*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_SYNC_THRESH(uint32_t i0) { return 0x00000018 + __offset_PP(i0); }
1360*4882a593Smuzhiyun #define MDP5_PP_SYNC_THRESH_START__MASK				0x0000ffff
1361*4882a593Smuzhiyun #define MDP5_PP_SYNC_THRESH_START__SHIFT			0
MDP5_PP_SYNC_THRESH_START(uint32_t val)1362*4882a593Smuzhiyun static inline uint32_t MDP5_PP_SYNC_THRESH_START(uint32_t val)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun 	return ((val) << MDP5_PP_SYNC_THRESH_START__SHIFT) & MDP5_PP_SYNC_THRESH_START__MASK;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun #define MDP5_PP_SYNC_THRESH_CONTINUE__MASK			0xffff0000
1367*4882a593Smuzhiyun #define MDP5_PP_SYNC_THRESH_CONTINUE__SHIFT			16
MDP5_PP_SYNC_THRESH_CONTINUE(uint32_t val)1368*4882a593Smuzhiyun static inline uint32_t MDP5_PP_SYNC_THRESH_CONTINUE(uint32_t val)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun 	return ((val) << MDP5_PP_SYNC_THRESH_CONTINUE__SHIFT) & MDP5_PP_SYNC_THRESH_CONTINUE__MASK;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun 
REG_MDP5_PP_START_POS(uint32_t i0)1373*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_START_POS(uint32_t i0) { return 0x0000001c + __offset_PP(i0); }
1374*4882a593Smuzhiyun 
REG_MDP5_PP_RD_PTR_IRQ(uint32_t i0)1375*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_RD_PTR_IRQ(uint32_t i0) { return 0x00000020 + __offset_PP(i0); }
1376*4882a593Smuzhiyun 
REG_MDP5_PP_WR_PTR_IRQ(uint32_t i0)1377*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_WR_PTR_IRQ(uint32_t i0) { return 0x00000024 + __offset_PP(i0); }
1378*4882a593Smuzhiyun 
REG_MDP5_PP_OUT_LINE_COUNT(uint32_t i0)1379*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_OUT_LINE_COUNT(uint32_t i0) { return 0x00000028 + __offset_PP(i0); }
1380*4882a593Smuzhiyun 
REG_MDP5_PP_PP_LINE_COUNT(uint32_t i0)1381*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_PP_LINE_COUNT(uint32_t i0) { return 0x0000002c + __offset_PP(i0); }
1382*4882a593Smuzhiyun 
REG_MDP5_PP_AUTOREFRESH_CONFIG(uint32_t i0)1383*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_AUTOREFRESH_CONFIG(uint32_t i0) { return 0x00000030 + __offset_PP(i0); }
1384*4882a593Smuzhiyun 
REG_MDP5_PP_FBC_MODE(uint32_t i0)1385*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_FBC_MODE(uint32_t i0) { return 0x00000034 + __offset_PP(i0); }
1386*4882a593Smuzhiyun 
REG_MDP5_PP_FBC_BUDGET_CTL(uint32_t i0)1387*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_FBC_BUDGET_CTL(uint32_t i0) { return 0x00000038 + __offset_PP(i0); }
1388*4882a593Smuzhiyun 
REG_MDP5_PP_FBC_LOSSY_MODE(uint32_t i0)1389*4882a593Smuzhiyun static inline uint32_t REG_MDP5_PP_FBC_LOSSY_MODE(uint32_t i0) { return 0x0000003c + __offset_PP(i0); }
1390*4882a593Smuzhiyun 
__offset_WB(uint32_t idx)1391*4882a593Smuzhiyun static inline uint32_t __offset_WB(uint32_t idx)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	switch (idx) {
1394*4882a593Smuzhiyun #if 0  /* TEMPORARY until patch that adds wb.base[] is merged */
1395*4882a593Smuzhiyun 		case 0: return (mdp5_cfg->wb.base[0]);
1396*4882a593Smuzhiyun 		case 1: return (mdp5_cfg->wb.base[1]);
1397*4882a593Smuzhiyun 		case 2: return (mdp5_cfg->wb.base[2]);
1398*4882a593Smuzhiyun 		case 3: return (mdp5_cfg->wb.base[3]);
1399*4882a593Smuzhiyun 		case 4: return (mdp5_cfg->wb.base[4]);
1400*4882a593Smuzhiyun #endif
1401*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
1402*4882a593Smuzhiyun 	}
1403*4882a593Smuzhiyun }
REG_MDP5_WB(uint32_t i0)1404*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB(uint32_t i0) { return 0x00000000 + __offset_WB(i0); }
1405*4882a593Smuzhiyun 
REG_MDP5_WB_DST_FORMAT(uint32_t i0)1406*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST_FORMAT(uint32_t i0) { return 0x00000000 + __offset_WB(i0); }
1407*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC0_OUT__MASK			0x00000003
1408*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC0_OUT__SHIFT			0
MDP5_WB_DST_FORMAT_DSTC0_OUT(uint32_t val)1409*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_DSTC0_OUT(uint32_t val)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_DSTC0_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC0_OUT__MASK;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC1_OUT__MASK			0x0000000c
1414*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC1_OUT__SHIFT			2
MDP5_WB_DST_FORMAT_DSTC1_OUT(uint32_t val)1415*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_DSTC1_OUT(uint32_t val)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_DSTC1_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC1_OUT__MASK;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC2_OUT__MASK			0x00000030
1420*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC2_OUT__SHIFT			4
MDP5_WB_DST_FORMAT_DSTC2_OUT(uint32_t val)1421*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_DSTC2_OUT(uint32_t val)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_DSTC2_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC2_OUT__MASK;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC3_OUT__MASK			0x000000c0
1426*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC3_OUT__SHIFT			6
MDP5_WB_DST_FORMAT_DSTC3_OUT(uint32_t val)1427*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_DSTC3_OUT(uint32_t val)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_DSTC3_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC3_OUT__MASK;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DSTC3_EN				0x00000100
1432*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DST_BPP__MASK			0x00000600
1433*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DST_BPP__SHIFT			9
MDP5_WB_DST_FORMAT_DST_BPP(uint32_t val)1434*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_DST_BPP(uint32_t val)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_DST_BPP__SHIFT) & MDP5_WB_DST_FORMAT_DST_BPP__MASK;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_PACK_COUNT__MASK			0x00003000
1439*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_PACK_COUNT__SHIFT			12
MDP5_WB_DST_FORMAT_PACK_COUNT(uint32_t val)1440*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_PACK_COUNT(uint32_t val)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_PACK_COUNT__SHIFT) & MDP5_WB_DST_FORMAT_PACK_COUNT__MASK;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DST_ALPHA_X				0x00004000
1445*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_PACK_TIGHT				0x00020000
1446*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_PACK_ALIGN_MSB			0x00040000
1447*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_WRITE_PLANES__MASK			0x00180000
1448*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_WRITE_PLANES__SHIFT			19
MDP5_WB_DST_FORMAT_WRITE_PLANES(uint32_t val)1449*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_WRITE_PLANES(uint32_t val)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_WRITE_PLANES__SHIFT) & MDP5_WB_DST_FORMAT_WRITE_PLANES__MASK;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DST_DITHER_EN			0x00400000
1454*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__MASK		0x03800000
1455*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__SHIFT		23
MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP(uint32_t val)1456*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP(uint32_t val)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__SHIFT) & MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__MASK;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__MASK		0x3c000000
1461*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__SHIFT		26
MDP5_WB_DST_FORMAT_DST_CHROMA_SITE(uint32_t val)1462*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_DST_CHROMA_SITE(uint32_t val)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__SHIFT) & MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__MASK;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_FRAME_FORMAT__MASK			0xc0000000
1467*4882a593Smuzhiyun #define MDP5_WB_DST_FORMAT_FRAME_FORMAT__SHIFT			30
MDP5_WB_DST_FORMAT_FRAME_FORMAT(uint32_t val)1468*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_FORMAT_FRAME_FORMAT(uint32_t val)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_FORMAT_FRAME_FORMAT__SHIFT) & MDP5_WB_DST_FORMAT_FRAME_FORMAT__MASK;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun 
REG_MDP5_WB_DST_OP_MODE(uint32_t i0)1473*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST_OP_MODE(uint32_t i0) { return 0x00000004 + __offset_WB(i0); }
1474*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_BWC_ENC_EN				0x00000001
1475*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_BWC_ENC_OP__MASK			0x00000006
1476*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_BWC_ENC_OP__SHIFT			1
MDP5_WB_DST_OP_MODE_BWC_ENC_OP(uint32_t val)1477*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_OP_MODE_BWC_ENC_OP(uint32_t val)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_OP_MODE_BWC_ENC_OP__SHIFT) & MDP5_WB_DST_OP_MODE_BWC_ENC_OP__MASK;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_BLOCK_SIZE__MASK			0x00000010
1482*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_BLOCK_SIZE__SHIFT			4
MDP5_WB_DST_OP_MODE_BLOCK_SIZE(uint32_t val)1483*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_OP_MODE_BLOCK_SIZE(uint32_t val)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_OP_MODE_BLOCK_SIZE__SHIFT) & MDP5_WB_DST_OP_MODE_BLOCK_SIZE__MASK;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_ROT_MODE__MASK			0x00000020
1488*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_ROT_MODE__SHIFT			5
MDP5_WB_DST_OP_MODE_ROT_MODE(uint32_t val)1489*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_OP_MODE_ROT_MODE(uint32_t val)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_OP_MODE_ROT_MODE__SHIFT) & MDP5_WB_DST_OP_MODE_ROT_MODE__MASK;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_ROT_EN				0x00000040
1494*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CSC_EN				0x00000100
1495*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__MASK		0x00000200
1496*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT		9
MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT(uint32_t val)1497*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT(uint32_t val)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__MASK		0x00000400
1502*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT		10
MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT(uint32_t val)1503*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT(uint32_t val)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_EN		0x00000800
1508*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__MASK	0x00001000
1509*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__SHIFT	12
MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT(uint32_t val)1510*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT(uint32_t val)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__MASK;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__MASK	0x00002000
1515*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__SHIFT	13
MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD(uint32_t val)1516*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD(uint32_t val)
1517*4882a593Smuzhiyun {
1518*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__MASK;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__MASK	0x00004000
1521*4882a593Smuzhiyun #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__SHIFT	14
MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD(uint32_t val)1522*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD(uint32_t val)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__MASK;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun 
REG_MDP5_WB_DST_PACK_PATTERN(uint32_t i0)1527*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST_PACK_PATTERN(uint32_t i0) { return 0x00000008 + __offset_WB(i0); }
1528*4882a593Smuzhiyun #define MDP5_WB_DST_PACK_PATTERN_ELEMENT0__MASK			0x00000003
1529*4882a593Smuzhiyun #define MDP5_WB_DST_PACK_PATTERN_ELEMENT0__SHIFT		0
MDP5_WB_DST_PACK_PATTERN_ELEMENT0(uint32_t val)1530*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT0(uint32_t val)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT0__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT0__MASK;
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun #define MDP5_WB_DST_PACK_PATTERN_ELEMENT1__MASK			0x00000300
1535*4882a593Smuzhiyun #define MDP5_WB_DST_PACK_PATTERN_ELEMENT1__SHIFT		8
MDP5_WB_DST_PACK_PATTERN_ELEMENT1(uint32_t val)1536*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT1(uint32_t val)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT1__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT1__MASK;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun #define MDP5_WB_DST_PACK_PATTERN_ELEMENT2__MASK			0x00030000
1541*4882a593Smuzhiyun #define MDP5_WB_DST_PACK_PATTERN_ELEMENT2__SHIFT		16
MDP5_WB_DST_PACK_PATTERN_ELEMENT2(uint32_t val)1542*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT2(uint32_t val)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT2__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT2__MASK;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun #define MDP5_WB_DST_PACK_PATTERN_ELEMENT3__MASK			0x03000000
1547*4882a593Smuzhiyun #define MDP5_WB_DST_PACK_PATTERN_ELEMENT3__SHIFT		24
MDP5_WB_DST_PACK_PATTERN_ELEMENT3(uint32_t val)1548*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT3(uint32_t val)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT3__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT3__MASK;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun 
REG_MDP5_WB_DST0_ADDR(uint32_t i0)1553*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST0_ADDR(uint32_t i0) { return 0x0000000c + __offset_WB(i0); }
1554*4882a593Smuzhiyun 
REG_MDP5_WB_DST1_ADDR(uint32_t i0)1555*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST1_ADDR(uint32_t i0) { return 0x00000010 + __offset_WB(i0); }
1556*4882a593Smuzhiyun 
REG_MDP5_WB_DST2_ADDR(uint32_t i0)1557*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST2_ADDR(uint32_t i0) { return 0x00000014 + __offset_WB(i0); }
1558*4882a593Smuzhiyun 
REG_MDP5_WB_DST3_ADDR(uint32_t i0)1559*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST3_ADDR(uint32_t i0) { return 0x00000018 + __offset_WB(i0); }
1560*4882a593Smuzhiyun 
REG_MDP5_WB_DST_YSTRIDE0(uint32_t i0)1561*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST_YSTRIDE0(uint32_t i0) { return 0x0000001c + __offset_WB(i0); }
1562*4882a593Smuzhiyun #define MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__MASK			0x0000ffff
1563*4882a593Smuzhiyun #define MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__SHIFT		0
MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE(uint32_t val)1564*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE(uint32_t val)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__MASK;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun #define MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__MASK			0xffff0000
1569*4882a593Smuzhiyun #define MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__SHIFT		16
MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE(uint32_t val)1570*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE(uint32_t val)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__MASK;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun 
REG_MDP5_WB_DST_YSTRIDE1(uint32_t i0)1575*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST_YSTRIDE1(uint32_t i0) { return 0x00000020 + __offset_WB(i0); }
1576*4882a593Smuzhiyun #define MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__MASK			0x0000ffff
1577*4882a593Smuzhiyun #define MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__SHIFT		0
MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE(uint32_t val)1578*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE(uint32_t val)
1579*4882a593Smuzhiyun {
1580*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__MASK;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun #define MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__MASK			0xffff0000
1583*4882a593Smuzhiyun #define MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__SHIFT		16
MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE(uint32_t val)1584*4882a593Smuzhiyun static inline uint32_t MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE(uint32_t val)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun 	return ((val) << MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__MASK;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun 
REG_MDP5_WB_DST_DITHER_BITDEPTH(uint32_t i0)1589*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST_DITHER_BITDEPTH(uint32_t i0) { return 0x00000024 + __offset_WB(i0); }
1590*4882a593Smuzhiyun 
REG_MDP5_WB_DITHER_MATRIX_ROW0(uint32_t i0)1591*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW0(uint32_t i0) { return 0x00000030 + __offset_WB(i0); }
1592*4882a593Smuzhiyun 
REG_MDP5_WB_DITHER_MATRIX_ROW1(uint32_t i0)1593*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW1(uint32_t i0) { return 0x00000034 + __offset_WB(i0); }
1594*4882a593Smuzhiyun 
REG_MDP5_WB_DITHER_MATRIX_ROW2(uint32_t i0)1595*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW2(uint32_t i0) { return 0x00000038 + __offset_WB(i0); }
1596*4882a593Smuzhiyun 
REG_MDP5_WB_DITHER_MATRIX_ROW3(uint32_t i0)1597*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW3(uint32_t i0) { return 0x0000003c + __offset_WB(i0); }
1598*4882a593Smuzhiyun 
REG_MDP5_WB_DST_WRITE_CONFIG(uint32_t i0)1599*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_DST_WRITE_CONFIG(uint32_t i0) { return 0x00000048 + __offset_WB(i0); }
1600*4882a593Smuzhiyun 
REG_MDP5_WB_ROTATION_DNSCALER(uint32_t i0)1601*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_ROTATION_DNSCALER(uint32_t i0) { return 0x00000050 + __offset_WB(i0); }
1602*4882a593Smuzhiyun 
REG_MDP5_WB_N16_INIT_PHASE_X_0_3(uint32_t i0)1603*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_X_0_3(uint32_t i0) { return 0x00000060 + __offset_WB(i0); }
1604*4882a593Smuzhiyun 
REG_MDP5_WB_N16_INIT_PHASE_X_1_2(uint32_t i0)1605*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_X_1_2(uint32_t i0) { return 0x00000064 + __offset_WB(i0); }
1606*4882a593Smuzhiyun 
REG_MDP5_WB_N16_INIT_PHASE_Y_0_3(uint32_t i0)1607*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_Y_0_3(uint32_t i0) { return 0x00000068 + __offset_WB(i0); }
1608*4882a593Smuzhiyun 
REG_MDP5_WB_N16_INIT_PHASE_Y_1_2(uint32_t i0)1609*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_Y_1_2(uint32_t i0) { return 0x0000006c + __offset_WB(i0); }
1610*4882a593Smuzhiyun 
REG_MDP5_WB_OUT_SIZE(uint32_t i0)1611*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_OUT_SIZE(uint32_t i0) { return 0x00000074 + __offset_WB(i0); }
1612*4882a593Smuzhiyun #define MDP5_WB_OUT_SIZE_DST_W__MASK				0x0000ffff
1613*4882a593Smuzhiyun #define MDP5_WB_OUT_SIZE_DST_W__SHIFT				0
MDP5_WB_OUT_SIZE_DST_W(uint32_t val)1614*4882a593Smuzhiyun static inline uint32_t MDP5_WB_OUT_SIZE_DST_W(uint32_t val)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun 	return ((val) << MDP5_WB_OUT_SIZE_DST_W__SHIFT) & MDP5_WB_OUT_SIZE_DST_W__MASK;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun #define MDP5_WB_OUT_SIZE_DST_H__MASK				0xffff0000
1619*4882a593Smuzhiyun #define MDP5_WB_OUT_SIZE_DST_H__SHIFT				16
MDP5_WB_OUT_SIZE_DST_H(uint32_t val)1620*4882a593Smuzhiyun static inline uint32_t MDP5_WB_OUT_SIZE_DST_H(uint32_t val)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun 	return ((val) << MDP5_WB_OUT_SIZE_DST_H__SHIFT) & MDP5_WB_OUT_SIZE_DST_H__MASK;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun 
REG_MDP5_WB_ALPHA_X_VALUE(uint32_t i0)1625*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_ALPHA_X_VALUE(uint32_t i0) { return 0x00000078 + __offset_WB(i0); }
1626*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_MATRIX_COEFF_0(uint32_t i0)1627*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_0(uint32_t i0) { return 0x00000260 + __offset_WB(i0); }
1628*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__MASK		0x00001fff
1629*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__SHIFT		0
MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11(uint32_t val)1630*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11(uint32_t val)
1631*4882a593Smuzhiyun {
1632*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__MASK;
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__MASK		0x1fff0000
1635*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__SHIFT		16
MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12(uint32_t val)1636*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12(uint32_t val)
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__MASK;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_MATRIX_COEFF_1(uint32_t i0)1641*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_1(uint32_t i0) { return 0x00000264 + __offset_WB(i0); }
1642*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__MASK		0x00001fff
1643*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__SHIFT		0
MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13(uint32_t val)1644*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13(uint32_t val)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__MASK;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__MASK		0x1fff0000
1649*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__SHIFT		16
MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21(uint32_t val)1650*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21(uint32_t val)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__MASK;
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_MATRIX_COEFF_2(uint32_t i0)1655*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_2(uint32_t i0) { return 0x00000268 + __offset_WB(i0); }
1656*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__MASK		0x00001fff
1657*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__SHIFT		0
MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22(uint32_t val)1658*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22(uint32_t val)
1659*4882a593Smuzhiyun {
1660*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__MASK;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__MASK		0x1fff0000
1663*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__SHIFT		16
MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23(uint32_t val)1664*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23(uint32_t val)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__MASK;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_MATRIX_COEFF_3(uint32_t i0)1669*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_3(uint32_t i0) { return 0x0000026c + __offset_WB(i0); }
1670*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__MASK		0x00001fff
1671*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__SHIFT		0
MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31(uint32_t val)1672*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31(uint32_t val)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__MASK;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__MASK		0x1fff0000
1677*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__SHIFT		16
MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32(uint32_t val)1678*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32(uint32_t val)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__MASK;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_MATRIX_COEFF_4(uint32_t i0)1683*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_4(uint32_t i0) { return 0x00000270 + __offset_WB(i0); }
1684*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__MASK		0x00001fff
1685*4882a593Smuzhiyun #define MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__SHIFT		0
MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33(uint32_t val)1686*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33(uint32_t val)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__MASK;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_COMP_PRECLAMP(uint32_t i0,uint32_t i1)1691*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP(uint32_t i0, uint32_t i1) { return 0x00000274 + __offset_WB(i0) + 0x4*i1; }
1692*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_COMP_PRECLAMP_REG(uint32_t i0,uint32_t i1)1693*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000274 + __offset_WB(i0) + 0x4*i1; }
1694*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__MASK		0x000000ff
1695*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__SHIFT		0
MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH(uint32_t val)1696*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH(uint32_t val)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__SHIFT) & MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__MASK;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__MASK			0x0000ff00
1701*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__SHIFT		8
MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW(uint32_t val)1702*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW(uint32_t val)
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__SHIFT) & MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__MASK;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_COMP_POSTCLAMP(uint32_t i0,uint32_t i1)1707*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP(uint32_t i0, uint32_t i1) { return 0x00000280 + __offset_WB(i0) + 0x4*i1; }
1708*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_COMP_POSTCLAMP_REG(uint32_t i0,uint32_t i1)1709*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000280 + __offset_WB(i0) + 0x4*i1; }
1710*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__MASK		0x000000ff
1711*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__SHIFT		0
MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH(uint32_t val)1712*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH(uint32_t val)
1713*4882a593Smuzhiyun {
1714*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__SHIFT) & MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__MASK;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__MASK		0x0000ff00
1717*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__SHIFT		8
MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW(uint32_t val)1718*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW(uint32_t val)
1719*4882a593Smuzhiyun {
1720*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__SHIFT) & MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__MASK;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_COMP_PREBIAS(uint32_t i0,uint32_t i1)1723*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS(uint32_t i0, uint32_t i1) { return 0x0000028c + __offset_WB(i0) + 0x4*i1; }
1724*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_COMP_PREBIAS_REG(uint32_t i0,uint32_t i1)1725*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS_REG(uint32_t i0, uint32_t i1) { return 0x0000028c + __offset_WB(i0) + 0x4*i1; }
1726*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__MASK		0x000001ff
1727*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__SHIFT		0
MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE(uint32_t val)1728*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE(uint32_t val)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__SHIFT) & MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__MASK;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_COMP_POSTBIAS(uint32_t i0,uint32_t i1)1733*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS(uint32_t i0, uint32_t i1) { return 0x00000298 + __offset_WB(i0) + 0x4*i1; }
1734*4882a593Smuzhiyun 
REG_MDP5_WB_CSC_COMP_POSTBIAS_REG(uint32_t i0,uint32_t i1)1735*4882a593Smuzhiyun static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS_REG(uint32_t i0, uint32_t i1) { return 0x00000298 + __offset_WB(i0) + 0x4*i1; }
1736*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__MASK		0x000001ff
1737*4882a593Smuzhiyun #define MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__SHIFT		0
MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE(uint32_t val)1738*4882a593Smuzhiyun static inline uint32_t MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE(uint32_t val)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun 	return ((val) << MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__SHIFT) & MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__MASK;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun 
__offset_INTF(uint32_t idx)1743*4882a593Smuzhiyun static inline uint32_t __offset_INTF(uint32_t idx)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun 	switch (idx) {
1746*4882a593Smuzhiyun 		case 0: return (mdp5_cfg->intf.base[0]);
1747*4882a593Smuzhiyun 		case 1: return (mdp5_cfg->intf.base[1]);
1748*4882a593Smuzhiyun 		case 2: return (mdp5_cfg->intf.base[2]);
1749*4882a593Smuzhiyun 		case 3: return (mdp5_cfg->intf.base[3]);
1750*4882a593Smuzhiyun 		case 4: return (mdp5_cfg->intf.base[4]);
1751*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
1752*4882a593Smuzhiyun 	}
1753*4882a593Smuzhiyun }
REG_MDP5_INTF(uint32_t i0)1754*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
1755*4882a593Smuzhiyun 
REG_MDP5_INTF_TIMING_ENGINE_EN(uint32_t i0)1756*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TIMING_ENGINE_EN(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
1757*4882a593Smuzhiyun 
REG_MDP5_INTF_CONFIG(uint32_t i0)1758*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_CONFIG(uint32_t i0) { return 0x00000004 + __offset_INTF(i0); }
1759*4882a593Smuzhiyun 
REG_MDP5_INTF_HSYNC_CTL(uint32_t i0)1760*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_HSYNC_CTL(uint32_t i0) { return 0x00000008 + __offset_INTF(i0); }
1761*4882a593Smuzhiyun #define MDP5_INTF_HSYNC_CTL_PULSEW__MASK			0x0000ffff
1762*4882a593Smuzhiyun #define MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT			0
MDP5_INTF_HSYNC_CTL_PULSEW(uint32_t val)1763*4882a593Smuzhiyun static inline uint32_t MDP5_INTF_HSYNC_CTL_PULSEW(uint32_t val)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun 	return ((val) << MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT) & MDP5_INTF_HSYNC_CTL_PULSEW__MASK;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun #define MDP5_INTF_HSYNC_CTL_PERIOD__MASK			0xffff0000
1768*4882a593Smuzhiyun #define MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT			16
MDP5_INTF_HSYNC_CTL_PERIOD(uint32_t val)1769*4882a593Smuzhiyun static inline uint32_t MDP5_INTF_HSYNC_CTL_PERIOD(uint32_t val)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun 	return ((val) << MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT) & MDP5_INTF_HSYNC_CTL_PERIOD__MASK;
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun 
REG_MDP5_INTF_VSYNC_PERIOD_F0(uint32_t i0)1774*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F0(uint32_t i0) { return 0x0000000c + __offset_INTF(i0); }
1775*4882a593Smuzhiyun 
REG_MDP5_INTF_VSYNC_PERIOD_F1(uint32_t i0)1776*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F1(uint32_t i0) { return 0x00000010 + __offset_INTF(i0); }
1777*4882a593Smuzhiyun 
REG_MDP5_INTF_VSYNC_LEN_F0(uint32_t i0)1778*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F0(uint32_t i0) { return 0x00000014 + __offset_INTF(i0); }
1779*4882a593Smuzhiyun 
REG_MDP5_INTF_VSYNC_LEN_F1(uint32_t i0)1780*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F1(uint32_t i0) { return 0x00000018 + __offset_INTF(i0); }
1781*4882a593Smuzhiyun 
REG_MDP5_INTF_DISPLAY_VSTART_F0(uint32_t i0)1782*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F0(uint32_t i0) { return 0x0000001c + __offset_INTF(i0); }
1783*4882a593Smuzhiyun 
REG_MDP5_INTF_DISPLAY_VSTART_F1(uint32_t i0)1784*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F1(uint32_t i0) { return 0x00000020 + __offset_INTF(i0); }
1785*4882a593Smuzhiyun 
REG_MDP5_INTF_DISPLAY_VEND_F0(uint32_t i0)1786*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F0(uint32_t i0) { return 0x00000024 + __offset_INTF(i0); }
1787*4882a593Smuzhiyun 
REG_MDP5_INTF_DISPLAY_VEND_F1(uint32_t i0)1788*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F1(uint32_t i0) { return 0x00000028 + __offset_INTF(i0); }
1789*4882a593Smuzhiyun 
REG_MDP5_INTF_ACTIVE_VSTART_F0(uint32_t i0)1790*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F0(uint32_t i0) { return 0x0000002c + __offset_INTF(i0); }
1791*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK			0x7fffffff
1792*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT			0
MDP5_INTF_ACTIVE_VSTART_F0_VAL(uint32_t val)1793*4882a593Smuzhiyun static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F0_VAL(uint32_t val)
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun 	return ((val) << MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK;
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_VSTART_F0_ACTIVE_V_ENABLE		0x80000000
1798*4882a593Smuzhiyun 
REG_MDP5_INTF_ACTIVE_VSTART_F1(uint32_t i0)1799*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F1(uint32_t i0) { return 0x00000030 + __offset_INTF(i0); }
1800*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK			0x7fffffff
1801*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT			0
MDP5_INTF_ACTIVE_VSTART_F1_VAL(uint32_t val)1802*4882a593Smuzhiyun static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F1_VAL(uint32_t val)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun 	return ((val) << MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK;
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun 
REG_MDP5_INTF_ACTIVE_VEND_F0(uint32_t i0)1807*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F0(uint32_t i0) { return 0x00000034 + __offset_INTF(i0); }
1808*4882a593Smuzhiyun 
REG_MDP5_INTF_ACTIVE_VEND_F1(uint32_t i0)1809*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F1(uint32_t i0) { return 0x00000038 + __offset_INTF(i0); }
1810*4882a593Smuzhiyun 
REG_MDP5_INTF_DISPLAY_HCTL(uint32_t i0)1811*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DISPLAY_HCTL(uint32_t i0) { return 0x0000003c + __offset_INTF(i0); }
1812*4882a593Smuzhiyun #define MDP5_INTF_DISPLAY_HCTL_START__MASK			0x0000ffff
1813*4882a593Smuzhiyun #define MDP5_INTF_DISPLAY_HCTL_START__SHIFT			0
MDP5_INTF_DISPLAY_HCTL_START(uint32_t val)1814*4882a593Smuzhiyun static inline uint32_t MDP5_INTF_DISPLAY_HCTL_START(uint32_t val)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun 	return ((val) << MDP5_INTF_DISPLAY_HCTL_START__SHIFT) & MDP5_INTF_DISPLAY_HCTL_START__MASK;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun #define MDP5_INTF_DISPLAY_HCTL_END__MASK			0xffff0000
1819*4882a593Smuzhiyun #define MDP5_INTF_DISPLAY_HCTL_END__SHIFT			16
MDP5_INTF_DISPLAY_HCTL_END(uint32_t val)1820*4882a593Smuzhiyun static inline uint32_t MDP5_INTF_DISPLAY_HCTL_END(uint32_t val)
1821*4882a593Smuzhiyun {
1822*4882a593Smuzhiyun 	return ((val) << MDP5_INTF_DISPLAY_HCTL_END__SHIFT) & MDP5_INTF_DISPLAY_HCTL_END__MASK;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun 
REG_MDP5_INTF_ACTIVE_HCTL(uint32_t i0)1825*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_ACTIVE_HCTL(uint32_t i0) { return 0x00000040 + __offset_INTF(i0); }
1826*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_HCTL_START__MASK			0x00007fff
1827*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_HCTL_START__SHIFT			0
MDP5_INTF_ACTIVE_HCTL_START(uint32_t val)1828*4882a593Smuzhiyun static inline uint32_t MDP5_INTF_ACTIVE_HCTL_START(uint32_t val)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun 	return ((val) << MDP5_INTF_ACTIVE_HCTL_START__SHIFT) & MDP5_INTF_ACTIVE_HCTL_START__MASK;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_HCTL_END__MASK				0x7fff0000
1833*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_HCTL_END__SHIFT			16
MDP5_INTF_ACTIVE_HCTL_END(uint32_t val)1834*4882a593Smuzhiyun static inline uint32_t MDP5_INTF_ACTIVE_HCTL_END(uint32_t val)
1835*4882a593Smuzhiyun {
1836*4882a593Smuzhiyun 	return ((val) << MDP5_INTF_ACTIVE_HCTL_END__SHIFT) & MDP5_INTF_ACTIVE_HCTL_END__MASK;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun #define MDP5_INTF_ACTIVE_HCTL_ACTIVE_H_ENABLE			0x80000000
1839*4882a593Smuzhiyun 
REG_MDP5_INTF_BORDER_COLOR(uint32_t i0)1840*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_BORDER_COLOR(uint32_t i0) { return 0x00000044 + __offset_INTF(i0); }
1841*4882a593Smuzhiyun 
REG_MDP5_INTF_UNDERFLOW_COLOR(uint32_t i0)1842*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_UNDERFLOW_COLOR(uint32_t i0) { return 0x00000048 + __offset_INTF(i0); }
1843*4882a593Smuzhiyun 
REG_MDP5_INTF_HSYNC_SKEW(uint32_t i0)1844*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_HSYNC_SKEW(uint32_t i0) { return 0x0000004c + __offset_INTF(i0); }
1845*4882a593Smuzhiyun 
REG_MDP5_INTF_POLARITY_CTL(uint32_t i0)1846*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_POLARITY_CTL(uint32_t i0) { return 0x00000050 + __offset_INTF(i0); }
1847*4882a593Smuzhiyun #define MDP5_INTF_POLARITY_CTL_HSYNC_LOW			0x00000001
1848*4882a593Smuzhiyun #define MDP5_INTF_POLARITY_CTL_VSYNC_LOW			0x00000002
1849*4882a593Smuzhiyun #define MDP5_INTF_POLARITY_CTL_DATA_EN_LOW			0x00000004
1850*4882a593Smuzhiyun 
REG_MDP5_INTF_TEST_CTL(uint32_t i0)1851*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TEST_CTL(uint32_t i0) { return 0x00000054 + __offset_INTF(i0); }
1852*4882a593Smuzhiyun 
REG_MDP5_INTF_TP_COLOR0(uint32_t i0)1853*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TP_COLOR0(uint32_t i0) { return 0x00000058 + __offset_INTF(i0); }
1854*4882a593Smuzhiyun 
REG_MDP5_INTF_TP_COLOR1(uint32_t i0)1855*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TP_COLOR1(uint32_t i0) { return 0x0000005c + __offset_INTF(i0); }
1856*4882a593Smuzhiyun 
REG_MDP5_INTF_DSI_CMD_MODE_TRIGGER_EN(uint32_t i0)1857*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DSI_CMD_MODE_TRIGGER_EN(uint32_t i0) { return 0x00000084 + __offset_INTF(i0); }
1858*4882a593Smuzhiyun 
REG_MDP5_INTF_PANEL_FORMAT(uint32_t i0)1859*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_PANEL_FORMAT(uint32_t i0) { return 0x00000090 + __offset_INTF(i0); }
1860*4882a593Smuzhiyun 
REG_MDP5_INTF_FRAME_LINE_COUNT_EN(uint32_t i0)1861*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_FRAME_LINE_COUNT_EN(uint32_t i0) { return 0x000000a8 + __offset_INTF(i0); }
1862*4882a593Smuzhiyun 
REG_MDP5_INTF_FRAME_COUNT(uint32_t i0)1863*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_FRAME_COUNT(uint32_t i0) { return 0x000000ac + __offset_INTF(i0); }
1864*4882a593Smuzhiyun 
REG_MDP5_INTF_LINE_COUNT(uint32_t i0)1865*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_LINE_COUNT(uint32_t i0) { return 0x000000b0 + __offset_INTF(i0); }
1866*4882a593Smuzhiyun 
REG_MDP5_INTF_DEFLICKER_CONFIG(uint32_t i0)1867*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DEFLICKER_CONFIG(uint32_t i0) { return 0x000000f0 + __offset_INTF(i0); }
1868*4882a593Smuzhiyun 
REG_MDP5_INTF_DEFLICKER_STRNG_COEFF(uint32_t i0)1869*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DEFLICKER_STRNG_COEFF(uint32_t i0) { return 0x000000f4 + __offset_INTF(i0); }
1870*4882a593Smuzhiyun 
REG_MDP5_INTF_DEFLICKER_WEAK_COEFF(uint32_t i0)1871*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_DEFLICKER_WEAK_COEFF(uint32_t i0) { return 0x000000f8 + __offset_INTF(i0); }
1872*4882a593Smuzhiyun 
REG_MDP5_INTF_TPG_ENABLE(uint32_t i0)1873*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TPG_ENABLE(uint32_t i0) { return 0x00000100 + __offset_INTF(i0); }
1874*4882a593Smuzhiyun 
REG_MDP5_INTF_TPG_MAIN_CONTROL(uint32_t i0)1875*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TPG_MAIN_CONTROL(uint32_t i0) { return 0x00000104 + __offset_INTF(i0); }
1876*4882a593Smuzhiyun 
REG_MDP5_INTF_TPG_VIDEO_CONFIG(uint32_t i0)1877*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TPG_VIDEO_CONFIG(uint32_t i0) { return 0x00000108 + __offset_INTF(i0); }
1878*4882a593Smuzhiyun 
REG_MDP5_INTF_TPG_COMPONENT_LIMITS(uint32_t i0)1879*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TPG_COMPONENT_LIMITS(uint32_t i0) { return 0x0000010c + __offset_INTF(i0); }
1880*4882a593Smuzhiyun 
REG_MDP5_INTF_TPG_RECTANGLE(uint32_t i0)1881*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TPG_RECTANGLE(uint32_t i0) { return 0x00000110 + __offset_INTF(i0); }
1882*4882a593Smuzhiyun 
REG_MDP5_INTF_TPG_INITIAL_VALUE(uint32_t i0)1883*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TPG_INITIAL_VALUE(uint32_t i0) { return 0x00000114 + __offset_INTF(i0); }
1884*4882a593Smuzhiyun 
REG_MDP5_INTF_TPG_BLK_WHITE_PATTERN_FRAME(uint32_t i0)1885*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TPG_BLK_WHITE_PATTERN_FRAME(uint32_t i0) { return 0x00000118 + __offset_INTF(i0); }
1886*4882a593Smuzhiyun 
REG_MDP5_INTF_TPG_RGB_MAPPING(uint32_t i0)1887*4882a593Smuzhiyun static inline uint32_t REG_MDP5_INTF_TPG_RGB_MAPPING(uint32_t i0) { return 0x0000011c + __offset_INTF(i0); }
1888*4882a593Smuzhiyun 
__offset_AD(uint32_t idx)1889*4882a593Smuzhiyun static inline uint32_t __offset_AD(uint32_t idx)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun 	switch (idx) {
1892*4882a593Smuzhiyun 		case 0: return (mdp5_cfg->ad.base[0]);
1893*4882a593Smuzhiyun 		case 1: return (mdp5_cfg->ad.base[1]);
1894*4882a593Smuzhiyun 		default: return INVALID_IDX(idx);
1895*4882a593Smuzhiyun 	}
1896*4882a593Smuzhiyun }
REG_MDP5_AD(uint32_t i0)1897*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
1898*4882a593Smuzhiyun 
REG_MDP5_AD_BYPASS(uint32_t i0)1899*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_BYPASS(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
1900*4882a593Smuzhiyun 
REG_MDP5_AD_CTRL_0(uint32_t i0)1901*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_CTRL_0(uint32_t i0) { return 0x00000004 + __offset_AD(i0); }
1902*4882a593Smuzhiyun 
REG_MDP5_AD_CTRL_1(uint32_t i0)1903*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_CTRL_1(uint32_t i0) { return 0x00000008 + __offset_AD(i0); }
1904*4882a593Smuzhiyun 
REG_MDP5_AD_FRAME_SIZE(uint32_t i0)1905*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_FRAME_SIZE(uint32_t i0) { return 0x0000000c + __offset_AD(i0); }
1906*4882a593Smuzhiyun 
REG_MDP5_AD_CON_CTRL_0(uint32_t i0)1907*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_CON_CTRL_0(uint32_t i0) { return 0x00000010 + __offset_AD(i0); }
1908*4882a593Smuzhiyun 
REG_MDP5_AD_CON_CTRL_1(uint32_t i0)1909*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_CON_CTRL_1(uint32_t i0) { return 0x00000014 + __offset_AD(i0); }
1910*4882a593Smuzhiyun 
REG_MDP5_AD_STR_MAN(uint32_t i0)1911*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_STR_MAN(uint32_t i0) { return 0x00000018 + __offset_AD(i0); }
1912*4882a593Smuzhiyun 
REG_MDP5_AD_VAR(uint32_t i0)1913*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_VAR(uint32_t i0) { return 0x0000001c + __offset_AD(i0); }
1914*4882a593Smuzhiyun 
REG_MDP5_AD_DITH(uint32_t i0)1915*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_DITH(uint32_t i0) { return 0x00000020 + __offset_AD(i0); }
1916*4882a593Smuzhiyun 
REG_MDP5_AD_DITH_CTRL(uint32_t i0)1917*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_DITH_CTRL(uint32_t i0) { return 0x00000024 + __offset_AD(i0); }
1918*4882a593Smuzhiyun 
REG_MDP5_AD_AMP_LIM(uint32_t i0)1919*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_AMP_LIM(uint32_t i0) { return 0x00000028 + __offset_AD(i0); }
1920*4882a593Smuzhiyun 
REG_MDP5_AD_SLOPE(uint32_t i0)1921*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_SLOPE(uint32_t i0) { return 0x0000002c + __offset_AD(i0); }
1922*4882a593Smuzhiyun 
REG_MDP5_AD_BW_LVL(uint32_t i0)1923*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_BW_LVL(uint32_t i0) { return 0x00000030 + __offset_AD(i0); }
1924*4882a593Smuzhiyun 
REG_MDP5_AD_LOGO_POS(uint32_t i0)1925*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_LOGO_POS(uint32_t i0) { return 0x00000034 + __offset_AD(i0); }
1926*4882a593Smuzhiyun 
REG_MDP5_AD_LUT_FI(uint32_t i0)1927*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_LUT_FI(uint32_t i0) { return 0x00000038 + __offset_AD(i0); }
1928*4882a593Smuzhiyun 
REG_MDP5_AD_LUT_CC(uint32_t i0)1929*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_LUT_CC(uint32_t i0) { return 0x0000007c + __offset_AD(i0); }
1930*4882a593Smuzhiyun 
REG_MDP5_AD_STR_LIM(uint32_t i0)1931*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_STR_LIM(uint32_t i0) { return 0x000000c8 + __offset_AD(i0); }
1932*4882a593Smuzhiyun 
REG_MDP5_AD_CALIB_AB(uint32_t i0)1933*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_CALIB_AB(uint32_t i0) { return 0x000000cc + __offset_AD(i0); }
1934*4882a593Smuzhiyun 
REG_MDP5_AD_CALIB_CD(uint32_t i0)1935*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_CALIB_CD(uint32_t i0) { return 0x000000d0 + __offset_AD(i0); }
1936*4882a593Smuzhiyun 
REG_MDP5_AD_MODE_SEL(uint32_t i0)1937*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_MODE_SEL(uint32_t i0) { return 0x000000d4 + __offset_AD(i0); }
1938*4882a593Smuzhiyun 
REG_MDP5_AD_TFILT_CTRL(uint32_t i0)1939*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_TFILT_CTRL(uint32_t i0) { return 0x000000d8 + __offset_AD(i0); }
1940*4882a593Smuzhiyun 
REG_MDP5_AD_BL_MINMAX(uint32_t i0)1941*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_BL_MINMAX(uint32_t i0) { return 0x000000dc + __offset_AD(i0); }
1942*4882a593Smuzhiyun 
REG_MDP5_AD_BL(uint32_t i0)1943*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_BL(uint32_t i0) { return 0x000000e0 + __offset_AD(i0); }
1944*4882a593Smuzhiyun 
REG_MDP5_AD_BL_MAX(uint32_t i0)1945*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_BL_MAX(uint32_t i0) { return 0x000000e8 + __offset_AD(i0); }
1946*4882a593Smuzhiyun 
REG_MDP5_AD_AL(uint32_t i0)1947*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_AL(uint32_t i0) { return 0x000000ec + __offset_AD(i0); }
1948*4882a593Smuzhiyun 
REG_MDP5_AD_AL_MIN(uint32_t i0)1949*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_AL_MIN(uint32_t i0) { return 0x000000f0 + __offset_AD(i0); }
1950*4882a593Smuzhiyun 
REG_MDP5_AD_AL_FILT(uint32_t i0)1951*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_AL_FILT(uint32_t i0) { return 0x000000f4 + __offset_AD(i0); }
1952*4882a593Smuzhiyun 
REG_MDP5_AD_CFG_BUF(uint32_t i0)1953*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_CFG_BUF(uint32_t i0) { return 0x000000f8 + __offset_AD(i0); }
1954*4882a593Smuzhiyun 
REG_MDP5_AD_LUT_AL(uint32_t i0)1955*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_LUT_AL(uint32_t i0) { return 0x00000100 + __offset_AD(i0); }
1956*4882a593Smuzhiyun 
REG_MDP5_AD_TARG_STR(uint32_t i0)1957*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_TARG_STR(uint32_t i0) { return 0x00000144 + __offset_AD(i0); }
1958*4882a593Smuzhiyun 
REG_MDP5_AD_START_CALC(uint32_t i0)1959*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_START_CALC(uint32_t i0) { return 0x00000148 + __offset_AD(i0); }
1960*4882a593Smuzhiyun 
REG_MDP5_AD_STR_OUT(uint32_t i0)1961*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_STR_OUT(uint32_t i0) { return 0x0000014c + __offset_AD(i0); }
1962*4882a593Smuzhiyun 
REG_MDP5_AD_BL_OUT(uint32_t i0)1963*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_BL_OUT(uint32_t i0) { return 0x00000154 + __offset_AD(i0); }
1964*4882a593Smuzhiyun 
REG_MDP5_AD_CALC_DONE(uint32_t i0)1965*4882a593Smuzhiyun static inline uint32_t REG_MDP5_AD_CALC_DONE(uint32_t i0) { return 0x00000158 + __offset_AD(i0); }
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun #endif /* MDP5_XML */
1969