1*4882a593Smuzhiyun #ifndef ADRENO_PM4_XML
2*4882a593Smuzhiyun #define ADRENO_PM4_XML
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /* Autogenerated file, DO NOT EDIT manually!
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun This file was generated by the rules-ng-ng headergen tool in this git repository:
7*4882a593Smuzhiyun http://github.com/freedreno/envytools/
8*4882a593Smuzhiyun git clone https://github.com/freedreno/envytools.git
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun The rules-ng-ng source files this header was generated from are:
11*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno.xml ( 594 bytes, from 2020-07-23 21:58:14)
12*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2020-07-23 21:58:14)
13*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 90159 bytes, from 2020-07-23 21:58:14)
14*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 14386 bytes, from 2020-07-23 21:58:14)
15*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 65048 bytes, from 2020-07-23 21:58:14)
16*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 84226 bytes, from 2020-07-23 21:58:14)
17*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112556 bytes, from 2020-07-23 21:58:14)
18*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 149461 bytes, from 2020-07-23 21:58:14)
19*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 184695 bytes, from 2020-07-23 21:58:14)
20*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 11218 bytes, from 2020-07-23 21:58:14)
21*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2020-07-23 21:58:14)
22*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/adreno_control_regs.xml ( 4559 bytes, from 2020-07-23 21:58:14)
23*4882a593Smuzhiyun - /home/robclark/src/envytools/rnndb/adreno/adreno_pipe_regs.xml ( 2872 bytes, from 2020-07-23 21:58:14)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun Copyright (C) 2013-2020 by the following authors:
26*4882a593Smuzhiyun - Rob Clark <robdclark@gmail.com> (robclark)
27*4882a593Smuzhiyun - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun Permission is hereby granted, free of charge, to any person obtaining
30*4882a593Smuzhiyun a copy of this software and associated documentation files (the
31*4882a593Smuzhiyun "Software"), to deal in the Software without restriction, including
32*4882a593Smuzhiyun without limitation the rights to use, copy, modify, merge, publish,
33*4882a593Smuzhiyun distribute, sublicense, and/or sell copies of the Software, and to
34*4882a593Smuzhiyun permit persons to whom the Software is furnished to do so, subject to
35*4882a593Smuzhiyun the following conditions:
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun The above copyright notice and this permission notice (including the
38*4882a593Smuzhiyun next paragraph) shall be included in all copies or substantial
39*4882a593Smuzhiyun portions of the Software.
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
42*4882a593Smuzhiyun EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
43*4882a593Smuzhiyun MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
44*4882a593Smuzhiyun IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
45*4882a593Smuzhiyun LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
46*4882a593Smuzhiyun OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
47*4882a593Smuzhiyun WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun enum vgt_event_type {
52*4882a593Smuzhiyun VS_DEALLOC = 0,
53*4882a593Smuzhiyun PS_DEALLOC = 1,
54*4882a593Smuzhiyun VS_DONE_TS = 2,
55*4882a593Smuzhiyun PS_DONE_TS = 3,
56*4882a593Smuzhiyun CACHE_FLUSH_TS = 4,
57*4882a593Smuzhiyun CONTEXT_DONE = 5,
58*4882a593Smuzhiyun CACHE_FLUSH = 6,
59*4882a593Smuzhiyun VIZQUERY_START = 7,
60*4882a593Smuzhiyun HLSQ_FLUSH = 7,
61*4882a593Smuzhiyun VIZQUERY_END = 8,
62*4882a593Smuzhiyun SC_WAIT_WC = 9,
63*4882a593Smuzhiyun WRITE_PRIMITIVE_COUNTS = 9,
64*4882a593Smuzhiyun START_PRIMITIVE_CTRS = 11,
65*4882a593Smuzhiyun STOP_PRIMITIVE_CTRS = 12,
66*4882a593Smuzhiyun RST_PIX_CNT = 13,
67*4882a593Smuzhiyun RST_VTX_CNT = 14,
68*4882a593Smuzhiyun TILE_FLUSH = 15,
69*4882a593Smuzhiyun STAT_EVENT = 16,
70*4882a593Smuzhiyun CACHE_FLUSH_AND_INV_TS_EVENT = 20,
71*4882a593Smuzhiyun ZPASS_DONE = 21,
72*4882a593Smuzhiyun CACHE_FLUSH_AND_INV_EVENT = 22,
73*4882a593Smuzhiyun RB_DONE_TS = 22,
74*4882a593Smuzhiyun PERFCOUNTER_START = 23,
75*4882a593Smuzhiyun PERFCOUNTER_STOP = 24,
76*4882a593Smuzhiyun VS_FETCH_DONE = 27,
77*4882a593Smuzhiyun FACENESS_FLUSH = 28,
78*4882a593Smuzhiyun WT_DONE_TS = 8,
79*4882a593Smuzhiyun FLUSH_SO_0 = 17,
80*4882a593Smuzhiyun FLUSH_SO_1 = 18,
81*4882a593Smuzhiyun FLUSH_SO_2 = 19,
82*4882a593Smuzhiyun FLUSH_SO_3 = 20,
83*4882a593Smuzhiyun PC_CCU_INVALIDATE_DEPTH = 24,
84*4882a593Smuzhiyun PC_CCU_INVALIDATE_COLOR = 25,
85*4882a593Smuzhiyun PC_CCU_RESOLVE_TS = 26,
86*4882a593Smuzhiyun PC_CCU_FLUSH_DEPTH_TS = 28,
87*4882a593Smuzhiyun PC_CCU_FLUSH_COLOR_TS = 29,
88*4882a593Smuzhiyun BLIT = 30,
89*4882a593Smuzhiyun UNK_25 = 37,
90*4882a593Smuzhiyun LRZ_FLUSH = 38,
91*4882a593Smuzhiyun BLIT_OP_FILL_2D = 39,
92*4882a593Smuzhiyun BLIT_OP_COPY_2D = 40,
93*4882a593Smuzhiyun BLIT_OP_SCALE_2D = 42,
94*4882a593Smuzhiyun CONTEXT_DONE_2D = 43,
95*4882a593Smuzhiyun UNK_2C = 44,
96*4882a593Smuzhiyun UNK_2D = 45,
97*4882a593Smuzhiyun CACHE_INVALIDATE = 49,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun enum pc_di_primtype {
101*4882a593Smuzhiyun DI_PT_NONE = 0,
102*4882a593Smuzhiyun DI_PT_POINTLIST_PSIZE = 1,
103*4882a593Smuzhiyun DI_PT_LINELIST = 2,
104*4882a593Smuzhiyun DI_PT_LINESTRIP = 3,
105*4882a593Smuzhiyun DI_PT_TRILIST = 4,
106*4882a593Smuzhiyun DI_PT_TRIFAN = 5,
107*4882a593Smuzhiyun DI_PT_TRISTRIP = 6,
108*4882a593Smuzhiyun DI_PT_LINELOOP = 7,
109*4882a593Smuzhiyun DI_PT_RECTLIST = 8,
110*4882a593Smuzhiyun DI_PT_POINTLIST = 9,
111*4882a593Smuzhiyun DI_PT_LINE_ADJ = 10,
112*4882a593Smuzhiyun DI_PT_LINESTRIP_ADJ = 11,
113*4882a593Smuzhiyun DI_PT_TRI_ADJ = 12,
114*4882a593Smuzhiyun DI_PT_TRISTRIP_ADJ = 13,
115*4882a593Smuzhiyun DI_PT_PATCHES0 = 31,
116*4882a593Smuzhiyun DI_PT_PATCHES1 = 32,
117*4882a593Smuzhiyun DI_PT_PATCHES2 = 33,
118*4882a593Smuzhiyun DI_PT_PATCHES3 = 34,
119*4882a593Smuzhiyun DI_PT_PATCHES4 = 35,
120*4882a593Smuzhiyun DI_PT_PATCHES5 = 36,
121*4882a593Smuzhiyun DI_PT_PATCHES6 = 37,
122*4882a593Smuzhiyun DI_PT_PATCHES7 = 38,
123*4882a593Smuzhiyun DI_PT_PATCHES8 = 39,
124*4882a593Smuzhiyun DI_PT_PATCHES9 = 40,
125*4882a593Smuzhiyun DI_PT_PATCHES10 = 41,
126*4882a593Smuzhiyun DI_PT_PATCHES11 = 42,
127*4882a593Smuzhiyun DI_PT_PATCHES12 = 43,
128*4882a593Smuzhiyun DI_PT_PATCHES13 = 44,
129*4882a593Smuzhiyun DI_PT_PATCHES14 = 45,
130*4882a593Smuzhiyun DI_PT_PATCHES15 = 46,
131*4882a593Smuzhiyun DI_PT_PATCHES16 = 47,
132*4882a593Smuzhiyun DI_PT_PATCHES17 = 48,
133*4882a593Smuzhiyun DI_PT_PATCHES18 = 49,
134*4882a593Smuzhiyun DI_PT_PATCHES19 = 50,
135*4882a593Smuzhiyun DI_PT_PATCHES20 = 51,
136*4882a593Smuzhiyun DI_PT_PATCHES21 = 52,
137*4882a593Smuzhiyun DI_PT_PATCHES22 = 53,
138*4882a593Smuzhiyun DI_PT_PATCHES23 = 54,
139*4882a593Smuzhiyun DI_PT_PATCHES24 = 55,
140*4882a593Smuzhiyun DI_PT_PATCHES25 = 56,
141*4882a593Smuzhiyun DI_PT_PATCHES26 = 57,
142*4882a593Smuzhiyun DI_PT_PATCHES27 = 58,
143*4882a593Smuzhiyun DI_PT_PATCHES28 = 59,
144*4882a593Smuzhiyun DI_PT_PATCHES29 = 60,
145*4882a593Smuzhiyun DI_PT_PATCHES30 = 61,
146*4882a593Smuzhiyun DI_PT_PATCHES31 = 62,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun enum pc_di_src_sel {
150*4882a593Smuzhiyun DI_SRC_SEL_DMA = 0,
151*4882a593Smuzhiyun DI_SRC_SEL_IMMEDIATE = 1,
152*4882a593Smuzhiyun DI_SRC_SEL_AUTO_INDEX = 2,
153*4882a593Smuzhiyun DI_SRC_SEL_AUTO_XFB = 3,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun enum pc_di_face_cull_sel {
157*4882a593Smuzhiyun DI_FACE_CULL_NONE = 0,
158*4882a593Smuzhiyun DI_FACE_CULL_FETCH = 1,
159*4882a593Smuzhiyun DI_FACE_BACKFACE_CULL = 2,
160*4882a593Smuzhiyun DI_FACE_FRONTFACE_CULL = 3,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun enum pc_di_index_size {
164*4882a593Smuzhiyun INDEX_SIZE_IGN = 0,
165*4882a593Smuzhiyun INDEX_SIZE_16_BIT = 0,
166*4882a593Smuzhiyun INDEX_SIZE_32_BIT = 1,
167*4882a593Smuzhiyun INDEX_SIZE_8_BIT = 2,
168*4882a593Smuzhiyun INDEX_SIZE_INVALID = 0,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun enum pc_di_vis_cull_mode {
172*4882a593Smuzhiyun IGNORE_VISIBILITY = 0,
173*4882a593Smuzhiyun USE_VISIBILITY = 1,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun enum adreno_pm4_packet_type {
177*4882a593Smuzhiyun CP_TYPE0_PKT = 0,
178*4882a593Smuzhiyun CP_TYPE1_PKT = 0x40000000,
179*4882a593Smuzhiyun CP_TYPE2_PKT = 0x80000000,
180*4882a593Smuzhiyun CP_TYPE3_PKT = 0xc0000000,
181*4882a593Smuzhiyun CP_TYPE4_PKT = 0x40000000,
182*4882a593Smuzhiyun CP_TYPE7_PKT = 0x70000000,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum adreno_pm4_type3_packets {
186*4882a593Smuzhiyun CP_ME_INIT = 72,
187*4882a593Smuzhiyun CP_NOP = 16,
188*4882a593Smuzhiyun CP_PREEMPT_ENABLE = 28,
189*4882a593Smuzhiyun CP_PREEMPT_TOKEN = 30,
190*4882a593Smuzhiyun CP_INDIRECT_BUFFER = 63,
191*4882a593Smuzhiyun CP_INDIRECT_BUFFER_CHAIN = 87,
192*4882a593Smuzhiyun CP_INDIRECT_BUFFER_PFD = 55,
193*4882a593Smuzhiyun CP_WAIT_FOR_IDLE = 38,
194*4882a593Smuzhiyun CP_WAIT_REG_MEM = 60,
195*4882a593Smuzhiyun CP_WAIT_REG_EQ = 82,
196*4882a593Smuzhiyun CP_WAIT_REG_GTE = 83,
197*4882a593Smuzhiyun CP_WAIT_UNTIL_READ = 92,
198*4882a593Smuzhiyun CP_WAIT_IB_PFD_COMPLETE = 93,
199*4882a593Smuzhiyun CP_REG_RMW = 33,
200*4882a593Smuzhiyun CP_SET_BIN_DATA = 47,
201*4882a593Smuzhiyun CP_SET_BIN_DATA5 = 47,
202*4882a593Smuzhiyun CP_REG_TO_MEM = 62,
203*4882a593Smuzhiyun CP_MEM_WRITE = 61,
204*4882a593Smuzhiyun CP_MEM_WRITE_CNTR = 79,
205*4882a593Smuzhiyun CP_COND_EXEC = 68,
206*4882a593Smuzhiyun CP_COND_WRITE = 69,
207*4882a593Smuzhiyun CP_COND_WRITE5 = 69,
208*4882a593Smuzhiyun CP_EVENT_WRITE = 70,
209*4882a593Smuzhiyun CP_EVENT_WRITE_SHD = 88,
210*4882a593Smuzhiyun CP_EVENT_WRITE_CFL = 89,
211*4882a593Smuzhiyun CP_EVENT_WRITE_ZPD = 91,
212*4882a593Smuzhiyun CP_RUN_OPENCL = 49,
213*4882a593Smuzhiyun CP_DRAW_INDX = 34,
214*4882a593Smuzhiyun CP_DRAW_INDX_2 = 54,
215*4882a593Smuzhiyun CP_DRAW_INDX_BIN = 52,
216*4882a593Smuzhiyun CP_DRAW_INDX_2_BIN = 53,
217*4882a593Smuzhiyun CP_VIZ_QUERY = 35,
218*4882a593Smuzhiyun CP_SET_STATE = 37,
219*4882a593Smuzhiyun CP_SET_CONSTANT = 45,
220*4882a593Smuzhiyun CP_IM_LOAD = 39,
221*4882a593Smuzhiyun CP_IM_LOAD_IMMEDIATE = 43,
222*4882a593Smuzhiyun CP_LOAD_CONSTANT_CONTEXT = 46,
223*4882a593Smuzhiyun CP_INVALIDATE_STATE = 59,
224*4882a593Smuzhiyun CP_SET_SHADER_BASES = 74,
225*4882a593Smuzhiyun CP_SET_BIN_MASK = 80,
226*4882a593Smuzhiyun CP_SET_BIN_SELECT = 81,
227*4882a593Smuzhiyun CP_CONTEXT_UPDATE = 94,
228*4882a593Smuzhiyun CP_INTERRUPT = 64,
229*4882a593Smuzhiyun CP_IM_STORE = 44,
230*4882a593Smuzhiyun CP_SET_DRAW_INIT_FLAGS = 75,
231*4882a593Smuzhiyun CP_SET_PROTECTED_MODE = 95,
232*4882a593Smuzhiyun CP_BOOTSTRAP_UCODE = 111,
233*4882a593Smuzhiyun CP_LOAD_STATE = 48,
234*4882a593Smuzhiyun CP_LOAD_STATE4 = 48,
235*4882a593Smuzhiyun CP_COND_INDIRECT_BUFFER_PFE = 58,
236*4882a593Smuzhiyun CP_COND_INDIRECT_BUFFER_PFD = 50,
237*4882a593Smuzhiyun CP_INDIRECT_BUFFER_PFE = 63,
238*4882a593Smuzhiyun CP_SET_BIN = 76,
239*4882a593Smuzhiyun CP_TEST_TWO_MEMS = 113,
240*4882a593Smuzhiyun CP_REG_WR_NO_CTXT = 120,
241*4882a593Smuzhiyun CP_RECORD_PFP_TIMESTAMP = 17,
242*4882a593Smuzhiyun CP_SET_SECURE_MODE = 102,
243*4882a593Smuzhiyun CP_WAIT_FOR_ME = 19,
244*4882a593Smuzhiyun CP_SET_DRAW_STATE = 67,
245*4882a593Smuzhiyun CP_DRAW_INDX_OFFSET = 56,
246*4882a593Smuzhiyun CP_DRAW_INDIRECT = 40,
247*4882a593Smuzhiyun CP_DRAW_INDX_INDIRECT = 41,
248*4882a593Smuzhiyun CP_DRAW_INDIRECT_MULTI = 42,
249*4882a593Smuzhiyun CP_DRAW_AUTO = 36,
250*4882a593Smuzhiyun CP_UNKNOWN_19 = 25,
251*4882a593Smuzhiyun CP_UNKNOWN_1A = 26,
252*4882a593Smuzhiyun CP_UNKNOWN_4E = 78,
253*4882a593Smuzhiyun CP_WIDE_REG_WRITE = 116,
254*4882a593Smuzhiyun CP_SCRATCH_TO_REG = 77,
255*4882a593Smuzhiyun CP_REG_TO_SCRATCH = 74,
256*4882a593Smuzhiyun CP_WAIT_MEM_WRITES = 18,
257*4882a593Smuzhiyun CP_COND_REG_EXEC = 71,
258*4882a593Smuzhiyun CP_MEM_TO_REG = 66,
259*4882a593Smuzhiyun CP_EXEC_CS_INDIRECT = 65,
260*4882a593Smuzhiyun CP_EXEC_CS = 51,
261*4882a593Smuzhiyun CP_PERFCOUNTER_ACTION = 80,
262*4882a593Smuzhiyun CP_SMMU_TABLE_UPDATE = 83,
263*4882a593Smuzhiyun CP_SET_MARKER = 101,
264*4882a593Smuzhiyun CP_SET_PSEUDO_REG = 86,
265*4882a593Smuzhiyun CP_CONTEXT_REG_BUNCH = 92,
266*4882a593Smuzhiyun CP_YIELD_ENABLE = 28,
267*4882a593Smuzhiyun CP_SKIP_IB2_ENABLE_GLOBAL = 29,
268*4882a593Smuzhiyun CP_SKIP_IB2_ENABLE_LOCAL = 35,
269*4882a593Smuzhiyun CP_SET_SUBDRAW_SIZE = 53,
270*4882a593Smuzhiyun CP_SET_VISIBILITY_OVERRIDE = 100,
271*4882a593Smuzhiyun CP_PREEMPT_ENABLE_GLOBAL = 105,
272*4882a593Smuzhiyun CP_PREEMPT_ENABLE_LOCAL = 106,
273*4882a593Smuzhiyun CP_CONTEXT_SWITCH_YIELD = 107,
274*4882a593Smuzhiyun CP_SET_RENDER_MODE = 108,
275*4882a593Smuzhiyun CP_COMPUTE_CHECKPOINT = 110,
276*4882a593Smuzhiyun CP_MEM_TO_MEM = 115,
277*4882a593Smuzhiyun CP_BLIT = 44,
278*4882a593Smuzhiyun CP_REG_TEST = 57,
279*4882a593Smuzhiyun CP_SET_MODE = 99,
280*4882a593Smuzhiyun CP_LOAD_STATE6_GEOM = 50,
281*4882a593Smuzhiyun CP_LOAD_STATE6_FRAG = 52,
282*4882a593Smuzhiyun CP_LOAD_STATE6 = 54,
283*4882a593Smuzhiyun IN_IB_PREFETCH_END = 23,
284*4882a593Smuzhiyun IN_SUBBLK_PREFETCH = 31,
285*4882a593Smuzhiyun IN_INSTR_PREFETCH = 32,
286*4882a593Smuzhiyun IN_INSTR_MATCH = 71,
287*4882a593Smuzhiyun IN_CONST_PREFETCH = 73,
288*4882a593Smuzhiyun IN_INCR_UPDT_STATE = 85,
289*4882a593Smuzhiyun IN_INCR_UPDT_CONST = 86,
290*4882a593Smuzhiyun IN_INCR_UPDT_INSTR = 87,
291*4882a593Smuzhiyun PKT4 = 4,
292*4882a593Smuzhiyun CP_SCRATCH_WRITE = 76,
293*4882a593Smuzhiyun CP_REG_TO_MEM_OFFSET_MEM = 116,
294*4882a593Smuzhiyun CP_REG_TO_MEM_OFFSET_REG = 114,
295*4882a593Smuzhiyun CP_WAIT_MEM_GTE = 20,
296*4882a593Smuzhiyun CP_WAIT_TWO_REGS = 112,
297*4882a593Smuzhiyun CP_MEMCPY = 117,
298*4882a593Smuzhiyun CP_SET_BIN_DATA5_OFFSET = 46,
299*4882a593Smuzhiyun CP_SET_CTXSWITCH_IB = 85,
300*4882a593Smuzhiyun CP_REG_WRITE = 109,
301*4882a593Smuzhiyun CP_WHERE_AM_I = 98,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun enum adreno_state_block {
305*4882a593Smuzhiyun SB_VERT_TEX = 0,
306*4882a593Smuzhiyun SB_VERT_MIPADDR = 1,
307*4882a593Smuzhiyun SB_FRAG_TEX = 2,
308*4882a593Smuzhiyun SB_FRAG_MIPADDR = 3,
309*4882a593Smuzhiyun SB_VERT_SHADER = 4,
310*4882a593Smuzhiyun SB_GEOM_SHADER = 5,
311*4882a593Smuzhiyun SB_FRAG_SHADER = 6,
312*4882a593Smuzhiyun SB_COMPUTE_SHADER = 7,
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun enum adreno_state_type {
316*4882a593Smuzhiyun ST_SHADER = 0,
317*4882a593Smuzhiyun ST_CONSTANTS = 1,
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun enum adreno_state_src {
321*4882a593Smuzhiyun SS_DIRECT = 0,
322*4882a593Smuzhiyun SS_INVALID_ALL_IC = 2,
323*4882a593Smuzhiyun SS_INVALID_PART_IC = 3,
324*4882a593Smuzhiyun SS_INDIRECT = 4,
325*4882a593Smuzhiyun SS_INDIRECT_TCM = 5,
326*4882a593Smuzhiyun SS_INDIRECT_STM = 6,
327*4882a593Smuzhiyun };
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun enum a4xx_state_block {
330*4882a593Smuzhiyun SB4_VS_TEX = 0,
331*4882a593Smuzhiyun SB4_HS_TEX = 1,
332*4882a593Smuzhiyun SB4_DS_TEX = 2,
333*4882a593Smuzhiyun SB4_GS_TEX = 3,
334*4882a593Smuzhiyun SB4_FS_TEX = 4,
335*4882a593Smuzhiyun SB4_CS_TEX = 5,
336*4882a593Smuzhiyun SB4_VS_SHADER = 8,
337*4882a593Smuzhiyun SB4_HS_SHADER = 9,
338*4882a593Smuzhiyun SB4_DS_SHADER = 10,
339*4882a593Smuzhiyun SB4_GS_SHADER = 11,
340*4882a593Smuzhiyun SB4_FS_SHADER = 12,
341*4882a593Smuzhiyun SB4_CS_SHADER = 13,
342*4882a593Smuzhiyun SB4_SSBO = 14,
343*4882a593Smuzhiyun SB4_CS_SSBO = 15,
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun enum a4xx_state_type {
347*4882a593Smuzhiyun ST4_SHADER = 0,
348*4882a593Smuzhiyun ST4_CONSTANTS = 1,
349*4882a593Smuzhiyun ST4_UBO = 2,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun enum a4xx_state_src {
353*4882a593Smuzhiyun SS4_DIRECT = 0,
354*4882a593Smuzhiyun SS4_INDIRECT = 2,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun enum a6xx_state_block {
358*4882a593Smuzhiyun SB6_VS_TEX = 0,
359*4882a593Smuzhiyun SB6_HS_TEX = 1,
360*4882a593Smuzhiyun SB6_DS_TEX = 2,
361*4882a593Smuzhiyun SB6_GS_TEX = 3,
362*4882a593Smuzhiyun SB6_FS_TEX = 4,
363*4882a593Smuzhiyun SB6_CS_TEX = 5,
364*4882a593Smuzhiyun SB6_VS_SHADER = 8,
365*4882a593Smuzhiyun SB6_HS_SHADER = 9,
366*4882a593Smuzhiyun SB6_DS_SHADER = 10,
367*4882a593Smuzhiyun SB6_GS_SHADER = 11,
368*4882a593Smuzhiyun SB6_FS_SHADER = 12,
369*4882a593Smuzhiyun SB6_CS_SHADER = 13,
370*4882a593Smuzhiyun SB6_IBO = 14,
371*4882a593Smuzhiyun SB6_CS_IBO = 15,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun enum a6xx_state_type {
375*4882a593Smuzhiyun ST6_SHADER = 0,
376*4882a593Smuzhiyun ST6_CONSTANTS = 1,
377*4882a593Smuzhiyun ST6_UBO = 2,
378*4882a593Smuzhiyun ST6_IBO = 3,
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun enum a6xx_state_src {
382*4882a593Smuzhiyun SS6_DIRECT = 0,
383*4882a593Smuzhiyun SS6_BINDLESS = 1,
384*4882a593Smuzhiyun SS6_INDIRECT = 2,
385*4882a593Smuzhiyun SS6_UBO = 3,
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun enum a4xx_index_size {
389*4882a593Smuzhiyun INDEX4_SIZE_8_BIT = 0,
390*4882a593Smuzhiyun INDEX4_SIZE_16_BIT = 1,
391*4882a593Smuzhiyun INDEX4_SIZE_32_BIT = 2,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun enum a6xx_patch_type {
395*4882a593Smuzhiyun TESS_QUADS = 0,
396*4882a593Smuzhiyun TESS_TRIANGLES = 1,
397*4882a593Smuzhiyun TESS_ISOLINES = 2,
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun enum a6xx_draw_indirect_opcode {
401*4882a593Smuzhiyun INDIRECT_OP_NORMAL = 2,
402*4882a593Smuzhiyun INDIRECT_OP_INDEXED = 4,
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun enum cp_cond_function {
406*4882a593Smuzhiyun WRITE_ALWAYS = 0,
407*4882a593Smuzhiyun WRITE_LT = 1,
408*4882a593Smuzhiyun WRITE_LE = 2,
409*4882a593Smuzhiyun WRITE_EQ = 3,
410*4882a593Smuzhiyun WRITE_NE = 4,
411*4882a593Smuzhiyun WRITE_GE = 5,
412*4882a593Smuzhiyun WRITE_GT = 6,
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun enum render_mode_cmd {
416*4882a593Smuzhiyun BYPASS = 1,
417*4882a593Smuzhiyun BINNING = 2,
418*4882a593Smuzhiyun GMEM = 3,
419*4882a593Smuzhiyun BLIT2D = 5,
420*4882a593Smuzhiyun BLIT2DSCALE = 7,
421*4882a593Smuzhiyun END2D = 8,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun enum cp_blit_cmd {
425*4882a593Smuzhiyun BLIT_OP_FILL = 0,
426*4882a593Smuzhiyun BLIT_OP_COPY = 1,
427*4882a593Smuzhiyun BLIT_OP_SCALE = 3,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun enum a6xx_render_mode {
431*4882a593Smuzhiyun RM6_BYPASS = 1,
432*4882a593Smuzhiyun RM6_BINNING = 2,
433*4882a593Smuzhiyun RM6_GMEM = 4,
434*4882a593Smuzhiyun RM6_ENDVIS = 5,
435*4882a593Smuzhiyun RM6_RESOLVE = 6,
436*4882a593Smuzhiyun RM6_YIELD = 7,
437*4882a593Smuzhiyun RM6_COMPUTE = 8,
438*4882a593Smuzhiyun RM6_BLIT2DSCALE = 12,
439*4882a593Smuzhiyun RM6_IB1LIST_START = 13,
440*4882a593Smuzhiyun RM6_IB1LIST_END = 14,
441*4882a593Smuzhiyun RM6_IFPC_ENABLE = 256,
442*4882a593Smuzhiyun RM6_IFPC_DISABLE = 257,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun enum pseudo_reg {
446*4882a593Smuzhiyun SMMU_INFO = 0,
447*4882a593Smuzhiyun NON_SECURE_SAVE_ADDR = 1,
448*4882a593Smuzhiyun SECURE_SAVE_ADDR = 2,
449*4882a593Smuzhiyun NON_PRIV_SAVE_ADDR = 3,
450*4882a593Smuzhiyun COUNTER = 4,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun enum compare_mode {
454*4882a593Smuzhiyun PRED_TEST = 1,
455*4882a593Smuzhiyun REG_COMPARE = 2,
456*4882a593Smuzhiyun RENDER_MODE = 3,
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun enum ctxswitch_ib {
460*4882a593Smuzhiyun RESTORE_IB = 0,
461*4882a593Smuzhiyun YIELD_RESTORE_IB = 1,
462*4882a593Smuzhiyun SAVE_IB = 2,
463*4882a593Smuzhiyun RB_SAVE_IB = 3,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun enum reg_tracker {
467*4882a593Smuzhiyun TRACK_CNTL_REG = 1,
468*4882a593Smuzhiyun TRACK_RENDER_CNTL = 2,
469*4882a593Smuzhiyun UNK_EVENT_WRITE = 4,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun #define REG_CP_LOAD_STATE_0 0x00000000
473*4882a593Smuzhiyun #define CP_LOAD_STATE_0_DST_OFF__MASK 0x0000ffff
474*4882a593Smuzhiyun #define CP_LOAD_STATE_0_DST_OFF__SHIFT 0
CP_LOAD_STATE_0_DST_OFF(uint32_t val)475*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun #define CP_LOAD_STATE_0_STATE_SRC__MASK 0x00070000
480*4882a593Smuzhiyun #define CP_LOAD_STATE_0_STATE_SRC__SHIFT 16
CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)481*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun #define CP_LOAD_STATE_0_STATE_BLOCK__MASK 0x00380000
486*4882a593Smuzhiyun #define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT 19
CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)487*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun #define CP_LOAD_STATE_0_NUM_UNIT__MASK 0xffc00000
492*4882a593Smuzhiyun #define CP_LOAD_STATE_0_NUM_UNIT__SHIFT 22
CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)493*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun #define REG_CP_LOAD_STATE_1 0x00000001
499*4882a593Smuzhiyun #define CP_LOAD_STATE_1_STATE_TYPE__MASK 0x00000003
500*4882a593Smuzhiyun #define CP_LOAD_STATE_1_STATE_TYPE__SHIFT 0
CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)501*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun #define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK 0xfffffffc
506*4882a593Smuzhiyun #define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT 2
CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)507*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun #define REG_CP_LOAD_STATE4_0 0x00000000
513*4882a593Smuzhiyun #define CP_LOAD_STATE4_0_DST_OFF__MASK 0x00003fff
514*4882a593Smuzhiyun #define CP_LOAD_STATE4_0_DST_OFF__SHIFT 0
CP_LOAD_STATE4_0_DST_OFF(uint32_t val)515*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE4_0_DST_OFF(uint32_t val)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE4_0_DST_OFF__SHIFT) & CP_LOAD_STATE4_0_DST_OFF__MASK;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun #define CP_LOAD_STATE4_0_STATE_SRC__MASK 0x00030000
520*4882a593Smuzhiyun #define CP_LOAD_STATE4_0_STATE_SRC__SHIFT 16
CP_LOAD_STATE4_0_STATE_SRC(enum a4xx_state_src val)521*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE4_0_STATE_SRC(enum a4xx_state_src val)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE4_0_STATE_SRC__SHIFT) & CP_LOAD_STATE4_0_STATE_SRC__MASK;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun #define CP_LOAD_STATE4_0_STATE_BLOCK__MASK 0x003c0000
526*4882a593Smuzhiyun #define CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT 18
CP_LOAD_STATE4_0_STATE_BLOCK(enum a4xx_state_block val)527*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE4_0_STATE_BLOCK(enum a4xx_state_block val)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE4_0_STATE_BLOCK__MASK;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun #define CP_LOAD_STATE4_0_NUM_UNIT__MASK 0xffc00000
532*4882a593Smuzhiyun #define CP_LOAD_STATE4_0_NUM_UNIT__SHIFT 22
CP_LOAD_STATE4_0_NUM_UNIT(uint32_t val)533*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE4_0_NUM_UNIT(uint32_t val)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE4_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE4_0_NUM_UNIT__MASK;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun #define REG_CP_LOAD_STATE4_1 0x00000001
539*4882a593Smuzhiyun #define CP_LOAD_STATE4_1_STATE_TYPE__MASK 0x00000003
540*4882a593Smuzhiyun #define CP_LOAD_STATE4_1_STATE_TYPE__SHIFT 0
CP_LOAD_STATE4_1_STATE_TYPE(enum a4xx_state_type val)541*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE4_1_STATE_TYPE(enum a4xx_state_type val)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE4_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE4_1_STATE_TYPE__MASK;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun #define CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK 0xfffffffc
546*4882a593Smuzhiyun #define CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT 2
CP_LOAD_STATE4_1_EXT_SRC_ADDR(uint32_t val)547*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE4_1_EXT_SRC_ADDR(uint32_t val)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun return ((val >> 2) << CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun #define REG_CP_LOAD_STATE4_2 0x00000002
553*4882a593Smuzhiyun #define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK 0xffffffff
554*4882a593Smuzhiyun #define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT 0
CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI(uint32_t val)555*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI(uint32_t val)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun #define REG_CP_LOAD_STATE6_0 0x00000000
561*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_DST_OFF__MASK 0x00003fff
562*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_DST_OFF__SHIFT 0
CP_LOAD_STATE6_0_DST_OFF(uint32_t val)563*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE6_0_DST_OFF(uint32_t val)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE6_0_DST_OFF__SHIFT) & CP_LOAD_STATE6_0_DST_OFF__MASK;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_STATE_TYPE__MASK 0x0000c000
568*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_STATE_TYPE__SHIFT 14
CP_LOAD_STATE6_0_STATE_TYPE(enum a6xx_state_type val)569*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE6_0_STATE_TYPE(enum a6xx_state_type val)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE6_0_STATE_TYPE__SHIFT) & CP_LOAD_STATE6_0_STATE_TYPE__MASK;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_STATE_SRC__MASK 0x00030000
574*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_STATE_SRC__SHIFT 16
CP_LOAD_STATE6_0_STATE_SRC(enum a6xx_state_src val)575*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE6_0_STATE_SRC(enum a6xx_state_src val)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE6_0_STATE_SRC__SHIFT) & CP_LOAD_STATE6_0_STATE_SRC__MASK;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_STATE_BLOCK__MASK 0x003c0000
580*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT 18
CP_LOAD_STATE6_0_STATE_BLOCK(enum a6xx_state_block val)581*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE6_0_STATE_BLOCK(enum a6xx_state_block val)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE6_0_STATE_BLOCK__MASK;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_NUM_UNIT__MASK 0xffc00000
586*4882a593Smuzhiyun #define CP_LOAD_STATE6_0_NUM_UNIT__SHIFT 22
CP_LOAD_STATE6_0_NUM_UNIT(uint32_t val)587*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE6_0_NUM_UNIT(uint32_t val)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE6_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE6_0_NUM_UNIT__MASK;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun #define REG_CP_LOAD_STATE6_1 0x00000001
593*4882a593Smuzhiyun #define CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK 0xfffffffc
594*4882a593Smuzhiyun #define CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT 2
CP_LOAD_STATE6_1_EXT_SRC_ADDR(uint32_t val)595*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE6_1_EXT_SRC_ADDR(uint32_t val)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun return ((val >> 2) << CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun #define REG_CP_LOAD_STATE6_2 0x00000002
601*4882a593Smuzhiyun #define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK 0xffffffff
602*4882a593Smuzhiyun #define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT 0
CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI(uint32_t val)603*4882a593Smuzhiyun static inline uint32_t CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI(uint32_t val)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun return ((val) << CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun #define REG_CP_LOAD_STATE6_EXT_SRC_ADDR 0x00000001
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_0 0x00000000
611*4882a593Smuzhiyun #define CP_DRAW_INDX_0_VIZ_QUERY__MASK 0xffffffff
612*4882a593Smuzhiyun #define CP_DRAW_INDX_0_VIZ_QUERY__SHIFT 0
CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)613*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_0_VIZ_QUERY__MASK;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_1 0x00000001
619*4882a593Smuzhiyun #define CP_DRAW_INDX_1_PRIM_TYPE__MASK 0x0000003f
620*4882a593Smuzhiyun #define CP_DRAW_INDX_1_PRIM_TYPE__SHIFT 0
CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)621*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_1_PRIM_TYPE__MASK;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun #define CP_DRAW_INDX_1_SOURCE_SELECT__MASK 0x000000c0
626*4882a593Smuzhiyun #define CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT 6
CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)627*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_1_SOURCE_SELECT__MASK;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun #define CP_DRAW_INDX_1_VIS_CULL__MASK 0x00000600
632*4882a593Smuzhiyun #define CP_DRAW_INDX_1_VIS_CULL__SHIFT 9
CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)633*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_1_VIS_CULL__MASK;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun #define CP_DRAW_INDX_1_INDEX_SIZE__MASK 0x00000800
638*4882a593Smuzhiyun #define CP_DRAW_INDX_1_INDEX_SIZE__SHIFT 11
CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)639*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_1_INDEX_SIZE__MASK;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun #define CP_DRAW_INDX_1_NOT_EOP 0x00001000
644*4882a593Smuzhiyun #define CP_DRAW_INDX_1_SMALL_INDEX 0x00002000
645*4882a593Smuzhiyun #define CP_DRAW_INDX_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
646*4882a593Smuzhiyun #define CP_DRAW_INDX_1_NUM_INSTANCES__MASK 0xff000000
647*4882a593Smuzhiyun #define CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT 24
CP_DRAW_INDX_1_NUM_INSTANCES(uint32_t val)648*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_1_NUM_INSTANCES(uint32_t val)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_1_NUM_INSTANCES__MASK;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_2 0x00000002
654*4882a593Smuzhiyun #define CP_DRAW_INDX_2_NUM_INDICES__MASK 0xffffffff
655*4882a593Smuzhiyun #define CP_DRAW_INDX_2_NUM_INDICES__SHIFT 0
CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)656*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_NUM_INDICES__MASK;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_3 0x00000003
662*4882a593Smuzhiyun #define CP_DRAW_INDX_3_INDX_BASE__MASK 0xffffffff
663*4882a593Smuzhiyun #define CP_DRAW_INDX_3_INDX_BASE__SHIFT 0
CP_DRAW_INDX_3_INDX_BASE(uint32_t val)664*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_3_INDX_BASE(uint32_t val)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_3_INDX_BASE__SHIFT) & CP_DRAW_INDX_3_INDX_BASE__MASK;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_4 0x00000004
670*4882a593Smuzhiyun #define CP_DRAW_INDX_4_INDX_SIZE__MASK 0xffffffff
671*4882a593Smuzhiyun #define CP_DRAW_INDX_4_INDX_SIZE__SHIFT 0
CP_DRAW_INDX_4_INDX_SIZE(uint32_t val)672*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_4_INDX_SIZE(uint32_t val)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_4_INDX_SIZE__SHIFT) & CP_DRAW_INDX_4_INDX_SIZE__MASK;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_2_0 0x00000000
678*4882a593Smuzhiyun #define CP_DRAW_INDX_2_0_VIZ_QUERY__MASK 0xffffffff
679*4882a593Smuzhiyun #define CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT 0
CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)680*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_2_0_VIZ_QUERY__MASK;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_2_1 0x00000001
686*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_PRIM_TYPE__MASK 0x0000003f
687*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT 0
CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)688*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_2_1_PRIM_TYPE__MASK;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK 0x000000c0
693*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT 6
CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)694*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_VIS_CULL__MASK 0x00000600
699*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_VIS_CULL__SHIFT 9
CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)700*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_2_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_2_1_VIS_CULL__MASK;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_INDEX_SIZE__MASK 0x00000800
705*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT 11
CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)706*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_2_1_INDEX_SIZE__MASK;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_NOT_EOP 0x00001000
711*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_SMALL_INDEX 0x00002000
712*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
713*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK 0xff000000
714*4882a593Smuzhiyun #define CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT 24
CP_DRAW_INDX_2_1_NUM_INSTANCES(uint32_t val)715*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_2_1_NUM_INSTANCES(uint32_t val)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_2_2 0x00000002
721*4882a593Smuzhiyun #define CP_DRAW_INDX_2_2_NUM_INDICES__MASK 0xffffffff
722*4882a593Smuzhiyun #define CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT 0
CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)723*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_2_NUM_INDICES__MASK;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_0 0x00000000
729*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK 0x0000003f
730*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT 0
CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)731*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK 0x000000c0
736*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT 6
CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)737*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK 0x00000300
742*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT 8
CP_DRAW_INDX_OFFSET_0_VIS_CULL(enum pc_di_vis_cull_mode val)743*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_0_VIS_CULL(enum pc_di_vis_cull_mode val)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT) & CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK 0x00000c00
748*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT 10
CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum a4xx_index_size val)749*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum a4xx_index_size val)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_PATCH_TYPE__MASK 0x00003000
754*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_PATCH_TYPE__SHIFT 12
CP_DRAW_INDX_OFFSET_0_PATCH_TYPE(enum a6xx_patch_type val)755*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_0_PATCH_TYPE(enum a6xx_patch_type val)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_0_PATCH_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PATCH_TYPE__MASK;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_GS_ENABLE 0x00010000
760*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_0_TESS_ENABLE 0x00020000
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_1 0x00000001
763*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK 0xffffffff
764*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT 0
CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES(uint32_t val)765*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES(uint32_t val)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_2 0x00000002
771*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK 0xffffffff
772*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT 0
CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)773*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_3 0x00000003
779*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_3_FIRST_INDX__MASK 0xffffffff
780*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_3_FIRST_INDX__SHIFT 0
CP_DRAW_INDX_OFFSET_3_FIRST_INDX(uint32_t val)781*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_3_FIRST_INDX(uint32_t val)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_3_FIRST_INDX__SHIFT) & CP_DRAW_INDX_OFFSET_3_FIRST_INDX__MASK;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_4 0x00000004
788*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO__MASK 0xffffffff
789*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO__SHIFT 0
CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO(uint32_t val)790*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO(uint32_t val)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO__MASK;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_5 0x00000005
796*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI__MASK 0xffffffff
797*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI__SHIFT 0
CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI(uint32_t val)798*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI(uint32_t val)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI__MASK;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_INDX_BASE 0x00000004
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_6 0x00000006
806*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_6_MAX_INDICES__MASK 0xffffffff
807*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_6_MAX_INDICES__SHIFT 0
CP_DRAW_INDX_OFFSET_6_MAX_INDICES(uint32_t val)808*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_6_MAX_INDICES(uint32_t val)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_6_MAX_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_6_MAX_INDICES__MASK;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_4 0x00000004
814*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK 0xffffffff
815*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT 0
CP_DRAW_INDX_OFFSET_4_INDX_BASE(uint32_t val)816*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE(uint32_t val)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun #define REG_CP_DRAW_INDX_OFFSET_5 0x00000005
822*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK 0xffffffff
823*4882a593Smuzhiyun #define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT 0
CP_DRAW_INDX_OFFSET_5_INDX_SIZE(uint32_t val)824*4882a593Smuzhiyun static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_SIZE(uint32_t val)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun #define REG_A4XX_CP_DRAW_INDIRECT_0 0x00000000
830*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK 0x0000003f
831*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT 0
A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)832*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK 0x000000c0
837*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT 6
A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)838*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK 0x00000300
843*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT 8
A4XX_CP_DRAW_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)844*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK 0x00000c00
849*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT 10
A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)850*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE__MASK 0x00003000
855*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE__SHIFT 12
A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE(enum a6xx_patch_type val)856*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE(enum a6xx_patch_type val)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE__MASK;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_GS_ENABLE 0x00010000
861*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_0_TESS_ENABLE 0x00020000
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun #define REG_A4XX_CP_DRAW_INDIRECT_1 0x00000001
865*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK 0xffffffff
866*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT 0
A4XX_CP_DRAW_INDIRECT_1_INDIRECT(uint32_t val)867*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDIRECT_1_INDIRECT(uint32_t val)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDIRECT_1 0x00000001
874*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO__MASK 0xffffffff
875*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO__SHIFT 0
A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO(uint32_t val)876*4882a593Smuzhiyun static inline uint32_t A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO(uint32_t val)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun return ((val) << A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO__SHIFT) & A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO__MASK;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDIRECT_2 0x00000002
882*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK 0xffffffff
883*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT 0
A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI(uint32_t val)884*4882a593Smuzhiyun static inline uint32_t A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI(uint32_t val)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun return ((val) << A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDIRECT_INDIRECT 0x00000001
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun #define REG_A4XX_CP_DRAW_INDX_INDIRECT_0 0x00000000
892*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK 0x0000003f
893*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT 0
A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)894*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK 0x000000c0
899*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT 6
A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)900*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK 0x00000300
905*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT 8
A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)906*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK 0x00000c00
911*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT 10
A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)912*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE__MASK 0x00003000
917*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE__SHIFT 12
A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE(enum a6xx_patch_type val)918*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE(enum a6xx_patch_type val)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE__MASK;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_GS_ENABLE 0x00010000
923*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_ENABLE 0x00020000
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun #define REG_A4XX_CP_DRAW_INDX_INDIRECT_1 0x00000001
927*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK 0xffffffff
928*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT 0
A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE(uint32_t val)929*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE(uint32_t val)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun #define REG_A4XX_CP_DRAW_INDX_INDIRECT_2 0x00000002
935*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK 0xffffffff
936*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT 0
A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE(uint32_t val)937*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE(uint32_t val)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun #define REG_A4XX_CP_DRAW_INDX_INDIRECT_3 0x00000003
943*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK 0xffffffff
944*4882a593Smuzhiyun #define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT 0
A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT(uint32_t val)945*4882a593Smuzhiyun static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT(uint32_t val)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDX_INDIRECT_1 0x00000001
952*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK 0xffffffff
953*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT 0
A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO(uint32_t val)954*4882a593Smuzhiyun static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO(uint32_t val)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDX_INDIRECT_2 0x00000002
960*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK 0xffffffff
961*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT 0
A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI(uint32_t val)962*4882a593Smuzhiyun static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI(uint32_t val)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDX_INDIRECT_INDX_BASE 0x00000001
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDX_INDIRECT_3 0x00000003
970*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK 0xffffffff
971*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT 0
A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES(uint32_t val)972*4882a593Smuzhiyun static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES(uint32_t val)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDX_INDIRECT_4 0x00000004
978*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK 0xffffffff
979*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT 0
A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO(uint32_t val)980*4882a593Smuzhiyun static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO(uint32_t val)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDX_INDIRECT_5 0x00000005
986*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK 0xffffffff
987*4882a593Smuzhiyun #define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT 0
A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI(uint32_t val)988*4882a593Smuzhiyun static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI(uint32_t val)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun #define REG_A5XX_CP_DRAW_INDX_INDIRECT_INDIRECT 0x00000004
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun #define REG_A6XX_CP_DRAW_INDIRECT_MULTI_0 0x00000000
996*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE__MASK 0x0000003f
997*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE__SHIFT 0
A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE(enum pc_di_primtype val)998*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE(enum pc_di_primtype val)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE__MASK;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT__MASK 0x000000c0
1003*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT__SHIFT 6
A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT(enum pc_di_src_sel val)1004*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT(enum pc_di_src_sel val)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT__MASK;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL__MASK 0x00000300
1009*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL__SHIFT 8
A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL(enum pc_di_vis_cull_mode val)1010*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL(enum pc_di_vis_cull_mode val)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL__MASK;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE__MASK 0x00000c00
1015*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE__SHIFT 10
A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE(enum a4xx_index_size val)1016*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE(enum a4xx_index_size val)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE__MASK;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE__MASK 0x00003000
1021*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE__SHIFT 12
A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE(enum a6xx_patch_type val)1022*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE(enum a6xx_patch_type val)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE__MASK;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_GS_ENABLE 0x00010000
1027*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_0_TESS_ENABLE 0x00020000
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun #define REG_A6XX_CP_DRAW_INDIRECT_MULTI_1 0x00000001
1030*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE__MASK 0x0000000f
1031*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE__SHIFT 0
A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE(enum a6xx_draw_indirect_opcode val)1032*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE(enum a6xx_draw_indirect_opcode val)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE__MASK;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF__MASK 0x003fff00
1037*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF__SHIFT 8
A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF(uint32_t val)1038*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF(uint32_t val)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF__MASK;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun #define REG_A6XX_CP_DRAW_INDIRECT_MULTI_2 0x00000002
1044*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_2_DRAW_COUNT__MASK 0xffffffff
1045*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_2_DRAW_COUNT__SHIFT 0
A6XX_CP_DRAW_INDIRECT_MULTI_2_DRAW_COUNT(uint32_t val)1046*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_2_DRAW_COUNT(uint32_t val)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_2_DRAW_COUNT__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_2_DRAW_COUNT__MASK;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun #define REG_A6XX_CP_DRAW_INDIRECT_MULTI_ADDRESS_0 0x00000003
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun #define REG_A6XX_CP_DRAW_INDIRECT_MULTI_5 0x00000005
1054*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_5_PARAM_0__MASK 0xffffffff
1055*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_5_PARAM_0__SHIFT 0
A6XX_CP_DRAW_INDIRECT_MULTI_5_PARAM_0(uint32_t val)1056*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_5_PARAM_0(uint32_t val)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_5_PARAM_0__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_5_PARAM_0__MASK;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun #define REG_A6XX_CP_DRAW_INDIRECT_MULTI_INDIRECT 0x00000006
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun #define REG_A6XX_CP_DRAW_INDIRECT_MULTI_8 0x00000008
1064*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_8_STRIDE__MASK 0xffffffff
1065*4882a593Smuzhiyun #define A6XX_CP_DRAW_INDIRECT_MULTI_8_STRIDE__SHIFT 0
A6XX_CP_DRAW_INDIRECT_MULTI_8_STRIDE(uint32_t val)1066*4882a593Smuzhiyun static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_8_STRIDE(uint32_t val)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_8_STRIDE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_8_STRIDE__MASK;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
REG_CP_SET_DRAW_STATE_(uint32_t i0)1071*4882a593Smuzhiyun static inline uint32_t REG_CP_SET_DRAW_STATE_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
1072*4882a593Smuzhiyun
REG_CP_SET_DRAW_STATE__0(uint32_t i0)1073*4882a593Smuzhiyun static inline uint32_t REG_CP_SET_DRAW_STATE__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
1074*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_COUNT__MASK 0x0000ffff
1075*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_COUNT__SHIFT 0
CP_SET_DRAW_STATE__0_COUNT(uint32_t val)1076*4882a593Smuzhiyun static inline uint32_t CP_SET_DRAW_STATE__0_COUNT(uint32_t val)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun return ((val) << CP_SET_DRAW_STATE__0_COUNT__SHIFT) & CP_SET_DRAW_STATE__0_COUNT__MASK;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_DIRTY 0x00010000
1081*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_DISABLE 0x00020000
1082*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_DISABLE_ALL_GROUPS 0x00040000
1083*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_LOAD_IMMED 0x00080000
1084*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_BINNING 0x00100000
1085*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_GMEM 0x00200000
1086*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_SYSMEM 0x00400000
1087*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_GROUP_ID__MASK 0x1f000000
1088*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT 24
CP_SET_DRAW_STATE__0_GROUP_ID(uint32_t val)1089*4882a593Smuzhiyun static inline uint32_t CP_SET_DRAW_STATE__0_GROUP_ID(uint32_t val)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun return ((val) << CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT) & CP_SET_DRAW_STATE__0_GROUP_ID__MASK;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
REG_CP_SET_DRAW_STATE__1(uint32_t i0)1094*4882a593Smuzhiyun static inline uint32_t REG_CP_SET_DRAW_STATE__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
1095*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__1_ADDR_LO__MASK 0xffffffff
1096*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT 0
CP_SET_DRAW_STATE__1_ADDR_LO(uint32_t val)1097*4882a593Smuzhiyun static inline uint32_t CP_SET_DRAW_STATE__1_ADDR_LO(uint32_t val)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun return ((val) << CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT) & CP_SET_DRAW_STATE__1_ADDR_LO__MASK;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
REG_CP_SET_DRAW_STATE__2(uint32_t i0)1102*4882a593Smuzhiyun static inline uint32_t REG_CP_SET_DRAW_STATE__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
1103*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__2_ADDR_HI__MASK 0xffffffff
1104*4882a593Smuzhiyun #define CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT 0
CP_SET_DRAW_STATE__2_ADDR_HI(uint32_t val)1105*4882a593Smuzhiyun static inline uint32_t CP_SET_DRAW_STATE__2_ADDR_HI(uint32_t val)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun return ((val) << CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT) & CP_SET_DRAW_STATE__2_ADDR_HI__MASK;
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun #define REG_CP_SET_BIN_0 0x00000000
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun #define REG_CP_SET_BIN_1 0x00000001
1113*4882a593Smuzhiyun #define CP_SET_BIN_1_X1__MASK 0x0000ffff
1114*4882a593Smuzhiyun #define CP_SET_BIN_1_X1__SHIFT 0
CP_SET_BIN_1_X1(uint32_t val)1115*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_1_X1(uint32_t val)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun #define CP_SET_BIN_1_Y1__MASK 0xffff0000
1120*4882a593Smuzhiyun #define CP_SET_BIN_1_Y1__SHIFT 16
CP_SET_BIN_1_Y1(uint32_t val)1121*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun #define REG_CP_SET_BIN_2 0x00000002
1127*4882a593Smuzhiyun #define CP_SET_BIN_2_X2__MASK 0x0000ffff
1128*4882a593Smuzhiyun #define CP_SET_BIN_2_X2__SHIFT 0
CP_SET_BIN_2_X2(uint32_t val)1129*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_2_X2(uint32_t val)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun #define CP_SET_BIN_2_Y2__MASK 0xffff0000
1134*4882a593Smuzhiyun #define CP_SET_BIN_2_Y2__SHIFT 16
CP_SET_BIN_2_Y2(uint32_t val)1135*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA_0 0x00000000
1141*4882a593Smuzhiyun #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK 0xffffffff
1142*4882a593Smuzhiyun #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT 0
CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)1143*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT) & CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA_1 0x00000001
1149*4882a593Smuzhiyun #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK 0xffffffff
1150*4882a593Smuzhiyun #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT 0
CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)1151*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT) & CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_0 0x00000000
1157*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_0_VSC_SIZE__MASK 0x003f0000
1158*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT 16
CP_SET_BIN_DATA5_0_VSC_SIZE(uint32_t val)1159*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_0_VSC_SIZE(uint32_t val)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT) & CP_SET_BIN_DATA5_0_VSC_SIZE__MASK;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_0_VSC_N__MASK 0x07c00000
1164*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_0_VSC_N__SHIFT 22
CP_SET_BIN_DATA5_0_VSC_N(uint32_t val)1165*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_0_VSC_N(uint32_t val)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_0_VSC_N__SHIFT) & CP_SET_BIN_DATA5_0_VSC_N__MASK;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_1 0x00000001
1171*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK 0xffffffff
1172*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT 0
CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO(uint32_t val)1173*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO(uint32_t val)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT) & CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_2 0x00000002
1179*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK 0xffffffff
1180*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT 0
CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI(uint32_t val)1181*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI(uint32_t val)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT) & CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_3 0x00000003
1187*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK 0xffffffff
1188*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT 0
CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO(uint32_t val)1189*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO(uint32_t val)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT) & CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_4 0x00000004
1195*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK 0xffffffff
1196*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT 0
CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI(uint32_t val)1197*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI(uint32_t val)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT) & CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_5 0x00000005
1203*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO__MASK 0xffffffff
1204*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO__SHIFT 0
CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO(uint32_t val)1205*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO(uint32_t val)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO__SHIFT) & CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO__MASK;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_6 0x00000006
1211*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI__MASK 0xffffffff
1212*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI__SHIFT 0
CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI(uint32_t val)1213*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI(uint32_t val)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI__SHIFT) & CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI__MASK;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_OFFSET_0 0x00000000
1219*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE__MASK 0x003f0000
1220*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE__SHIFT 16
CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE(uint32_t val)1221*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE(uint32_t val)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE__SHIFT) & CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE__MASK;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_0_VSC_N__MASK 0x07c00000
1226*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_0_VSC_N__SHIFT 22
CP_SET_BIN_DATA5_OFFSET_0_VSC_N(uint32_t val)1227*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_OFFSET_0_VSC_N(uint32_t val)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_OFFSET_0_VSC_N__SHIFT) & CP_SET_BIN_DATA5_OFFSET_0_VSC_N__MASK;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_OFFSET_1 0x00000001
1233*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET__MASK 0xffffffff
1234*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET__SHIFT 0
CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET(uint32_t val)1235*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET(uint32_t val)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET__SHIFT) & CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET__MASK;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_OFFSET_2 0x00000002
1241*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET__MASK 0xffffffff
1242*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET__SHIFT 0
CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET(uint32_t val)1243*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET(uint32_t val)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET__SHIFT) & CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET__MASK;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun #define REG_CP_SET_BIN_DATA5_OFFSET_3 0x00000003
1249*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET__MASK 0xffffffff
1250*4882a593Smuzhiyun #define CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET__SHIFT 0
CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET(uint32_t val)1251*4882a593Smuzhiyun static inline uint32_t CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET(uint32_t val)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun return ((val) << CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET__SHIFT) & CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET__MASK;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun #define REG_CP_REG_RMW_0 0x00000000
1257*4882a593Smuzhiyun #define CP_REG_RMW_0_DST_REG__MASK 0x0003ffff
1258*4882a593Smuzhiyun #define CP_REG_RMW_0_DST_REG__SHIFT 0
CP_REG_RMW_0_DST_REG(uint32_t val)1259*4882a593Smuzhiyun static inline uint32_t CP_REG_RMW_0_DST_REG(uint32_t val)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun return ((val) << CP_REG_RMW_0_DST_REG__SHIFT) & CP_REG_RMW_0_DST_REG__MASK;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun #define CP_REG_RMW_0_ROTATE__MASK 0x1f000000
1264*4882a593Smuzhiyun #define CP_REG_RMW_0_ROTATE__SHIFT 24
CP_REG_RMW_0_ROTATE(uint32_t val)1265*4882a593Smuzhiyun static inline uint32_t CP_REG_RMW_0_ROTATE(uint32_t val)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun return ((val) << CP_REG_RMW_0_ROTATE__SHIFT) & CP_REG_RMW_0_ROTATE__MASK;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun #define CP_REG_RMW_0_SRC1_ADD 0x20000000
1270*4882a593Smuzhiyun #define CP_REG_RMW_0_SRC1_IS_REG 0x40000000
1271*4882a593Smuzhiyun #define CP_REG_RMW_0_SRC0_IS_REG 0x80000000
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun #define REG_CP_REG_RMW_1 0x00000001
1274*4882a593Smuzhiyun #define CP_REG_RMW_1_SRC0__MASK 0xffffffff
1275*4882a593Smuzhiyun #define CP_REG_RMW_1_SRC0__SHIFT 0
CP_REG_RMW_1_SRC0(uint32_t val)1276*4882a593Smuzhiyun static inline uint32_t CP_REG_RMW_1_SRC0(uint32_t val)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun return ((val) << CP_REG_RMW_1_SRC0__SHIFT) & CP_REG_RMW_1_SRC0__MASK;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun #define REG_CP_REG_RMW_2 0x00000002
1282*4882a593Smuzhiyun #define CP_REG_RMW_2_SRC1__MASK 0xffffffff
1283*4882a593Smuzhiyun #define CP_REG_RMW_2_SRC1__SHIFT 0
CP_REG_RMW_2_SRC1(uint32_t val)1284*4882a593Smuzhiyun static inline uint32_t CP_REG_RMW_2_SRC1(uint32_t val)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun return ((val) << CP_REG_RMW_2_SRC1__SHIFT) & CP_REG_RMW_2_SRC1__MASK;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_0 0x00000000
1290*4882a593Smuzhiyun #define CP_REG_TO_MEM_0_REG__MASK 0x0003ffff
1291*4882a593Smuzhiyun #define CP_REG_TO_MEM_0_REG__SHIFT 0
CP_REG_TO_MEM_0_REG(uint32_t val)1292*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_0_REG(uint32_t val)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_0_REG__SHIFT) & CP_REG_TO_MEM_0_REG__MASK;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun #define CP_REG_TO_MEM_0_CNT__MASK 0x3ffc0000
1297*4882a593Smuzhiyun #define CP_REG_TO_MEM_0_CNT__SHIFT 18
CP_REG_TO_MEM_0_CNT(uint32_t val)1298*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_0_CNT(uint32_t val)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_0_CNT__SHIFT) & CP_REG_TO_MEM_0_CNT__MASK;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun #define CP_REG_TO_MEM_0_64B 0x40000000
1303*4882a593Smuzhiyun #define CP_REG_TO_MEM_0_ACCUMULATE 0x80000000
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_1 0x00000001
1306*4882a593Smuzhiyun #define CP_REG_TO_MEM_1_DEST__MASK 0xffffffff
1307*4882a593Smuzhiyun #define CP_REG_TO_MEM_1_DEST__SHIFT 0
CP_REG_TO_MEM_1_DEST(uint32_t val)1308*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_1_DEST(uint32_t val)
1309*4882a593Smuzhiyun {
1310*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_1_DEST__SHIFT) & CP_REG_TO_MEM_1_DEST__MASK;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_2 0x00000002
1314*4882a593Smuzhiyun #define CP_REG_TO_MEM_2_DEST_HI__MASK 0xffffffff
1315*4882a593Smuzhiyun #define CP_REG_TO_MEM_2_DEST_HI__SHIFT 0
CP_REG_TO_MEM_2_DEST_HI(uint32_t val)1316*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_2_DEST_HI(uint32_t val)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_2_DEST_HI__MASK;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_REG_0 0x00000000
1322*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_0_REG__MASK 0x0003ffff
1323*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_0_REG__SHIFT 0
CP_REG_TO_MEM_OFFSET_REG_0_REG(uint32_t val)1324*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_0_REG(uint32_t val)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_REG_0_REG__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_0_REG__MASK;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_0_CNT__MASK 0x3ffc0000
1329*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_0_CNT__SHIFT 18
CP_REG_TO_MEM_OFFSET_REG_0_CNT(uint32_t val)1330*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_0_CNT(uint32_t val)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_REG_0_CNT__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_0_CNT__MASK;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_0_64B 0x40000000
1335*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_0_ACCUMULATE 0x80000000
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_REG_1 0x00000001
1338*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_1_DEST__MASK 0xffffffff
1339*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_1_DEST__SHIFT 0
CP_REG_TO_MEM_OFFSET_REG_1_DEST(uint32_t val)1340*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_1_DEST(uint32_t val)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_REG_1_DEST__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_1_DEST__MASK;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_REG_2 0x00000002
1346*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI__MASK 0xffffffff
1347*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI__SHIFT 0
CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI(uint32_t val)1348*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI(uint32_t val)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI__MASK;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_REG_3 0x00000003
1354*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0__MASK 0x0003ffff
1355*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0__SHIFT 0
CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0(uint32_t val)1356*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0(uint32_t val)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0__MASK;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0_SCRATCH 0x00080000
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_MEM_0 0x00000000
1363*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_0_REG__MASK 0x0003ffff
1364*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_0_REG__SHIFT 0
CP_REG_TO_MEM_OFFSET_MEM_0_REG(uint32_t val)1365*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_0_REG(uint32_t val)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_MEM_0_REG__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_0_REG__MASK;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_0_CNT__MASK 0x3ffc0000
1370*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_0_CNT__SHIFT 18
CP_REG_TO_MEM_OFFSET_MEM_0_CNT(uint32_t val)1371*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_0_CNT(uint32_t val)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_MEM_0_CNT__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_0_CNT__MASK;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_0_64B 0x40000000
1376*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_0_ACCUMULATE 0x80000000
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_MEM_1 0x00000001
1379*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_1_DEST__MASK 0xffffffff
1380*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_1_DEST__SHIFT 0
CP_REG_TO_MEM_OFFSET_MEM_1_DEST(uint32_t val)1381*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_1_DEST(uint32_t val)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_MEM_1_DEST__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_1_DEST__MASK;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_MEM_2 0x00000002
1387*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI__MASK 0xffffffff
1388*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI__SHIFT 0
CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI(uint32_t val)1389*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI(uint32_t val)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI__MASK;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_MEM_3 0x00000003
1395*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO__MASK 0xffffffff
1396*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO__SHIFT 0
CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO(uint32_t val)1397*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO(uint32_t val)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO__MASK;
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun #define REG_CP_REG_TO_MEM_OFFSET_MEM_4 0x00000004
1403*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI__MASK 0xffffffff
1404*4882a593Smuzhiyun #define CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI__SHIFT 0
CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI(uint32_t val)1405*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI(uint32_t val)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun return ((val) << CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI__MASK;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun #define REG_CP_MEM_TO_REG_0 0x00000000
1411*4882a593Smuzhiyun #define CP_MEM_TO_REG_0_REG__MASK 0x0003ffff
1412*4882a593Smuzhiyun #define CP_MEM_TO_REG_0_REG__SHIFT 0
CP_MEM_TO_REG_0_REG(uint32_t val)1413*4882a593Smuzhiyun static inline uint32_t CP_MEM_TO_REG_0_REG(uint32_t val)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun return ((val) << CP_MEM_TO_REG_0_REG__SHIFT) & CP_MEM_TO_REG_0_REG__MASK;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun #define CP_MEM_TO_REG_0_CNT__MASK 0x3ff80000
1418*4882a593Smuzhiyun #define CP_MEM_TO_REG_0_CNT__SHIFT 19
CP_MEM_TO_REG_0_CNT(uint32_t val)1419*4882a593Smuzhiyun static inline uint32_t CP_MEM_TO_REG_0_CNT(uint32_t val)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun return ((val) << CP_MEM_TO_REG_0_CNT__SHIFT) & CP_MEM_TO_REG_0_CNT__MASK;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun #define CP_MEM_TO_REG_0_SHIFT_BY_2 0x40000000
1424*4882a593Smuzhiyun #define CP_MEM_TO_REG_0_UNK31 0x80000000
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun #define REG_CP_MEM_TO_REG_1 0x00000001
1427*4882a593Smuzhiyun #define CP_MEM_TO_REG_1_SRC__MASK 0xffffffff
1428*4882a593Smuzhiyun #define CP_MEM_TO_REG_1_SRC__SHIFT 0
CP_MEM_TO_REG_1_SRC(uint32_t val)1429*4882a593Smuzhiyun static inline uint32_t CP_MEM_TO_REG_1_SRC(uint32_t val)
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun return ((val) << CP_MEM_TO_REG_1_SRC__SHIFT) & CP_MEM_TO_REG_1_SRC__MASK;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun #define REG_CP_MEM_TO_REG_2 0x00000002
1435*4882a593Smuzhiyun #define CP_MEM_TO_REG_2_SRC_HI__MASK 0xffffffff
1436*4882a593Smuzhiyun #define CP_MEM_TO_REG_2_SRC_HI__SHIFT 0
CP_MEM_TO_REG_2_SRC_HI(uint32_t val)1437*4882a593Smuzhiyun static inline uint32_t CP_MEM_TO_REG_2_SRC_HI(uint32_t val)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun return ((val) << CP_MEM_TO_REG_2_SRC_HI__SHIFT) & CP_MEM_TO_REG_2_SRC_HI__MASK;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun #define REG_CP_MEM_TO_MEM_0 0x00000000
1443*4882a593Smuzhiyun #define CP_MEM_TO_MEM_0_NEG_A 0x00000001
1444*4882a593Smuzhiyun #define CP_MEM_TO_MEM_0_NEG_B 0x00000002
1445*4882a593Smuzhiyun #define CP_MEM_TO_MEM_0_NEG_C 0x00000004
1446*4882a593Smuzhiyun #define CP_MEM_TO_MEM_0_DOUBLE 0x20000000
1447*4882a593Smuzhiyun #define CP_MEM_TO_MEM_0_WAIT_FOR_MEM_WRITES 0x40000000
1448*4882a593Smuzhiyun #define CP_MEM_TO_MEM_0_UNK31 0x80000000
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun #define REG_CP_MEMCPY_0 0x00000000
1451*4882a593Smuzhiyun #define CP_MEMCPY_0_DWORDS__MASK 0xffffffff
1452*4882a593Smuzhiyun #define CP_MEMCPY_0_DWORDS__SHIFT 0
CP_MEMCPY_0_DWORDS(uint32_t val)1453*4882a593Smuzhiyun static inline uint32_t CP_MEMCPY_0_DWORDS(uint32_t val)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun return ((val) << CP_MEMCPY_0_DWORDS__SHIFT) & CP_MEMCPY_0_DWORDS__MASK;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun #define REG_CP_MEMCPY_1 0x00000001
1459*4882a593Smuzhiyun #define CP_MEMCPY_1_SRC_LO__MASK 0xffffffff
1460*4882a593Smuzhiyun #define CP_MEMCPY_1_SRC_LO__SHIFT 0
CP_MEMCPY_1_SRC_LO(uint32_t val)1461*4882a593Smuzhiyun static inline uint32_t CP_MEMCPY_1_SRC_LO(uint32_t val)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun return ((val) << CP_MEMCPY_1_SRC_LO__SHIFT) & CP_MEMCPY_1_SRC_LO__MASK;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun #define REG_CP_MEMCPY_2 0x00000002
1467*4882a593Smuzhiyun #define CP_MEMCPY_2_SRC_HI__MASK 0xffffffff
1468*4882a593Smuzhiyun #define CP_MEMCPY_2_SRC_HI__SHIFT 0
CP_MEMCPY_2_SRC_HI(uint32_t val)1469*4882a593Smuzhiyun static inline uint32_t CP_MEMCPY_2_SRC_HI(uint32_t val)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun return ((val) << CP_MEMCPY_2_SRC_HI__SHIFT) & CP_MEMCPY_2_SRC_HI__MASK;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun #define REG_CP_MEMCPY_3 0x00000003
1475*4882a593Smuzhiyun #define CP_MEMCPY_3_DST_LO__MASK 0xffffffff
1476*4882a593Smuzhiyun #define CP_MEMCPY_3_DST_LO__SHIFT 0
CP_MEMCPY_3_DST_LO(uint32_t val)1477*4882a593Smuzhiyun static inline uint32_t CP_MEMCPY_3_DST_LO(uint32_t val)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun return ((val) << CP_MEMCPY_3_DST_LO__SHIFT) & CP_MEMCPY_3_DST_LO__MASK;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun #define REG_CP_MEMCPY_4 0x00000004
1483*4882a593Smuzhiyun #define CP_MEMCPY_4_DST_HI__MASK 0xffffffff
1484*4882a593Smuzhiyun #define CP_MEMCPY_4_DST_HI__SHIFT 0
CP_MEMCPY_4_DST_HI(uint32_t val)1485*4882a593Smuzhiyun static inline uint32_t CP_MEMCPY_4_DST_HI(uint32_t val)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun return ((val) << CP_MEMCPY_4_DST_HI__SHIFT) & CP_MEMCPY_4_DST_HI__MASK;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun #define REG_CP_REG_TO_SCRATCH_0 0x00000000
1491*4882a593Smuzhiyun #define CP_REG_TO_SCRATCH_0_REG__MASK 0x0003ffff
1492*4882a593Smuzhiyun #define CP_REG_TO_SCRATCH_0_REG__SHIFT 0
CP_REG_TO_SCRATCH_0_REG(uint32_t val)1493*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_SCRATCH_0_REG(uint32_t val)
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun return ((val) << CP_REG_TO_SCRATCH_0_REG__SHIFT) & CP_REG_TO_SCRATCH_0_REG__MASK;
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun #define CP_REG_TO_SCRATCH_0_SCRATCH__MASK 0x00700000
1498*4882a593Smuzhiyun #define CP_REG_TO_SCRATCH_0_SCRATCH__SHIFT 20
CP_REG_TO_SCRATCH_0_SCRATCH(uint32_t val)1499*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_SCRATCH_0_SCRATCH(uint32_t val)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun return ((val) << CP_REG_TO_SCRATCH_0_SCRATCH__SHIFT) & CP_REG_TO_SCRATCH_0_SCRATCH__MASK;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun #define CP_REG_TO_SCRATCH_0_CNT__MASK 0x07000000
1504*4882a593Smuzhiyun #define CP_REG_TO_SCRATCH_0_CNT__SHIFT 24
CP_REG_TO_SCRATCH_0_CNT(uint32_t val)1505*4882a593Smuzhiyun static inline uint32_t CP_REG_TO_SCRATCH_0_CNT(uint32_t val)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun return ((val) << CP_REG_TO_SCRATCH_0_CNT__SHIFT) & CP_REG_TO_SCRATCH_0_CNT__MASK;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun #define REG_CP_SCRATCH_TO_REG_0 0x00000000
1511*4882a593Smuzhiyun #define CP_SCRATCH_TO_REG_0_REG__MASK 0x0003ffff
1512*4882a593Smuzhiyun #define CP_SCRATCH_TO_REG_0_REG__SHIFT 0
CP_SCRATCH_TO_REG_0_REG(uint32_t val)1513*4882a593Smuzhiyun static inline uint32_t CP_SCRATCH_TO_REG_0_REG(uint32_t val)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun return ((val) << CP_SCRATCH_TO_REG_0_REG__SHIFT) & CP_SCRATCH_TO_REG_0_REG__MASK;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun #define CP_SCRATCH_TO_REG_0_UNK18 0x00040000
1518*4882a593Smuzhiyun #define CP_SCRATCH_TO_REG_0_SCRATCH__MASK 0x00700000
1519*4882a593Smuzhiyun #define CP_SCRATCH_TO_REG_0_SCRATCH__SHIFT 20
CP_SCRATCH_TO_REG_0_SCRATCH(uint32_t val)1520*4882a593Smuzhiyun static inline uint32_t CP_SCRATCH_TO_REG_0_SCRATCH(uint32_t val)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun return ((val) << CP_SCRATCH_TO_REG_0_SCRATCH__SHIFT) & CP_SCRATCH_TO_REG_0_SCRATCH__MASK;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun #define CP_SCRATCH_TO_REG_0_CNT__MASK 0x07000000
1525*4882a593Smuzhiyun #define CP_SCRATCH_TO_REG_0_CNT__SHIFT 24
CP_SCRATCH_TO_REG_0_CNT(uint32_t val)1526*4882a593Smuzhiyun static inline uint32_t CP_SCRATCH_TO_REG_0_CNT(uint32_t val)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun return ((val) << CP_SCRATCH_TO_REG_0_CNT__SHIFT) & CP_SCRATCH_TO_REG_0_CNT__MASK;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun #define REG_CP_SCRATCH_WRITE_0 0x00000000
1532*4882a593Smuzhiyun #define CP_SCRATCH_WRITE_0_SCRATCH__MASK 0x00700000
1533*4882a593Smuzhiyun #define CP_SCRATCH_WRITE_0_SCRATCH__SHIFT 20
CP_SCRATCH_WRITE_0_SCRATCH(uint32_t val)1534*4882a593Smuzhiyun static inline uint32_t CP_SCRATCH_WRITE_0_SCRATCH(uint32_t val)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun return ((val) << CP_SCRATCH_WRITE_0_SCRATCH__SHIFT) & CP_SCRATCH_WRITE_0_SCRATCH__MASK;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun #define REG_CP_MEM_WRITE_0 0x00000000
1540*4882a593Smuzhiyun #define CP_MEM_WRITE_0_ADDR_LO__MASK 0xffffffff
1541*4882a593Smuzhiyun #define CP_MEM_WRITE_0_ADDR_LO__SHIFT 0
CP_MEM_WRITE_0_ADDR_LO(uint32_t val)1542*4882a593Smuzhiyun static inline uint32_t CP_MEM_WRITE_0_ADDR_LO(uint32_t val)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun return ((val) << CP_MEM_WRITE_0_ADDR_LO__SHIFT) & CP_MEM_WRITE_0_ADDR_LO__MASK;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun #define REG_CP_MEM_WRITE_1 0x00000001
1548*4882a593Smuzhiyun #define CP_MEM_WRITE_1_ADDR_HI__MASK 0xffffffff
1549*4882a593Smuzhiyun #define CP_MEM_WRITE_1_ADDR_HI__SHIFT 0
CP_MEM_WRITE_1_ADDR_HI(uint32_t val)1550*4882a593Smuzhiyun static inline uint32_t CP_MEM_WRITE_1_ADDR_HI(uint32_t val)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun return ((val) << CP_MEM_WRITE_1_ADDR_HI__SHIFT) & CP_MEM_WRITE_1_ADDR_HI__MASK;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun #define REG_CP_COND_WRITE_0 0x00000000
1556*4882a593Smuzhiyun #define CP_COND_WRITE_0_FUNCTION__MASK 0x00000007
1557*4882a593Smuzhiyun #define CP_COND_WRITE_0_FUNCTION__SHIFT 0
CP_COND_WRITE_0_FUNCTION(enum cp_cond_function val)1558*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE_0_FUNCTION(enum cp_cond_function val)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun return ((val) << CP_COND_WRITE_0_FUNCTION__SHIFT) & CP_COND_WRITE_0_FUNCTION__MASK;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun #define CP_COND_WRITE_0_POLL_MEMORY 0x00000010
1563*4882a593Smuzhiyun #define CP_COND_WRITE_0_WRITE_MEMORY 0x00000100
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun #define REG_CP_COND_WRITE_1 0x00000001
1566*4882a593Smuzhiyun #define CP_COND_WRITE_1_POLL_ADDR__MASK 0xffffffff
1567*4882a593Smuzhiyun #define CP_COND_WRITE_1_POLL_ADDR__SHIFT 0
CP_COND_WRITE_1_POLL_ADDR(uint32_t val)1568*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE_1_POLL_ADDR(uint32_t val)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun return ((val) << CP_COND_WRITE_1_POLL_ADDR__SHIFT) & CP_COND_WRITE_1_POLL_ADDR__MASK;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun #define REG_CP_COND_WRITE_2 0x00000002
1574*4882a593Smuzhiyun #define CP_COND_WRITE_2_REF__MASK 0xffffffff
1575*4882a593Smuzhiyun #define CP_COND_WRITE_2_REF__SHIFT 0
CP_COND_WRITE_2_REF(uint32_t val)1576*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE_2_REF(uint32_t val)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun return ((val) << CP_COND_WRITE_2_REF__SHIFT) & CP_COND_WRITE_2_REF__MASK;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun #define REG_CP_COND_WRITE_3 0x00000003
1582*4882a593Smuzhiyun #define CP_COND_WRITE_3_MASK__MASK 0xffffffff
1583*4882a593Smuzhiyun #define CP_COND_WRITE_3_MASK__SHIFT 0
CP_COND_WRITE_3_MASK(uint32_t val)1584*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE_3_MASK(uint32_t val)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun return ((val) << CP_COND_WRITE_3_MASK__SHIFT) & CP_COND_WRITE_3_MASK__MASK;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun #define REG_CP_COND_WRITE_4 0x00000004
1590*4882a593Smuzhiyun #define CP_COND_WRITE_4_WRITE_ADDR__MASK 0xffffffff
1591*4882a593Smuzhiyun #define CP_COND_WRITE_4_WRITE_ADDR__SHIFT 0
CP_COND_WRITE_4_WRITE_ADDR(uint32_t val)1592*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE_4_WRITE_ADDR(uint32_t val)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun return ((val) << CP_COND_WRITE_4_WRITE_ADDR__SHIFT) & CP_COND_WRITE_4_WRITE_ADDR__MASK;
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun #define REG_CP_COND_WRITE_5 0x00000005
1598*4882a593Smuzhiyun #define CP_COND_WRITE_5_WRITE_DATA__MASK 0xffffffff
1599*4882a593Smuzhiyun #define CP_COND_WRITE_5_WRITE_DATA__SHIFT 0
CP_COND_WRITE_5_WRITE_DATA(uint32_t val)1600*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE_5_WRITE_DATA(uint32_t val)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun return ((val) << CP_COND_WRITE_5_WRITE_DATA__SHIFT) & CP_COND_WRITE_5_WRITE_DATA__MASK;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun #define REG_CP_COND_WRITE5_0 0x00000000
1606*4882a593Smuzhiyun #define CP_COND_WRITE5_0_FUNCTION__MASK 0x00000007
1607*4882a593Smuzhiyun #define CP_COND_WRITE5_0_FUNCTION__SHIFT 0
CP_COND_WRITE5_0_FUNCTION(enum cp_cond_function val)1608*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE5_0_FUNCTION(enum cp_cond_function val)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun return ((val) << CP_COND_WRITE5_0_FUNCTION__SHIFT) & CP_COND_WRITE5_0_FUNCTION__MASK;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun #define CP_COND_WRITE5_0_SIGNED_COMPARE 0x00000008
1613*4882a593Smuzhiyun #define CP_COND_WRITE5_0_POLL_MEMORY 0x00000010
1614*4882a593Smuzhiyun #define CP_COND_WRITE5_0_POLL_SCRATCH 0x00000020
1615*4882a593Smuzhiyun #define CP_COND_WRITE5_0_WRITE_MEMORY 0x00000100
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun #define REG_CP_COND_WRITE5_1 0x00000001
1618*4882a593Smuzhiyun #define CP_COND_WRITE5_1_POLL_ADDR_LO__MASK 0xffffffff
1619*4882a593Smuzhiyun #define CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT 0
CP_COND_WRITE5_1_POLL_ADDR_LO(uint32_t val)1620*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE5_1_POLL_ADDR_LO(uint32_t val)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun return ((val) << CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT) & CP_COND_WRITE5_1_POLL_ADDR_LO__MASK;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun #define REG_CP_COND_WRITE5_2 0x00000002
1626*4882a593Smuzhiyun #define CP_COND_WRITE5_2_POLL_ADDR_HI__MASK 0xffffffff
1627*4882a593Smuzhiyun #define CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT 0
CP_COND_WRITE5_2_POLL_ADDR_HI(uint32_t val)1628*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE5_2_POLL_ADDR_HI(uint32_t val)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun return ((val) << CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT) & CP_COND_WRITE5_2_POLL_ADDR_HI__MASK;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun #define REG_CP_COND_WRITE5_3 0x00000003
1634*4882a593Smuzhiyun #define CP_COND_WRITE5_3_REF__MASK 0xffffffff
1635*4882a593Smuzhiyun #define CP_COND_WRITE5_3_REF__SHIFT 0
CP_COND_WRITE5_3_REF(uint32_t val)1636*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE5_3_REF(uint32_t val)
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun return ((val) << CP_COND_WRITE5_3_REF__SHIFT) & CP_COND_WRITE5_3_REF__MASK;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun #define REG_CP_COND_WRITE5_4 0x00000004
1642*4882a593Smuzhiyun #define CP_COND_WRITE5_4_MASK__MASK 0xffffffff
1643*4882a593Smuzhiyun #define CP_COND_WRITE5_4_MASK__SHIFT 0
CP_COND_WRITE5_4_MASK(uint32_t val)1644*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE5_4_MASK(uint32_t val)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun return ((val) << CP_COND_WRITE5_4_MASK__SHIFT) & CP_COND_WRITE5_4_MASK__MASK;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun #define REG_CP_COND_WRITE5_5 0x00000005
1650*4882a593Smuzhiyun #define CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK 0xffffffff
1651*4882a593Smuzhiyun #define CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT 0
CP_COND_WRITE5_5_WRITE_ADDR_LO(uint32_t val)1652*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE5_5_WRITE_ADDR_LO(uint32_t val)
1653*4882a593Smuzhiyun {
1654*4882a593Smuzhiyun return ((val) << CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT) & CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun #define REG_CP_COND_WRITE5_6 0x00000006
1658*4882a593Smuzhiyun #define CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK 0xffffffff
1659*4882a593Smuzhiyun #define CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT 0
CP_COND_WRITE5_6_WRITE_ADDR_HI(uint32_t val)1660*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE5_6_WRITE_ADDR_HI(uint32_t val)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun return ((val) << CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT) & CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK;
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun #define REG_CP_COND_WRITE5_7 0x00000007
1666*4882a593Smuzhiyun #define CP_COND_WRITE5_7_WRITE_DATA__MASK 0xffffffff
1667*4882a593Smuzhiyun #define CP_COND_WRITE5_7_WRITE_DATA__SHIFT 0
CP_COND_WRITE5_7_WRITE_DATA(uint32_t val)1668*4882a593Smuzhiyun static inline uint32_t CP_COND_WRITE5_7_WRITE_DATA(uint32_t val)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun return ((val) << CP_COND_WRITE5_7_WRITE_DATA__SHIFT) & CP_COND_WRITE5_7_WRITE_DATA__MASK;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun #define REG_CP_WAIT_MEM_GTE_0 0x00000000
1674*4882a593Smuzhiyun #define CP_WAIT_MEM_GTE_0_RESERVED__MASK 0xffffffff
1675*4882a593Smuzhiyun #define CP_WAIT_MEM_GTE_0_RESERVED__SHIFT 0
CP_WAIT_MEM_GTE_0_RESERVED(uint32_t val)1676*4882a593Smuzhiyun static inline uint32_t CP_WAIT_MEM_GTE_0_RESERVED(uint32_t val)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun return ((val) << CP_WAIT_MEM_GTE_0_RESERVED__SHIFT) & CP_WAIT_MEM_GTE_0_RESERVED__MASK;
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun #define REG_CP_WAIT_MEM_GTE_1 0x00000001
1682*4882a593Smuzhiyun #define CP_WAIT_MEM_GTE_1_POLL_ADDR_LO__MASK 0xffffffff
1683*4882a593Smuzhiyun #define CP_WAIT_MEM_GTE_1_POLL_ADDR_LO__SHIFT 0
CP_WAIT_MEM_GTE_1_POLL_ADDR_LO(uint32_t val)1684*4882a593Smuzhiyun static inline uint32_t CP_WAIT_MEM_GTE_1_POLL_ADDR_LO(uint32_t val)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun return ((val) << CP_WAIT_MEM_GTE_1_POLL_ADDR_LO__SHIFT) & CP_WAIT_MEM_GTE_1_POLL_ADDR_LO__MASK;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun #define REG_CP_WAIT_MEM_GTE_2 0x00000002
1690*4882a593Smuzhiyun #define CP_WAIT_MEM_GTE_2_POLL_ADDR_HI__MASK 0xffffffff
1691*4882a593Smuzhiyun #define CP_WAIT_MEM_GTE_2_POLL_ADDR_HI__SHIFT 0
CP_WAIT_MEM_GTE_2_POLL_ADDR_HI(uint32_t val)1692*4882a593Smuzhiyun static inline uint32_t CP_WAIT_MEM_GTE_2_POLL_ADDR_HI(uint32_t val)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun return ((val) << CP_WAIT_MEM_GTE_2_POLL_ADDR_HI__SHIFT) & CP_WAIT_MEM_GTE_2_POLL_ADDR_HI__MASK;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun #define REG_CP_WAIT_MEM_GTE_3 0x00000003
1698*4882a593Smuzhiyun #define CP_WAIT_MEM_GTE_3_REF__MASK 0xffffffff
1699*4882a593Smuzhiyun #define CP_WAIT_MEM_GTE_3_REF__SHIFT 0
CP_WAIT_MEM_GTE_3_REF(uint32_t val)1700*4882a593Smuzhiyun static inline uint32_t CP_WAIT_MEM_GTE_3_REF(uint32_t val)
1701*4882a593Smuzhiyun {
1702*4882a593Smuzhiyun return ((val) << CP_WAIT_MEM_GTE_3_REF__SHIFT) & CP_WAIT_MEM_GTE_3_REF__MASK;
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun #define REG_CP_WAIT_REG_MEM_0 0x00000000
1706*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_0_FUNCTION__MASK 0x00000007
1707*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_0_FUNCTION__SHIFT 0
CP_WAIT_REG_MEM_0_FUNCTION(enum cp_cond_function val)1708*4882a593Smuzhiyun static inline uint32_t CP_WAIT_REG_MEM_0_FUNCTION(enum cp_cond_function val)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun return ((val) << CP_WAIT_REG_MEM_0_FUNCTION__SHIFT) & CP_WAIT_REG_MEM_0_FUNCTION__MASK;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_0_SIGNED_COMPARE 0x00000008
1713*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_0_POLL_MEMORY 0x00000010
1714*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_0_POLL_SCRATCH 0x00000020
1715*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_0_WRITE_MEMORY 0x00000100
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun #define REG_CP_WAIT_REG_MEM_1 0x00000001
1718*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_1_POLL_ADDR_LO__MASK 0xffffffff
1719*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_1_POLL_ADDR_LO__SHIFT 0
CP_WAIT_REG_MEM_1_POLL_ADDR_LO(uint32_t val)1720*4882a593Smuzhiyun static inline uint32_t CP_WAIT_REG_MEM_1_POLL_ADDR_LO(uint32_t val)
1721*4882a593Smuzhiyun {
1722*4882a593Smuzhiyun return ((val) << CP_WAIT_REG_MEM_1_POLL_ADDR_LO__SHIFT) & CP_WAIT_REG_MEM_1_POLL_ADDR_LO__MASK;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun #define REG_CP_WAIT_REG_MEM_2 0x00000002
1726*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_2_POLL_ADDR_HI__MASK 0xffffffff
1727*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_2_POLL_ADDR_HI__SHIFT 0
CP_WAIT_REG_MEM_2_POLL_ADDR_HI(uint32_t val)1728*4882a593Smuzhiyun static inline uint32_t CP_WAIT_REG_MEM_2_POLL_ADDR_HI(uint32_t val)
1729*4882a593Smuzhiyun {
1730*4882a593Smuzhiyun return ((val) << CP_WAIT_REG_MEM_2_POLL_ADDR_HI__SHIFT) & CP_WAIT_REG_MEM_2_POLL_ADDR_HI__MASK;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun #define REG_CP_WAIT_REG_MEM_3 0x00000003
1734*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_3_REF__MASK 0xffffffff
1735*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_3_REF__SHIFT 0
CP_WAIT_REG_MEM_3_REF(uint32_t val)1736*4882a593Smuzhiyun static inline uint32_t CP_WAIT_REG_MEM_3_REF(uint32_t val)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun return ((val) << CP_WAIT_REG_MEM_3_REF__SHIFT) & CP_WAIT_REG_MEM_3_REF__MASK;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun #define REG_CP_WAIT_REG_MEM_4 0x00000004
1742*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_4_MASK__MASK 0xffffffff
1743*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_4_MASK__SHIFT 0
CP_WAIT_REG_MEM_4_MASK(uint32_t val)1744*4882a593Smuzhiyun static inline uint32_t CP_WAIT_REG_MEM_4_MASK(uint32_t val)
1745*4882a593Smuzhiyun {
1746*4882a593Smuzhiyun return ((val) << CP_WAIT_REG_MEM_4_MASK__SHIFT) & CP_WAIT_REG_MEM_4_MASK__MASK;
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun #define REG_CP_WAIT_REG_MEM_5 0x00000005
1750*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES__MASK 0xffffffff
1751*4882a593Smuzhiyun #define CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES__SHIFT 0
CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES(uint32_t val)1752*4882a593Smuzhiyun static inline uint32_t CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES(uint32_t val)
1753*4882a593Smuzhiyun {
1754*4882a593Smuzhiyun return ((val) << CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES__SHIFT) & CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES__MASK;
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun #define REG_CP_WAIT_TWO_REGS_0 0x00000000
1758*4882a593Smuzhiyun #define CP_WAIT_TWO_REGS_0_REG0__MASK 0x0003ffff
1759*4882a593Smuzhiyun #define CP_WAIT_TWO_REGS_0_REG0__SHIFT 0
CP_WAIT_TWO_REGS_0_REG0(uint32_t val)1760*4882a593Smuzhiyun static inline uint32_t CP_WAIT_TWO_REGS_0_REG0(uint32_t val)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun return ((val) << CP_WAIT_TWO_REGS_0_REG0__SHIFT) & CP_WAIT_TWO_REGS_0_REG0__MASK;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun #define REG_CP_WAIT_TWO_REGS_1 0x00000001
1766*4882a593Smuzhiyun #define CP_WAIT_TWO_REGS_1_REG1__MASK 0x0003ffff
1767*4882a593Smuzhiyun #define CP_WAIT_TWO_REGS_1_REG1__SHIFT 0
CP_WAIT_TWO_REGS_1_REG1(uint32_t val)1768*4882a593Smuzhiyun static inline uint32_t CP_WAIT_TWO_REGS_1_REG1(uint32_t val)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun return ((val) << CP_WAIT_TWO_REGS_1_REG1__SHIFT) & CP_WAIT_TWO_REGS_1_REG1__MASK;
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun #define REG_CP_WAIT_TWO_REGS_2 0x00000002
1774*4882a593Smuzhiyun #define CP_WAIT_TWO_REGS_2_REF__MASK 0xffffffff
1775*4882a593Smuzhiyun #define CP_WAIT_TWO_REGS_2_REF__SHIFT 0
CP_WAIT_TWO_REGS_2_REF(uint32_t val)1776*4882a593Smuzhiyun static inline uint32_t CP_WAIT_TWO_REGS_2_REF(uint32_t val)
1777*4882a593Smuzhiyun {
1778*4882a593Smuzhiyun return ((val) << CP_WAIT_TWO_REGS_2_REF__SHIFT) & CP_WAIT_TWO_REGS_2_REF__MASK;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun #define REG_CP_DISPATCH_COMPUTE_0 0x00000000
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun #define REG_CP_DISPATCH_COMPUTE_1 0x00000001
1784*4882a593Smuzhiyun #define CP_DISPATCH_COMPUTE_1_X__MASK 0xffffffff
1785*4882a593Smuzhiyun #define CP_DISPATCH_COMPUTE_1_X__SHIFT 0
CP_DISPATCH_COMPUTE_1_X(uint32_t val)1786*4882a593Smuzhiyun static inline uint32_t CP_DISPATCH_COMPUTE_1_X(uint32_t val)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun return ((val) << CP_DISPATCH_COMPUTE_1_X__SHIFT) & CP_DISPATCH_COMPUTE_1_X__MASK;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun #define REG_CP_DISPATCH_COMPUTE_2 0x00000002
1792*4882a593Smuzhiyun #define CP_DISPATCH_COMPUTE_2_Y__MASK 0xffffffff
1793*4882a593Smuzhiyun #define CP_DISPATCH_COMPUTE_2_Y__SHIFT 0
CP_DISPATCH_COMPUTE_2_Y(uint32_t val)1794*4882a593Smuzhiyun static inline uint32_t CP_DISPATCH_COMPUTE_2_Y(uint32_t val)
1795*4882a593Smuzhiyun {
1796*4882a593Smuzhiyun return ((val) << CP_DISPATCH_COMPUTE_2_Y__SHIFT) & CP_DISPATCH_COMPUTE_2_Y__MASK;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun #define REG_CP_DISPATCH_COMPUTE_3 0x00000003
1800*4882a593Smuzhiyun #define CP_DISPATCH_COMPUTE_3_Z__MASK 0xffffffff
1801*4882a593Smuzhiyun #define CP_DISPATCH_COMPUTE_3_Z__SHIFT 0
CP_DISPATCH_COMPUTE_3_Z(uint32_t val)1802*4882a593Smuzhiyun static inline uint32_t CP_DISPATCH_COMPUTE_3_Z(uint32_t val)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun return ((val) << CP_DISPATCH_COMPUTE_3_Z__SHIFT) & CP_DISPATCH_COMPUTE_3_Z__MASK;
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun #define REG_CP_SET_RENDER_MODE_0 0x00000000
1808*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_0_MODE__MASK 0x000001ff
1809*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_0_MODE__SHIFT 0
CP_SET_RENDER_MODE_0_MODE(enum render_mode_cmd val)1810*4882a593Smuzhiyun static inline uint32_t CP_SET_RENDER_MODE_0_MODE(enum render_mode_cmd val)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun return ((val) << CP_SET_RENDER_MODE_0_MODE__SHIFT) & CP_SET_RENDER_MODE_0_MODE__MASK;
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun #define REG_CP_SET_RENDER_MODE_1 0x00000001
1816*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK 0xffffffff
1817*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT 0
CP_SET_RENDER_MODE_1_ADDR_0_LO(uint32_t val)1818*4882a593Smuzhiyun static inline uint32_t CP_SET_RENDER_MODE_1_ADDR_0_LO(uint32_t val)
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun return ((val) << CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT) & CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK;
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun #define REG_CP_SET_RENDER_MODE_2 0x00000002
1824*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK 0xffffffff
1825*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT 0
CP_SET_RENDER_MODE_2_ADDR_0_HI(uint32_t val)1826*4882a593Smuzhiyun static inline uint32_t CP_SET_RENDER_MODE_2_ADDR_0_HI(uint32_t val)
1827*4882a593Smuzhiyun {
1828*4882a593Smuzhiyun return ((val) << CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT) & CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK;
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun #define REG_CP_SET_RENDER_MODE_3 0x00000003
1832*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_3_VSC_ENABLE 0x00000008
1833*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_3_GMEM_ENABLE 0x00000010
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun #define REG_CP_SET_RENDER_MODE_4 0x00000004
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun #define REG_CP_SET_RENDER_MODE_5 0x00000005
1838*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK 0xffffffff
1839*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT 0
CP_SET_RENDER_MODE_5_ADDR_1_LEN(uint32_t val)1840*4882a593Smuzhiyun static inline uint32_t CP_SET_RENDER_MODE_5_ADDR_1_LEN(uint32_t val)
1841*4882a593Smuzhiyun {
1842*4882a593Smuzhiyun return ((val) << CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT) & CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun #define REG_CP_SET_RENDER_MODE_6 0x00000006
1846*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK 0xffffffff
1847*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT 0
CP_SET_RENDER_MODE_6_ADDR_1_LO(uint32_t val)1848*4882a593Smuzhiyun static inline uint32_t CP_SET_RENDER_MODE_6_ADDR_1_LO(uint32_t val)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun return ((val) << CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT) & CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun #define REG_CP_SET_RENDER_MODE_7 0x00000007
1854*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK 0xffffffff
1855*4882a593Smuzhiyun #define CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT 0
CP_SET_RENDER_MODE_7_ADDR_1_HI(uint32_t val)1856*4882a593Smuzhiyun static inline uint32_t CP_SET_RENDER_MODE_7_ADDR_1_HI(uint32_t val)
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun return ((val) << CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT) & CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun #define REG_CP_COMPUTE_CHECKPOINT_0 0x00000000
1862*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK 0xffffffff
1863*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT 0
CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO(uint32_t val)1864*4882a593Smuzhiyun static inline uint32_t CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO(uint32_t val)
1865*4882a593Smuzhiyun {
1866*4882a593Smuzhiyun return ((val) << CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun #define REG_CP_COMPUTE_CHECKPOINT_1 0x00000001
1870*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK 0xffffffff
1871*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT 0
CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI(uint32_t val)1872*4882a593Smuzhiyun static inline uint32_t CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI(uint32_t val)
1873*4882a593Smuzhiyun {
1874*4882a593Smuzhiyun return ((val) << CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun #define REG_CP_COMPUTE_CHECKPOINT_2 0x00000002
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun #define REG_CP_COMPUTE_CHECKPOINT_3 0x00000003
1880*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK 0xffffffff
1881*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT 0
CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN(uint32_t val)1882*4882a593Smuzhiyun static inline uint32_t CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN(uint32_t val)
1883*4882a593Smuzhiyun {
1884*4882a593Smuzhiyun return ((val) << CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT) & CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun #define REG_CP_COMPUTE_CHECKPOINT_4 0x00000004
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun #define REG_CP_COMPUTE_CHECKPOINT_5 0x00000005
1890*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK 0xffffffff
1891*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT 0
CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO(uint32_t val)1892*4882a593Smuzhiyun static inline uint32_t CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO(uint32_t val)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun return ((val) << CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK;
1895*4882a593Smuzhiyun }
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun #define REG_CP_COMPUTE_CHECKPOINT_6 0x00000006
1898*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK 0xffffffff
1899*4882a593Smuzhiyun #define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT 0
CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI(uint32_t val)1900*4882a593Smuzhiyun static inline uint32_t CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI(uint32_t val)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun return ((val) << CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun #define REG_CP_COMPUTE_CHECKPOINT_7 0x00000007
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun #define REG_CP_PERFCOUNTER_ACTION_0 0x00000000
1908*4882a593Smuzhiyun
1909*4882a593Smuzhiyun #define REG_CP_PERFCOUNTER_ACTION_1 0x00000001
1910*4882a593Smuzhiyun #define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK 0xffffffff
1911*4882a593Smuzhiyun #define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT 0
CP_PERFCOUNTER_ACTION_1_ADDR_0_LO(uint32_t val)1912*4882a593Smuzhiyun static inline uint32_t CP_PERFCOUNTER_ACTION_1_ADDR_0_LO(uint32_t val)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun return ((val) << CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT) & CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun #define REG_CP_PERFCOUNTER_ACTION_2 0x00000002
1918*4882a593Smuzhiyun #define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK 0xffffffff
1919*4882a593Smuzhiyun #define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT 0
CP_PERFCOUNTER_ACTION_2_ADDR_0_HI(uint32_t val)1920*4882a593Smuzhiyun static inline uint32_t CP_PERFCOUNTER_ACTION_2_ADDR_0_HI(uint32_t val)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun return ((val) << CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT) & CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun #define REG_CP_EVENT_WRITE_0 0x00000000
1926*4882a593Smuzhiyun #define CP_EVENT_WRITE_0_EVENT__MASK 0x000000ff
1927*4882a593Smuzhiyun #define CP_EVENT_WRITE_0_EVENT__SHIFT 0
CP_EVENT_WRITE_0_EVENT(enum vgt_event_type val)1928*4882a593Smuzhiyun static inline uint32_t CP_EVENT_WRITE_0_EVENT(enum vgt_event_type val)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun return ((val) << CP_EVENT_WRITE_0_EVENT__SHIFT) & CP_EVENT_WRITE_0_EVENT__MASK;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun #define CP_EVENT_WRITE_0_TIMESTAMP 0x40000000
1933*4882a593Smuzhiyun #define CP_EVENT_WRITE_0_IRQ 0x80000000
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun #define REG_CP_EVENT_WRITE_1 0x00000001
1936*4882a593Smuzhiyun #define CP_EVENT_WRITE_1_ADDR_0_LO__MASK 0xffffffff
1937*4882a593Smuzhiyun #define CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT 0
CP_EVENT_WRITE_1_ADDR_0_LO(uint32_t val)1938*4882a593Smuzhiyun static inline uint32_t CP_EVENT_WRITE_1_ADDR_0_LO(uint32_t val)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun return ((val) << CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT) & CP_EVENT_WRITE_1_ADDR_0_LO__MASK;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun #define REG_CP_EVENT_WRITE_2 0x00000002
1944*4882a593Smuzhiyun #define CP_EVENT_WRITE_2_ADDR_0_HI__MASK 0xffffffff
1945*4882a593Smuzhiyun #define CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT 0
CP_EVENT_WRITE_2_ADDR_0_HI(uint32_t val)1946*4882a593Smuzhiyun static inline uint32_t CP_EVENT_WRITE_2_ADDR_0_HI(uint32_t val)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun return ((val) << CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT) & CP_EVENT_WRITE_2_ADDR_0_HI__MASK;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun #define REG_CP_EVENT_WRITE_3 0x00000003
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun #define REG_CP_BLIT_0 0x00000000
1954*4882a593Smuzhiyun #define CP_BLIT_0_OP__MASK 0x0000000f
1955*4882a593Smuzhiyun #define CP_BLIT_0_OP__SHIFT 0
CP_BLIT_0_OP(enum cp_blit_cmd val)1956*4882a593Smuzhiyun static inline uint32_t CP_BLIT_0_OP(enum cp_blit_cmd val)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun return ((val) << CP_BLIT_0_OP__SHIFT) & CP_BLIT_0_OP__MASK;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun #define REG_CP_BLIT_1 0x00000001
1962*4882a593Smuzhiyun #define CP_BLIT_1_SRC_X1__MASK 0x00003fff
1963*4882a593Smuzhiyun #define CP_BLIT_1_SRC_X1__SHIFT 0
CP_BLIT_1_SRC_X1(uint32_t val)1964*4882a593Smuzhiyun static inline uint32_t CP_BLIT_1_SRC_X1(uint32_t val)
1965*4882a593Smuzhiyun {
1966*4882a593Smuzhiyun return ((val) << CP_BLIT_1_SRC_X1__SHIFT) & CP_BLIT_1_SRC_X1__MASK;
1967*4882a593Smuzhiyun }
1968*4882a593Smuzhiyun #define CP_BLIT_1_SRC_Y1__MASK 0x3fff0000
1969*4882a593Smuzhiyun #define CP_BLIT_1_SRC_Y1__SHIFT 16
CP_BLIT_1_SRC_Y1(uint32_t val)1970*4882a593Smuzhiyun static inline uint32_t CP_BLIT_1_SRC_Y1(uint32_t val)
1971*4882a593Smuzhiyun {
1972*4882a593Smuzhiyun return ((val) << CP_BLIT_1_SRC_Y1__SHIFT) & CP_BLIT_1_SRC_Y1__MASK;
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun #define REG_CP_BLIT_2 0x00000002
1976*4882a593Smuzhiyun #define CP_BLIT_2_SRC_X2__MASK 0x00003fff
1977*4882a593Smuzhiyun #define CP_BLIT_2_SRC_X2__SHIFT 0
CP_BLIT_2_SRC_X2(uint32_t val)1978*4882a593Smuzhiyun static inline uint32_t CP_BLIT_2_SRC_X2(uint32_t val)
1979*4882a593Smuzhiyun {
1980*4882a593Smuzhiyun return ((val) << CP_BLIT_2_SRC_X2__SHIFT) & CP_BLIT_2_SRC_X2__MASK;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun #define CP_BLIT_2_SRC_Y2__MASK 0x3fff0000
1983*4882a593Smuzhiyun #define CP_BLIT_2_SRC_Y2__SHIFT 16
CP_BLIT_2_SRC_Y2(uint32_t val)1984*4882a593Smuzhiyun static inline uint32_t CP_BLIT_2_SRC_Y2(uint32_t val)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun return ((val) << CP_BLIT_2_SRC_Y2__SHIFT) & CP_BLIT_2_SRC_Y2__MASK;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun #define REG_CP_BLIT_3 0x00000003
1990*4882a593Smuzhiyun #define CP_BLIT_3_DST_X1__MASK 0x00003fff
1991*4882a593Smuzhiyun #define CP_BLIT_3_DST_X1__SHIFT 0
CP_BLIT_3_DST_X1(uint32_t val)1992*4882a593Smuzhiyun static inline uint32_t CP_BLIT_3_DST_X1(uint32_t val)
1993*4882a593Smuzhiyun {
1994*4882a593Smuzhiyun return ((val) << CP_BLIT_3_DST_X1__SHIFT) & CP_BLIT_3_DST_X1__MASK;
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun #define CP_BLIT_3_DST_Y1__MASK 0x3fff0000
1997*4882a593Smuzhiyun #define CP_BLIT_3_DST_Y1__SHIFT 16
CP_BLIT_3_DST_Y1(uint32_t val)1998*4882a593Smuzhiyun static inline uint32_t CP_BLIT_3_DST_Y1(uint32_t val)
1999*4882a593Smuzhiyun {
2000*4882a593Smuzhiyun return ((val) << CP_BLIT_3_DST_Y1__SHIFT) & CP_BLIT_3_DST_Y1__MASK;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun #define REG_CP_BLIT_4 0x00000004
2004*4882a593Smuzhiyun #define CP_BLIT_4_DST_X2__MASK 0x00003fff
2005*4882a593Smuzhiyun #define CP_BLIT_4_DST_X2__SHIFT 0
CP_BLIT_4_DST_X2(uint32_t val)2006*4882a593Smuzhiyun static inline uint32_t CP_BLIT_4_DST_X2(uint32_t val)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun return ((val) << CP_BLIT_4_DST_X2__SHIFT) & CP_BLIT_4_DST_X2__MASK;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun #define CP_BLIT_4_DST_Y2__MASK 0x3fff0000
2011*4882a593Smuzhiyun #define CP_BLIT_4_DST_Y2__SHIFT 16
CP_BLIT_4_DST_Y2(uint32_t val)2012*4882a593Smuzhiyun static inline uint32_t CP_BLIT_4_DST_Y2(uint32_t val)
2013*4882a593Smuzhiyun {
2014*4882a593Smuzhiyun return ((val) << CP_BLIT_4_DST_Y2__SHIFT) & CP_BLIT_4_DST_Y2__MASK;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun #define REG_CP_EXEC_CS_0 0x00000000
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun #define REG_CP_EXEC_CS_1 0x00000001
2020*4882a593Smuzhiyun #define CP_EXEC_CS_1_NGROUPS_X__MASK 0xffffffff
2021*4882a593Smuzhiyun #define CP_EXEC_CS_1_NGROUPS_X__SHIFT 0
CP_EXEC_CS_1_NGROUPS_X(uint32_t val)2022*4882a593Smuzhiyun static inline uint32_t CP_EXEC_CS_1_NGROUPS_X(uint32_t val)
2023*4882a593Smuzhiyun {
2024*4882a593Smuzhiyun return ((val) << CP_EXEC_CS_1_NGROUPS_X__SHIFT) & CP_EXEC_CS_1_NGROUPS_X__MASK;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun #define REG_CP_EXEC_CS_2 0x00000002
2028*4882a593Smuzhiyun #define CP_EXEC_CS_2_NGROUPS_Y__MASK 0xffffffff
2029*4882a593Smuzhiyun #define CP_EXEC_CS_2_NGROUPS_Y__SHIFT 0
CP_EXEC_CS_2_NGROUPS_Y(uint32_t val)2030*4882a593Smuzhiyun static inline uint32_t CP_EXEC_CS_2_NGROUPS_Y(uint32_t val)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun return ((val) << CP_EXEC_CS_2_NGROUPS_Y__SHIFT) & CP_EXEC_CS_2_NGROUPS_Y__MASK;
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun #define REG_CP_EXEC_CS_3 0x00000003
2036*4882a593Smuzhiyun #define CP_EXEC_CS_3_NGROUPS_Z__MASK 0xffffffff
2037*4882a593Smuzhiyun #define CP_EXEC_CS_3_NGROUPS_Z__SHIFT 0
CP_EXEC_CS_3_NGROUPS_Z(uint32_t val)2038*4882a593Smuzhiyun static inline uint32_t CP_EXEC_CS_3_NGROUPS_Z(uint32_t val)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun return ((val) << CP_EXEC_CS_3_NGROUPS_Z__SHIFT) & CP_EXEC_CS_3_NGROUPS_Z__MASK;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun #define REG_A4XX_CP_EXEC_CS_INDIRECT_0 0x00000000
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun #define REG_A4XX_CP_EXEC_CS_INDIRECT_1 0x00000001
2047*4882a593Smuzhiyun #define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK 0xffffffff
2048*4882a593Smuzhiyun #define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT 0
A4XX_CP_EXEC_CS_INDIRECT_1_ADDR(uint32_t val)2049*4882a593Smuzhiyun static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_1_ADDR(uint32_t val)
2050*4882a593Smuzhiyun {
2051*4882a593Smuzhiyun return ((val) << A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK;
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun #define REG_A4XX_CP_EXEC_CS_INDIRECT_2 0x00000002
2055*4882a593Smuzhiyun #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK 0x00000ffc
2056*4882a593Smuzhiyun #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT 2
A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX(uint32_t val)2057*4882a593Smuzhiyun static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX(uint32_t val)
2058*4882a593Smuzhiyun {
2059*4882a593Smuzhiyun return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK;
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK 0x003ff000
2062*4882a593Smuzhiyun #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT 12
A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY(uint32_t val)2063*4882a593Smuzhiyun static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY(uint32_t val)
2064*4882a593Smuzhiyun {
2065*4882a593Smuzhiyun return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK;
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK 0xffc00000
2068*4882a593Smuzhiyun #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT 22
A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ(uint32_t val)2069*4882a593Smuzhiyun static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ(uint32_t val)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK;
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun #define REG_A5XX_CP_EXEC_CS_INDIRECT_1 0x00000001
2076*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK 0xffffffff
2077*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT 0
A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO(uint32_t val)2078*4882a593Smuzhiyun static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO(uint32_t val)
2079*4882a593Smuzhiyun {
2080*4882a593Smuzhiyun return ((val) << A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK;
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun #define REG_A5XX_CP_EXEC_CS_INDIRECT_2 0x00000002
2084*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK 0xffffffff
2085*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT 0
A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI(uint32_t val)2086*4882a593Smuzhiyun static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI(uint32_t val)
2087*4882a593Smuzhiyun {
2088*4882a593Smuzhiyun return ((val) << A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK;
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun #define REG_A5XX_CP_EXEC_CS_INDIRECT_3 0x00000003
2092*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK 0x00000ffc
2093*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT 2
A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX(uint32_t val)2094*4882a593Smuzhiyun static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX(uint32_t val)
2095*4882a593Smuzhiyun {
2096*4882a593Smuzhiyun return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK;
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK 0x003ff000
2099*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT 12
A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY(uint32_t val)2100*4882a593Smuzhiyun static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY(uint32_t val)
2101*4882a593Smuzhiyun {
2102*4882a593Smuzhiyun return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK;
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK 0xffc00000
2105*4882a593Smuzhiyun #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT 22
A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ(uint32_t val)2106*4882a593Smuzhiyun static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ(uint32_t val)
2107*4882a593Smuzhiyun {
2108*4882a593Smuzhiyun return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK;
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun #define REG_A6XX_CP_SET_MARKER_0 0x00000000
2112*4882a593Smuzhiyun #define A6XX_CP_SET_MARKER_0_MODE__MASK 0x000001ff
2113*4882a593Smuzhiyun #define A6XX_CP_SET_MARKER_0_MODE__SHIFT 0
A6XX_CP_SET_MARKER_0_MODE(enum a6xx_render_mode val)2114*4882a593Smuzhiyun static inline uint32_t A6XX_CP_SET_MARKER_0_MODE(enum a6xx_render_mode val)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun return ((val) << A6XX_CP_SET_MARKER_0_MODE__SHIFT) & A6XX_CP_SET_MARKER_0_MODE__MASK;
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun #define A6XX_CP_SET_MARKER_0_MARKER__MASK 0x0000000f
2119*4882a593Smuzhiyun #define A6XX_CP_SET_MARKER_0_MARKER__SHIFT 0
A6XX_CP_SET_MARKER_0_MARKER(enum a6xx_render_mode val)2120*4882a593Smuzhiyun static inline uint32_t A6XX_CP_SET_MARKER_0_MARKER(enum a6xx_render_mode val)
2121*4882a593Smuzhiyun {
2122*4882a593Smuzhiyun return ((val) << A6XX_CP_SET_MARKER_0_MARKER__SHIFT) & A6XX_CP_SET_MARKER_0_MARKER__MASK;
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun
REG_A6XX_CP_SET_PSEUDO_REG_(uint32_t i0)2125*4882a593Smuzhiyun static inline uint32_t REG_A6XX_CP_SET_PSEUDO_REG_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
2126*4882a593Smuzhiyun
REG_A6XX_CP_SET_PSEUDO_REG__0(uint32_t i0)2127*4882a593Smuzhiyun static inline uint32_t REG_A6XX_CP_SET_PSEUDO_REG__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
2128*4882a593Smuzhiyun #define A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK 0x00000007
2129*4882a593Smuzhiyun #define A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT 0
A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG(enum pseudo_reg val)2130*4882a593Smuzhiyun static inline uint32_t A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG(enum pseudo_reg val)
2131*4882a593Smuzhiyun {
2132*4882a593Smuzhiyun return ((val) << A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT) & A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK;
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun
REG_A6XX_CP_SET_PSEUDO_REG__1(uint32_t i0)2135*4882a593Smuzhiyun static inline uint32_t REG_A6XX_CP_SET_PSEUDO_REG__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
2136*4882a593Smuzhiyun #define A6XX_CP_SET_PSEUDO_REG__1_LO__MASK 0xffffffff
2137*4882a593Smuzhiyun #define A6XX_CP_SET_PSEUDO_REG__1_LO__SHIFT 0
A6XX_CP_SET_PSEUDO_REG__1_LO(uint32_t val)2138*4882a593Smuzhiyun static inline uint32_t A6XX_CP_SET_PSEUDO_REG__1_LO(uint32_t val)
2139*4882a593Smuzhiyun {
2140*4882a593Smuzhiyun return ((val) << A6XX_CP_SET_PSEUDO_REG__1_LO__SHIFT) & A6XX_CP_SET_PSEUDO_REG__1_LO__MASK;
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun
REG_A6XX_CP_SET_PSEUDO_REG__2(uint32_t i0)2143*4882a593Smuzhiyun static inline uint32_t REG_A6XX_CP_SET_PSEUDO_REG__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
2144*4882a593Smuzhiyun #define A6XX_CP_SET_PSEUDO_REG__2_HI__MASK 0xffffffff
2145*4882a593Smuzhiyun #define A6XX_CP_SET_PSEUDO_REG__2_HI__SHIFT 0
A6XX_CP_SET_PSEUDO_REG__2_HI(uint32_t val)2146*4882a593Smuzhiyun static inline uint32_t A6XX_CP_SET_PSEUDO_REG__2_HI(uint32_t val)
2147*4882a593Smuzhiyun {
2148*4882a593Smuzhiyun return ((val) << A6XX_CP_SET_PSEUDO_REG__2_HI__SHIFT) & A6XX_CP_SET_PSEUDO_REG__2_HI__MASK;
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun #define REG_A6XX_CP_REG_TEST_0 0x00000000
2152*4882a593Smuzhiyun #define A6XX_CP_REG_TEST_0_REG__MASK 0x0003ffff
2153*4882a593Smuzhiyun #define A6XX_CP_REG_TEST_0_REG__SHIFT 0
A6XX_CP_REG_TEST_0_REG(uint32_t val)2154*4882a593Smuzhiyun static inline uint32_t A6XX_CP_REG_TEST_0_REG(uint32_t val)
2155*4882a593Smuzhiyun {
2156*4882a593Smuzhiyun return ((val) << A6XX_CP_REG_TEST_0_REG__SHIFT) & A6XX_CP_REG_TEST_0_REG__MASK;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun #define A6XX_CP_REG_TEST_0_BIT__MASK 0x01f00000
2159*4882a593Smuzhiyun #define A6XX_CP_REG_TEST_0_BIT__SHIFT 20
A6XX_CP_REG_TEST_0_BIT(uint32_t val)2160*4882a593Smuzhiyun static inline uint32_t A6XX_CP_REG_TEST_0_BIT(uint32_t val)
2161*4882a593Smuzhiyun {
2162*4882a593Smuzhiyun return ((val) << A6XX_CP_REG_TEST_0_BIT__SHIFT) & A6XX_CP_REG_TEST_0_BIT__MASK;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun #define A6XX_CP_REG_TEST_0_WAIT_FOR_ME 0x02000000
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun #define REG_CP_COND_REG_EXEC_0 0x00000000
2167*4882a593Smuzhiyun #define CP_COND_REG_EXEC_0_REG0__MASK 0x0003ffff
2168*4882a593Smuzhiyun #define CP_COND_REG_EXEC_0_REG0__SHIFT 0
CP_COND_REG_EXEC_0_REG0(uint32_t val)2169*4882a593Smuzhiyun static inline uint32_t CP_COND_REG_EXEC_0_REG0(uint32_t val)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun return ((val) << CP_COND_REG_EXEC_0_REG0__SHIFT) & CP_COND_REG_EXEC_0_REG0__MASK;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun #define CP_COND_REG_EXEC_0_BINNING 0x02000000
2174*4882a593Smuzhiyun #define CP_COND_REG_EXEC_0_GMEM 0x04000000
2175*4882a593Smuzhiyun #define CP_COND_REG_EXEC_0_SYSMEM 0x08000000
2176*4882a593Smuzhiyun #define CP_COND_REG_EXEC_0_MODE__MASK 0xf0000000
2177*4882a593Smuzhiyun #define CP_COND_REG_EXEC_0_MODE__SHIFT 28
CP_COND_REG_EXEC_0_MODE(enum compare_mode val)2178*4882a593Smuzhiyun static inline uint32_t CP_COND_REG_EXEC_0_MODE(enum compare_mode val)
2179*4882a593Smuzhiyun {
2180*4882a593Smuzhiyun return ((val) << CP_COND_REG_EXEC_0_MODE__SHIFT) & CP_COND_REG_EXEC_0_MODE__MASK;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun #define REG_CP_COND_REG_EXEC_1 0x00000001
2184*4882a593Smuzhiyun #define CP_COND_REG_EXEC_1_DWORDS__MASK 0xffffffff
2185*4882a593Smuzhiyun #define CP_COND_REG_EXEC_1_DWORDS__SHIFT 0
CP_COND_REG_EXEC_1_DWORDS(uint32_t val)2186*4882a593Smuzhiyun static inline uint32_t CP_COND_REG_EXEC_1_DWORDS(uint32_t val)
2187*4882a593Smuzhiyun {
2188*4882a593Smuzhiyun return ((val) << CP_COND_REG_EXEC_1_DWORDS__SHIFT) & CP_COND_REG_EXEC_1_DWORDS__MASK;
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun #define REG_CP_COND_EXEC_0 0x00000000
2192*4882a593Smuzhiyun #define CP_COND_EXEC_0_ADDR0_LO__MASK 0xffffffff
2193*4882a593Smuzhiyun #define CP_COND_EXEC_0_ADDR0_LO__SHIFT 0
CP_COND_EXEC_0_ADDR0_LO(uint32_t val)2194*4882a593Smuzhiyun static inline uint32_t CP_COND_EXEC_0_ADDR0_LO(uint32_t val)
2195*4882a593Smuzhiyun {
2196*4882a593Smuzhiyun return ((val) << CP_COND_EXEC_0_ADDR0_LO__SHIFT) & CP_COND_EXEC_0_ADDR0_LO__MASK;
2197*4882a593Smuzhiyun }
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun #define REG_CP_COND_EXEC_1 0x00000001
2200*4882a593Smuzhiyun #define CP_COND_EXEC_1_ADDR0_HI__MASK 0xffffffff
2201*4882a593Smuzhiyun #define CP_COND_EXEC_1_ADDR0_HI__SHIFT 0
CP_COND_EXEC_1_ADDR0_HI(uint32_t val)2202*4882a593Smuzhiyun static inline uint32_t CP_COND_EXEC_1_ADDR0_HI(uint32_t val)
2203*4882a593Smuzhiyun {
2204*4882a593Smuzhiyun return ((val) << CP_COND_EXEC_1_ADDR0_HI__SHIFT) & CP_COND_EXEC_1_ADDR0_HI__MASK;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun #define REG_CP_COND_EXEC_2 0x00000002
2208*4882a593Smuzhiyun #define CP_COND_EXEC_2_ADDR1_LO__MASK 0xffffffff
2209*4882a593Smuzhiyun #define CP_COND_EXEC_2_ADDR1_LO__SHIFT 0
CP_COND_EXEC_2_ADDR1_LO(uint32_t val)2210*4882a593Smuzhiyun static inline uint32_t CP_COND_EXEC_2_ADDR1_LO(uint32_t val)
2211*4882a593Smuzhiyun {
2212*4882a593Smuzhiyun return ((val) << CP_COND_EXEC_2_ADDR1_LO__SHIFT) & CP_COND_EXEC_2_ADDR1_LO__MASK;
2213*4882a593Smuzhiyun }
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun #define REG_CP_COND_EXEC_3 0x00000003
2216*4882a593Smuzhiyun #define CP_COND_EXEC_3_ADDR1_HI__MASK 0xffffffff
2217*4882a593Smuzhiyun #define CP_COND_EXEC_3_ADDR1_HI__SHIFT 0
CP_COND_EXEC_3_ADDR1_HI(uint32_t val)2218*4882a593Smuzhiyun static inline uint32_t CP_COND_EXEC_3_ADDR1_HI(uint32_t val)
2219*4882a593Smuzhiyun {
2220*4882a593Smuzhiyun return ((val) << CP_COND_EXEC_3_ADDR1_HI__SHIFT) & CP_COND_EXEC_3_ADDR1_HI__MASK;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun #define REG_CP_COND_EXEC_4 0x00000004
2224*4882a593Smuzhiyun #define CP_COND_EXEC_4_REF__MASK 0xffffffff
2225*4882a593Smuzhiyun #define CP_COND_EXEC_4_REF__SHIFT 0
CP_COND_EXEC_4_REF(uint32_t val)2226*4882a593Smuzhiyun static inline uint32_t CP_COND_EXEC_4_REF(uint32_t val)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun return ((val) << CP_COND_EXEC_4_REF__SHIFT) & CP_COND_EXEC_4_REF__MASK;
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun #define REG_CP_COND_EXEC_5 0x00000005
2232*4882a593Smuzhiyun #define CP_COND_EXEC_5_DWORDS__MASK 0xffffffff
2233*4882a593Smuzhiyun #define CP_COND_EXEC_5_DWORDS__SHIFT 0
CP_COND_EXEC_5_DWORDS(uint32_t val)2234*4882a593Smuzhiyun static inline uint32_t CP_COND_EXEC_5_DWORDS(uint32_t val)
2235*4882a593Smuzhiyun {
2236*4882a593Smuzhiyun return ((val) << CP_COND_EXEC_5_DWORDS__SHIFT) & CP_COND_EXEC_5_DWORDS__MASK;
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun #define REG_CP_SET_CTXSWITCH_IB_0 0x00000000
2240*4882a593Smuzhiyun #define CP_SET_CTXSWITCH_IB_0_ADDR_LO__MASK 0xffffffff
2241*4882a593Smuzhiyun #define CP_SET_CTXSWITCH_IB_0_ADDR_LO__SHIFT 0
CP_SET_CTXSWITCH_IB_0_ADDR_LO(uint32_t val)2242*4882a593Smuzhiyun static inline uint32_t CP_SET_CTXSWITCH_IB_0_ADDR_LO(uint32_t val)
2243*4882a593Smuzhiyun {
2244*4882a593Smuzhiyun return ((val) << CP_SET_CTXSWITCH_IB_0_ADDR_LO__SHIFT) & CP_SET_CTXSWITCH_IB_0_ADDR_LO__MASK;
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun
2247*4882a593Smuzhiyun #define REG_CP_SET_CTXSWITCH_IB_1 0x00000001
2248*4882a593Smuzhiyun #define CP_SET_CTXSWITCH_IB_1_ADDR_HI__MASK 0xffffffff
2249*4882a593Smuzhiyun #define CP_SET_CTXSWITCH_IB_1_ADDR_HI__SHIFT 0
CP_SET_CTXSWITCH_IB_1_ADDR_HI(uint32_t val)2250*4882a593Smuzhiyun static inline uint32_t CP_SET_CTXSWITCH_IB_1_ADDR_HI(uint32_t val)
2251*4882a593Smuzhiyun {
2252*4882a593Smuzhiyun return ((val) << CP_SET_CTXSWITCH_IB_1_ADDR_HI__SHIFT) & CP_SET_CTXSWITCH_IB_1_ADDR_HI__MASK;
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun #define REG_CP_SET_CTXSWITCH_IB_2 0x00000002
2256*4882a593Smuzhiyun #define CP_SET_CTXSWITCH_IB_2_DWORDS__MASK 0x000fffff
2257*4882a593Smuzhiyun #define CP_SET_CTXSWITCH_IB_2_DWORDS__SHIFT 0
CP_SET_CTXSWITCH_IB_2_DWORDS(uint32_t val)2258*4882a593Smuzhiyun static inline uint32_t CP_SET_CTXSWITCH_IB_2_DWORDS(uint32_t val)
2259*4882a593Smuzhiyun {
2260*4882a593Smuzhiyun return ((val) << CP_SET_CTXSWITCH_IB_2_DWORDS__SHIFT) & CP_SET_CTXSWITCH_IB_2_DWORDS__MASK;
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun #define CP_SET_CTXSWITCH_IB_2_TYPE__MASK 0x00300000
2263*4882a593Smuzhiyun #define CP_SET_CTXSWITCH_IB_2_TYPE__SHIFT 20
CP_SET_CTXSWITCH_IB_2_TYPE(enum ctxswitch_ib val)2264*4882a593Smuzhiyun static inline uint32_t CP_SET_CTXSWITCH_IB_2_TYPE(enum ctxswitch_ib val)
2265*4882a593Smuzhiyun {
2266*4882a593Smuzhiyun return ((val) << CP_SET_CTXSWITCH_IB_2_TYPE__SHIFT) & CP_SET_CTXSWITCH_IB_2_TYPE__MASK;
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun #define REG_CP_REG_WRITE_0 0x00000000
2270*4882a593Smuzhiyun #define CP_REG_WRITE_0_TRACKER__MASK 0x00000007
2271*4882a593Smuzhiyun #define CP_REG_WRITE_0_TRACKER__SHIFT 0
CP_REG_WRITE_0_TRACKER(enum reg_tracker val)2272*4882a593Smuzhiyun static inline uint32_t CP_REG_WRITE_0_TRACKER(enum reg_tracker val)
2273*4882a593Smuzhiyun {
2274*4882a593Smuzhiyun return ((val) << CP_REG_WRITE_0_TRACKER__SHIFT) & CP_REG_WRITE_0_TRACKER__MASK;
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun #define REG_CP_SMMU_TABLE_UPDATE_0 0x00000000
2278*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_0_TTBR0_LO__MASK 0xffffffff
2279*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_0_TTBR0_LO__SHIFT 0
CP_SMMU_TABLE_UPDATE_0_TTBR0_LO(uint32_t val)2280*4882a593Smuzhiyun static inline uint32_t CP_SMMU_TABLE_UPDATE_0_TTBR0_LO(uint32_t val)
2281*4882a593Smuzhiyun {
2282*4882a593Smuzhiyun return ((val) << CP_SMMU_TABLE_UPDATE_0_TTBR0_LO__SHIFT) & CP_SMMU_TABLE_UPDATE_0_TTBR0_LO__MASK;
2283*4882a593Smuzhiyun }
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun #define REG_CP_SMMU_TABLE_UPDATE_1 0x00000001
2286*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_1_TTBR0_HI__MASK 0x0000ffff
2287*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_1_TTBR0_HI__SHIFT 0
CP_SMMU_TABLE_UPDATE_1_TTBR0_HI(uint32_t val)2288*4882a593Smuzhiyun static inline uint32_t CP_SMMU_TABLE_UPDATE_1_TTBR0_HI(uint32_t val)
2289*4882a593Smuzhiyun {
2290*4882a593Smuzhiyun return ((val) << CP_SMMU_TABLE_UPDATE_1_TTBR0_HI__SHIFT) & CP_SMMU_TABLE_UPDATE_1_TTBR0_HI__MASK;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_1_ASID__MASK 0xffff0000
2293*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_1_ASID__SHIFT 16
CP_SMMU_TABLE_UPDATE_1_ASID(uint32_t val)2294*4882a593Smuzhiyun static inline uint32_t CP_SMMU_TABLE_UPDATE_1_ASID(uint32_t val)
2295*4882a593Smuzhiyun {
2296*4882a593Smuzhiyun return ((val) << CP_SMMU_TABLE_UPDATE_1_ASID__SHIFT) & CP_SMMU_TABLE_UPDATE_1_ASID__MASK;
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun #define REG_CP_SMMU_TABLE_UPDATE_2 0x00000002
2300*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR__MASK 0xffffffff
2301*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR__SHIFT 0
CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR(uint32_t val)2302*4882a593Smuzhiyun static inline uint32_t CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR(uint32_t val)
2303*4882a593Smuzhiyun {
2304*4882a593Smuzhiyun return ((val) << CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR__SHIFT) & CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR__MASK;
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun #define REG_CP_SMMU_TABLE_UPDATE_3 0x00000003
2308*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK__MASK 0xffffffff
2309*4882a593Smuzhiyun #define CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK__SHIFT 0
CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK(uint32_t val)2310*4882a593Smuzhiyun static inline uint32_t CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK(uint32_t val)
2311*4882a593Smuzhiyun {
2312*4882a593Smuzhiyun return ((val) << CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK__SHIFT) & CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK__MASK;
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun #endif /* ADRENO_PM4_XML */
2317