xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/adreno/adreno_gpu.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2013 Red Hat
4*4882a593Smuzhiyun  * Author: Rob Clark <robdclark@gmail.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (c) 2014,2017, 2019 The Linux Foundation. All rights reserved.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef __ADRENO_GPU_H__
10*4882a593Smuzhiyun #define __ADRENO_GPU_H__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/firmware.h>
13*4882a593Smuzhiyun #include <linux/iopoll.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "msm_gpu.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "adreno_common.xml.h"
18*4882a593Smuzhiyun #include "adreno_pm4.xml.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun extern bool snapshot_debugbus;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun 	ADRENO_FW_PM4 = 0,
24*4882a593Smuzhiyun 	ADRENO_FW_SQE = 0, /* a6xx */
25*4882a593Smuzhiyun 	ADRENO_FW_PFP = 1,
26*4882a593Smuzhiyun 	ADRENO_FW_GMU = 1, /* a6xx */
27*4882a593Smuzhiyun 	ADRENO_FW_GPMU = 2,
28*4882a593Smuzhiyun 	ADRENO_FW_MAX,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun enum adreno_quirks {
32*4882a593Smuzhiyun 	ADRENO_QUIRK_TWO_PASS_USE_WFI = 1,
33*4882a593Smuzhiyun 	ADRENO_QUIRK_FAULT_DETECT_MASK = 2,
34*4882a593Smuzhiyun 	ADRENO_QUIRK_LMLOADKILL_DISABLE = 3,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct adreno_rev {
38*4882a593Smuzhiyun 	uint8_t  core;
39*4882a593Smuzhiyun 	uint8_t  major;
40*4882a593Smuzhiyun 	uint8_t  minor;
41*4882a593Smuzhiyun 	uint8_t  patchid;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define ADRENO_REV(core, major, minor, patchid) \
45*4882a593Smuzhiyun 	((struct adreno_rev){ core, major, minor, patchid })
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct adreno_gpu_funcs {
48*4882a593Smuzhiyun 	struct msm_gpu_funcs base;
49*4882a593Smuzhiyun 	int (*get_timestamp)(struct msm_gpu *gpu, uint64_t *value);
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct adreno_reglist {
53*4882a593Smuzhiyun 	u32 offset;
54*4882a593Smuzhiyun 	u32 value;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun extern const struct adreno_reglist a630_hwcg[], a640_hwcg[], a650_hwcg[];
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct adreno_info {
60*4882a593Smuzhiyun 	struct adreno_rev rev;
61*4882a593Smuzhiyun 	uint32_t revn;
62*4882a593Smuzhiyun 	const char *name;
63*4882a593Smuzhiyun 	const char *fw[ADRENO_FW_MAX];
64*4882a593Smuzhiyun 	uint32_t gmem;
65*4882a593Smuzhiyun 	enum adreno_quirks quirks;
66*4882a593Smuzhiyun 	struct msm_gpu *(*init)(struct drm_device *dev);
67*4882a593Smuzhiyun 	const char *zapfw;
68*4882a593Smuzhiyun 	u32 inactive_period;
69*4882a593Smuzhiyun 	const struct adreno_reglist *hwcg;
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun const struct adreno_info *adreno_info(struct adreno_rev rev);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct adreno_gpu {
75*4882a593Smuzhiyun 	struct msm_gpu base;
76*4882a593Smuzhiyun 	struct adreno_rev rev;
77*4882a593Smuzhiyun 	const struct adreno_info *info;
78*4882a593Smuzhiyun 	uint32_t gmem;  /* actual gmem size */
79*4882a593Smuzhiyun 	uint32_t revn;  /* numeric revision name */
80*4882a593Smuzhiyun 	const struct adreno_gpu_funcs *funcs;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* interesting register offsets to dump: */
83*4882a593Smuzhiyun 	const unsigned int *registers;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/*
86*4882a593Smuzhiyun 	 * Are we loading fw from legacy path?  Prior to addition
87*4882a593Smuzhiyun 	 * of gpu firmware to linux-firmware, the fw files were
88*4882a593Smuzhiyun 	 * placed in toplevel firmware directory, following qcom's
89*4882a593Smuzhiyun 	 * android kernel.  But linux-firmware preferred they be
90*4882a593Smuzhiyun 	 * placed in a 'qcom' subdirectory.
91*4882a593Smuzhiyun 	 *
92*4882a593Smuzhiyun 	 * For backwards compatibility, we try first to load from
93*4882a593Smuzhiyun 	 * the new path, using request_firmware_direct() to avoid
94*4882a593Smuzhiyun 	 * any potential timeout waiting for usermode helper, then
95*4882a593Smuzhiyun 	 * fall back to the old path (with direct load).  And
96*4882a593Smuzhiyun 	 * finally fall back to request_firmware() with the new
97*4882a593Smuzhiyun 	 * path to allow the usermode helper.
98*4882a593Smuzhiyun 	 */
99*4882a593Smuzhiyun 	enum {
100*4882a593Smuzhiyun 		FW_LOCATION_UNKNOWN = 0,
101*4882a593Smuzhiyun 		FW_LOCATION_NEW,       /* /lib/firmware/qcom/$fwfile */
102*4882a593Smuzhiyun 		FW_LOCATION_LEGACY,    /* /lib/firmware/$fwfile */
103*4882a593Smuzhiyun 		FW_LOCATION_HELPER,
104*4882a593Smuzhiyun 	} fwloc;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* firmware: */
107*4882a593Smuzhiyun 	const struct firmware *fw[ADRENO_FW_MAX];
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/*
110*4882a593Smuzhiyun 	 * Register offsets are different between some GPUs.
111*4882a593Smuzhiyun 	 * GPU specific offsets will be exported by GPU specific
112*4882a593Smuzhiyun 	 * code (a3xx_gpu.c) and stored in this common location.
113*4882a593Smuzhiyun 	 */
114*4882a593Smuzhiyun 	const unsigned int *reg_offsets;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun #define to_adreno_gpu(x) container_of(x, struct adreno_gpu, base)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct adreno_ocmem {
119*4882a593Smuzhiyun 	struct ocmem *ocmem;
120*4882a593Smuzhiyun 	unsigned long base;
121*4882a593Smuzhiyun 	void *hdl;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* platform config data (ie. from DT, or pdata) */
125*4882a593Smuzhiyun struct adreno_platform_config {
126*4882a593Smuzhiyun 	struct adreno_rev rev;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define ADRENO_IDLE_TIMEOUT msecs_to_jiffies(1000)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define spin_until(X) ({                                   \
132*4882a593Smuzhiyun 	int __ret = -ETIMEDOUT;                            \
133*4882a593Smuzhiyun 	unsigned long __t = jiffies + ADRENO_IDLE_TIMEOUT; \
134*4882a593Smuzhiyun 	do {                                               \
135*4882a593Smuzhiyun 		if (X) {                                   \
136*4882a593Smuzhiyun 			__ret = 0;                         \
137*4882a593Smuzhiyun 			break;                             \
138*4882a593Smuzhiyun 		}                                          \
139*4882a593Smuzhiyun 	} while (time_before(jiffies, __t));               \
140*4882a593Smuzhiyun 	__ret;                                             \
141*4882a593Smuzhiyun })
142*4882a593Smuzhiyun 
adreno_is_a2xx(struct adreno_gpu * gpu)143*4882a593Smuzhiyun static inline bool adreno_is_a2xx(struct adreno_gpu *gpu)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	return (gpu->revn < 300);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
adreno_is_a20x(struct adreno_gpu * gpu)148*4882a593Smuzhiyun static inline bool adreno_is_a20x(struct adreno_gpu *gpu)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	return (gpu->revn < 210);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
adreno_is_a225(struct adreno_gpu * gpu)153*4882a593Smuzhiyun static inline bool adreno_is_a225(struct adreno_gpu *gpu)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	return gpu->revn == 225;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
adreno_is_a305(struct adreno_gpu * gpu)158*4882a593Smuzhiyun static inline bool adreno_is_a305(struct adreno_gpu *gpu)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	return gpu->revn == 305;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
adreno_is_a306(struct adreno_gpu * gpu)163*4882a593Smuzhiyun static inline bool adreno_is_a306(struct adreno_gpu *gpu)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	/* yes, 307, because a305c is 306 */
166*4882a593Smuzhiyun 	return gpu->revn == 307;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
adreno_is_a320(struct adreno_gpu * gpu)169*4882a593Smuzhiyun static inline bool adreno_is_a320(struct adreno_gpu *gpu)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	return gpu->revn == 320;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
adreno_is_a330(struct adreno_gpu * gpu)174*4882a593Smuzhiyun static inline bool adreno_is_a330(struct adreno_gpu *gpu)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	return gpu->revn == 330;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
adreno_is_a330v2(struct adreno_gpu * gpu)179*4882a593Smuzhiyun static inline bool adreno_is_a330v2(struct adreno_gpu *gpu)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	return adreno_is_a330(gpu) && (gpu->rev.patchid > 0);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
adreno_is_a405(struct adreno_gpu * gpu)184*4882a593Smuzhiyun static inline int adreno_is_a405(struct adreno_gpu *gpu)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	return gpu->revn == 405;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
adreno_is_a420(struct adreno_gpu * gpu)189*4882a593Smuzhiyun static inline int adreno_is_a420(struct adreno_gpu *gpu)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	return gpu->revn == 420;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
adreno_is_a430(struct adreno_gpu * gpu)194*4882a593Smuzhiyun static inline int adreno_is_a430(struct adreno_gpu *gpu)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun        return gpu->revn == 430;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
adreno_is_a510(struct adreno_gpu * gpu)199*4882a593Smuzhiyun static inline int adreno_is_a510(struct adreno_gpu *gpu)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	return gpu->revn == 510;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
adreno_is_a530(struct adreno_gpu * gpu)204*4882a593Smuzhiyun static inline int adreno_is_a530(struct adreno_gpu *gpu)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	return gpu->revn == 530;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
adreno_is_a540(struct adreno_gpu * gpu)209*4882a593Smuzhiyun static inline int adreno_is_a540(struct adreno_gpu *gpu)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	return gpu->revn == 540;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
adreno_is_a618(struct adreno_gpu * gpu)214*4882a593Smuzhiyun static inline int adreno_is_a618(struct adreno_gpu *gpu)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun        return gpu->revn == 618;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
adreno_is_a630(struct adreno_gpu * gpu)219*4882a593Smuzhiyun static inline int adreno_is_a630(struct adreno_gpu *gpu)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun        return gpu->revn == 630;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
adreno_is_a640(struct adreno_gpu * gpu)224*4882a593Smuzhiyun static inline int adreno_is_a640(struct adreno_gpu *gpu)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun        return gpu->revn == 640;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
adreno_is_a650(struct adreno_gpu * gpu)229*4882a593Smuzhiyun static inline int adreno_is_a650(struct adreno_gpu *gpu)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun        return gpu->revn == 650;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value);
235*4882a593Smuzhiyun const struct firmware *adreno_request_fw(struct adreno_gpu *adreno_gpu,
236*4882a593Smuzhiyun 		const char *fwname);
237*4882a593Smuzhiyun struct drm_gem_object *adreno_fw_create_bo(struct msm_gpu *gpu,
238*4882a593Smuzhiyun 		const struct firmware *fw, u64 *iova);
239*4882a593Smuzhiyun int adreno_hw_init(struct msm_gpu *gpu);
240*4882a593Smuzhiyun void adreno_recover(struct msm_gpu *gpu);
241*4882a593Smuzhiyun void adreno_flush(struct msm_gpu *gpu, struct msm_ringbuffer *ring, u32 reg);
242*4882a593Smuzhiyun bool adreno_idle(struct msm_gpu *gpu, struct msm_ringbuffer *ring);
243*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS) || defined(CONFIG_DEV_COREDUMP)
244*4882a593Smuzhiyun void adreno_show(struct msm_gpu *gpu, struct msm_gpu_state *state,
245*4882a593Smuzhiyun 		struct drm_printer *p);
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun void adreno_dump_info(struct msm_gpu *gpu);
248*4882a593Smuzhiyun void adreno_dump(struct msm_gpu *gpu);
249*4882a593Smuzhiyun void adreno_wait_ring(struct msm_ringbuffer *ring, uint32_t ndwords);
250*4882a593Smuzhiyun struct msm_ringbuffer *adreno_active_ring(struct msm_gpu *gpu);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun int adreno_gpu_ocmem_init(struct device *dev, struct adreno_gpu *adreno_gpu,
253*4882a593Smuzhiyun 			  struct adreno_ocmem *ocmem);
254*4882a593Smuzhiyun void adreno_gpu_ocmem_cleanup(struct adreno_ocmem *ocmem);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
257*4882a593Smuzhiyun 		struct adreno_gpu *gpu, const struct adreno_gpu_funcs *funcs,
258*4882a593Smuzhiyun 		int nr_rings);
259*4882a593Smuzhiyun void adreno_gpu_cleanup(struct adreno_gpu *gpu);
260*4882a593Smuzhiyun int adreno_load_fw(struct adreno_gpu *adreno_gpu);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun void adreno_gpu_state_destroy(struct msm_gpu_state *state);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun int adreno_gpu_state_get(struct msm_gpu *gpu, struct msm_gpu_state *state);
265*4882a593Smuzhiyun int adreno_gpu_state_put(struct msm_gpu_state *state);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun  * Common helper function to initialize the default address space for arm-smmu
269*4882a593Smuzhiyun  * attached targets
270*4882a593Smuzhiyun  */
271*4882a593Smuzhiyun struct msm_gem_address_space *
272*4882a593Smuzhiyun adreno_iommu_create_address_space(struct msm_gpu *gpu,
273*4882a593Smuzhiyun 		struct platform_device *pdev);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun  * For a5xx and a6xx targets load the zap shader that is used to pull the GPU
277*4882a593Smuzhiyun  * out of secure mode
278*4882a593Smuzhiyun  */
279*4882a593Smuzhiyun int adreno_zap_shader_load(struct msm_gpu *gpu, u32 pasid);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /* ringbuffer helpers (the parts that are adreno specific) */
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static inline void
OUT_PKT0(struct msm_ringbuffer * ring,uint16_t regindx,uint16_t cnt)284*4882a593Smuzhiyun OUT_PKT0(struct msm_ringbuffer *ring, uint16_t regindx, uint16_t cnt)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	adreno_wait_ring(ring, cnt+1);
287*4882a593Smuzhiyun 	OUT_RING(ring, CP_TYPE0_PKT | ((cnt-1) << 16) | (regindx & 0x7FFF));
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* no-op packet: */
291*4882a593Smuzhiyun static inline void
OUT_PKT2(struct msm_ringbuffer * ring)292*4882a593Smuzhiyun OUT_PKT2(struct msm_ringbuffer *ring)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	adreno_wait_ring(ring, 1);
295*4882a593Smuzhiyun 	OUT_RING(ring, CP_TYPE2_PKT);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun static inline void
OUT_PKT3(struct msm_ringbuffer * ring,uint8_t opcode,uint16_t cnt)299*4882a593Smuzhiyun OUT_PKT3(struct msm_ringbuffer *ring, uint8_t opcode, uint16_t cnt)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	adreno_wait_ring(ring, cnt+1);
302*4882a593Smuzhiyun 	OUT_RING(ring, CP_TYPE3_PKT | ((cnt-1) << 16) | ((opcode & 0xFF) << 8));
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
PM4_PARITY(u32 val)305*4882a593Smuzhiyun static inline u32 PM4_PARITY(u32 val)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	return (0x9669 >> (0xF & (val ^
308*4882a593Smuzhiyun 		(val >> 4) ^ (val >> 8) ^ (val >> 12) ^
309*4882a593Smuzhiyun 		(val >> 16) ^ ((val) >> 20) ^ (val >> 24) ^
310*4882a593Smuzhiyun 		(val >> 28)))) & 1;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* Maximum number of values that can be executed for one opcode */
314*4882a593Smuzhiyun #define TYPE4_MAX_PAYLOAD 127
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define PKT4(_reg, _cnt) \
317*4882a593Smuzhiyun 	(CP_TYPE4_PKT | ((_cnt) << 0) | (PM4_PARITY((_cnt)) << 7) | \
318*4882a593Smuzhiyun 	 (((_reg) & 0x3FFFF) << 8) | (PM4_PARITY((_reg)) << 27))
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun static inline void
OUT_PKT4(struct msm_ringbuffer * ring,uint16_t regindx,uint16_t cnt)321*4882a593Smuzhiyun OUT_PKT4(struct msm_ringbuffer *ring, uint16_t regindx, uint16_t cnt)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	adreno_wait_ring(ring, cnt + 1);
324*4882a593Smuzhiyun 	OUT_RING(ring, PKT4(regindx, cnt));
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static inline void
OUT_PKT7(struct msm_ringbuffer * ring,uint8_t opcode,uint16_t cnt)328*4882a593Smuzhiyun OUT_PKT7(struct msm_ringbuffer *ring, uint8_t opcode, uint16_t cnt)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	adreno_wait_ring(ring, cnt + 1);
331*4882a593Smuzhiyun 	OUT_RING(ring, CP_TYPE7_PKT | (cnt << 0) | (PM4_PARITY(cnt) << 15) |
332*4882a593Smuzhiyun 		((opcode & 0x7F) << 16) | (PM4_PARITY(opcode) << 23));
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun struct msm_gpu *a2xx_gpu_init(struct drm_device *dev);
336*4882a593Smuzhiyun struct msm_gpu *a3xx_gpu_init(struct drm_device *dev);
337*4882a593Smuzhiyun struct msm_gpu *a4xx_gpu_init(struct drm_device *dev);
338*4882a593Smuzhiyun struct msm_gpu *a5xx_gpu_init(struct drm_device *dev);
339*4882a593Smuzhiyun struct msm_gpu *a6xx_gpu_init(struct drm_device *dev);
340*4882a593Smuzhiyun 
get_wptr(struct msm_ringbuffer * ring)341*4882a593Smuzhiyun static inline uint32_t get_wptr(struct msm_ringbuffer *ring)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	return (ring->cur - ring->start) % (MSM_GPU_RINGBUFFER_SZ >> 2);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun  * Given a register and a count, return a value to program into
348*4882a593Smuzhiyun  * REG_CP_PROTECT_REG(n) - this will block both reads and writes for _len
349*4882a593Smuzhiyun  * registers starting at _reg.
350*4882a593Smuzhiyun  *
351*4882a593Smuzhiyun  * The register base needs to be a multiple of the length. If it is not, the
352*4882a593Smuzhiyun  * hardware will quietly mask off the bits for you and shift the size. For
353*4882a593Smuzhiyun  * example, if you intend the protection to start at 0x07 for a length of 4
354*4882a593Smuzhiyun  * (0x07-0x0A) the hardware will actually protect (0x04-0x07) which might
355*4882a593Smuzhiyun  * expose registers you intended to protect!
356*4882a593Smuzhiyun  */
357*4882a593Smuzhiyun #define ADRENO_PROTECT_RW(_reg, _len) \
358*4882a593Smuzhiyun 	((1 << 30) | (1 << 29) | \
359*4882a593Smuzhiyun 	((ilog2((_len)) & 0x1F) << 24) | (((_reg) << 2) & 0xFFFFF))
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  * Same as above, but allow reads over the range. For areas of mixed use (such
363*4882a593Smuzhiyun  * as performance counters) this allows us to protect a much larger range with a
364*4882a593Smuzhiyun  * single register
365*4882a593Smuzhiyun  */
366*4882a593Smuzhiyun #define ADRENO_PROTECT_RDONLY(_reg, _len) \
367*4882a593Smuzhiyun 	((1 << 29) \
368*4882a593Smuzhiyun 	((ilog2((_len)) & 0x1F) << 24) | (((_reg) << 2) & 0xFFFFF))
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define gpu_poll_timeout(gpu, addr, val, cond, interval, timeout) \
372*4882a593Smuzhiyun 	readl_poll_timeout((gpu)->mmio + ((addr) << 2), val, cond, \
373*4882a593Smuzhiyun 		interval, timeout)
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #endif /* __ADRENO_GPU_H__ */
376