1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013-2014 Red Hat
4*4882a593Smuzhiyun * Author: Rob Clark <robdclark@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2014,2017 The Linux Foundation. All rights reserved.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "adreno_gpu.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define ANY_ID 0xff
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun bool hang_debug = false;
14*4882a593Smuzhiyun MODULE_PARM_DESC(hang_debug, "Dump registers when hang is detected (can be slow!)");
15*4882a593Smuzhiyun module_param_named(hang_debug, hang_debug, bool, 0600);
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun bool snapshot_debugbus = false;
18*4882a593Smuzhiyun MODULE_PARM_DESC(snapshot_debugbus, "Include debugbus sections in GPU devcoredump (if not fused off)");
19*4882a593Smuzhiyun module_param_named(snapshot_debugbus, snapshot_debugbus, bool, 0600);
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static const struct adreno_info gpulist[] = {
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun .rev = ADRENO_REV(2, 0, 0, 0),
24*4882a593Smuzhiyun .revn = 200,
25*4882a593Smuzhiyun .name = "A200",
26*4882a593Smuzhiyun .fw = {
27*4882a593Smuzhiyun [ADRENO_FW_PM4] = "yamato_pm4.fw",
28*4882a593Smuzhiyun [ADRENO_FW_PFP] = "yamato_pfp.fw",
29*4882a593Smuzhiyun },
30*4882a593Smuzhiyun .gmem = SZ_256K,
31*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
32*4882a593Smuzhiyun .init = a2xx_gpu_init,
33*4882a593Smuzhiyun }, { /* a200 on i.mx51 has only 128kib gmem */
34*4882a593Smuzhiyun .rev = ADRENO_REV(2, 0, 0, 1),
35*4882a593Smuzhiyun .revn = 201,
36*4882a593Smuzhiyun .name = "A200",
37*4882a593Smuzhiyun .fw = {
38*4882a593Smuzhiyun [ADRENO_FW_PM4] = "yamato_pm4.fw",
39*4882a593Smuzhiyun [ADRENO_FW_PFP] = "yamato_pfp.fw",
40*4882a593Smuzhiyun },
41*4882a593Smuzhiyun .gmem = SZ_128K,
42*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
43*4882a593Smuzhiyun .init = a2xx_gpu_init,
44*4882a593Smuzhiyun }, {
45*4882a593Smuzhiyun .rev = ADRENO_REV(2, 2, 0, ANY_ID),
46*4882a593Smuzhiyun .revn = 220,
47*4882a593Smuzhiyun .name = "A220",
48*4882a593Smuzhiyun .fw = {
49*4882a593Smuzhiyun [ADRENO_FW_PM4] = "leia_pm4_470.fw",
50*4882a593Smuzhiyun [ADRENO_FW_PFP] = "leia_pfp_470.fw",
51*4882a593Smuzhiyun },
52*4882a593Smuzhiyun .gmem = SZ_512K,
53*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
54*4882a593Smuzhiyun .init = a2xx_gpu_init,
55*4882a593Smuzhiyun }, {
56*4882a593Smuzhiyun .rev = ADRENO_REV(3, 0, 5, ANY_ID),
57*4882a593Smuzhiyun .revn = 305,
58*4882a593Smuzhiyun .name = "A305",
59*4882a593Smuzhiyun .fw = {
60*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a300_pm4.fw",
61*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a300_pfp.fw",
62*4882a593Smuzhiyun },
63*4882a593Smuzhiyun .gmem = SZ_256K,
64*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
65*4882a593Smuzhiyun .init = a3xx_gpu_init,
66*4882a593Smuzhiyun }, {
67*4882a593Smuzhiyun .rev = ADRENO_REV(3, 0, 6, 0),
68*4882a593Smuzhiyun .revn = 307, /* because a305c is revn==306 */
69*4882a593Smuzhiyun .name = "A306",
70*4882a593Smuzhiyun .fw = {
71*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a300_pm4.fw",
72*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a300_pfp.fw",
73*4882a593Smuzhiyun },
74*4882a593Smuzhiyun .gmem = SZ_128K,
75*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
76*4882a593Smuzhiyun .init = a3xx_gpu_init,
77*4882a593Smuzhiyun }, {
78*4882a593Smuzhiyun .rev = ADRENO_REV(3, 2, ANY_ID, ANY_ID),
79*4882a593Smuzhiyun .revn = 320,
80*4882a593Smuzhiyun .name = "A320",
81*4882a593Smuzhiyun .fw = {
82*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a300_pm4.fw",
83*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a300_pfp.fw",
84*4882a593Smuzhiyun },
85*4882a593Smuzhiyun .gmem = SZ_512K,
86*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
87*4882a593Smuzhiyun .init = a3xx_gpu_init,
88*4882a593Smuzhiyun }, {
89*4882a593Smuzhiyun .rev = ADRENO_REV(3, 3, 0, ANY_ID),
90*4882a593Smuzhiyun .revn = 330,
91*4882a593Smuzhiyun .name = "A330",
92*4882a593Smuzhiyun .fw = {
93*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a330_pm4.fw",
94*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a330_pfp.fw",
95*4882a593Smuzhiyun },
96*4882a593Smuzhiyun .gmem = SZ_1M,
97*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
98*4882a593Smuzhiyun .init = a3xx_gpu_init,
99*4882a593Smuzhiyun }, {
100*4882a593Smuzhiyun .rev = ADRENO_REV(4, 0, 5, ANY_ID),
101*4882a593Smuzhiyun .revn = 405,
102*4882a593Smuzhiyun .name = "A405",
103*4882a593Smuzhiyun .fw = {
104*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a420_pm4.fw",
105*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a420_pfp.fw",
106*4882a593Smuzhiyun },
107*4882a593Smuzhiyun .gmem = SZ_256K,
108*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
109*4882a593Smuzhiyun .init = a4xx_gpu_init,
110*4882a593Smuzhiyun }, {
111*4882a593Smuzhiyun .rev = ADRENO_REV(4, 2, 0, ANY_ID),
112*4882a593Smuzhiyun .revn = 420,
113*4882a593Smuzhiyun .name = "A420",
114*4882a593Smuzhiyun .fw = {
115*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a420_pm4.fw",
116*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a420_pfp.fw",
117*4882a593Smuzhiyun },
118*4882a593Smuzhiyun .gmem = (SZ_1M + SZ_512K),
119*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
120*4882a593Smuzhiyun .init = a4xx_gpu_init,
121*4882a593Smuzhiyun }, {
122*4882a593Smuzhiyun .rev = ADRENO_REV(4, 3, 0, ANY_ID),
123*4882a593Smuzhiyun .revn = 430,
124*4882a593Smuzhiyun .name = "A430",
125*4882a593Smuzhiyun .fw = {
126*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a420_pm4.fw",
127*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a420_pfp.fw",
128*4882a593Smuzhiyun },
129*4882a593Smuzhiyun .gmem = (SZ_1M + SZ_512K),
130*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
131*4882a593Smuzhiyun .init = a4xx_gpu_init,
132*4882a593Smuzhiyun }, {
133*4882a593Smuzhiyun .rev = ADRENO_REV(5, 1, 0, ANY_ID),
134*4882a593Smuzhiyun .revn = 510,
135*4882a593Smuzhiyun .name = "A510",
136*4882a593Smuzhiyun .fw = {
137*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a530_pm4.fw",
138*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a530_pfp.fw",
139*4882a593Smuzhiyun },
140*4882a593Smuzhiyun .gmem = SZ_256K,
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * Increase inactive period to 250 to avoid bouncing
143*4882a593Smuzhiyun * the GDSC which appears to make it grumpy
144*4882a593Smuzhiyun */
145*4882a593Smuzhiyun .inactive_period = 250,
146*4882a593Smuzhiyun .init = a5xx_gpu_init,
147*4882a593Smuzhiyun }, {
148*4882a593Smuzhiyun .rev = ADRENO_REV(5, 3, 0, 2),
149*4882a593Smuzhiyun .revn = 530,
150*4882a593Smuzhiyun .name = "A530",
151*4882a593Smuzhiyun .fw = {
152*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a530_pm4.fw",
153*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a530_pfp.fw",
154*4882a593Smuzhiyun [ADRENO_FW_GPMU] = "a530v3_gpmu.fw2",
155*4882a593Smuzhiyun },
156*4882a593Smuzhiyun .gmem = SZ_1M,
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Increase inactive period to 250 to avoid bouncing
159*4882a593Smuzhiyun * the GDSC which appears to make it grumpy
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun .inactive_period = 250,
162*4882a593Smuzhiyun .quirks = ADRENO_QUIRK_TWO_PASS_USE_WFI |
163*4882a593Smuzhiyun ADRENO_QUIRK_FAULT_DETECT_MASK,
164*4882a593Smuzhiyun .init = a5xx_gpu_init,
165*4882a593Smuzhiyun .zapfw = "a530_zap.mdt",
166*4882a593Smuzhiyun }, {
167*4882a593Smuzhiyun .rev = ADRENO_REV(5, 4, 0, 2),
168*4882a593Smuzhiyun .revn = 540,
169*4882a593Smuzhiyun .name = "A540",
170*4882a593Smuzhiyun .fw = {
171*4882a593Smuzhiyun [ADRENO_FW_PM4] = "a530_pm4.fw",
172*4882a593Smuzhiyun [ADRENO_FW_PFP] = "a530_pfp.fw",
173*4882a593Smuzhiyun [ADRENO_FW_GPMU] = "a540_gpmu.fw2",
174*4882a593Smuzhiyun },
175*4882a593Smuzhiyun .gmem = SZ_1M,
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * Increase inactive period to 250 to avoid bouncing
178*4882a593Smuzhiyun * the GDSC which appears to make it grumpy
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun .inactive_period = 250,
181*4882a593Smuzhiyun .quirks = ADRENO_QUIRK_LMLOADKILL_DISABLE,
182*4882a593Smuzhiyun .init = a5xx_gpu_init,
183*4882a593Smuzhiyun .zapfw = "a540_zap.mdt",
184*4882a593Smuzhiyun }, {
185*4882a593Smuzhiyun .rev = ADRENO_REV(6, 1, 8, ANY_ID),
186*4882a593Smuzhiyun .revn = 618,
187*4882a593Smuzhiyun .name = "A618",
188*4882a593Smuzhiyun .fw = {
189*4882a593Smuzhiyun [ADRENO_FW_SQE] = "a630_sqe.fw",
190*4882a593Smuzhiyun [ADRENO_FW_GMU] = "a630_gmu.bin",
191*4882a593Smuzhiyun },
192*4882a593Smuzhiyun .gmem = SZ_512K,
193*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
194*4882a593Smuzhiyun .init = a6xx_gpu_init,
195*4882a593Smuzhiyun }, {
196*4882a593Smuzhiyun .rev = ADRENO_REV(6, 3, 0, ANY_ID),
197*4882a593Smuzhiyun .revn = 630,
198*4882a593Smuzhiyun .name = "A630",
199*4882a593Smuzhiyun .fw = {
200*4882a593Smuzhiyun [ADRENO_FW_SQE] = "a630_sqe.fw",
201*4882a593Smuzhiyun [ADRENO_FW_GMU] = "a630_gmu.bin",
202*4882a593Smuzhiyun },
203*4882a593Smuzhiyun .gmem = SZ_1M,
204*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
205*4882a593Smuzhiyun .init = a6xx_gpu_init,
206*4882a593Smuzhiyun .zapfw = "a630_zap.mdt",
207*4882a593Smuzhiyun .hwcg = a630_hwcg,
208*4882a593Smuzhiyun }, {
209*4882a593Smuzhiyun .rev = ADRENO_REV(6, 4, 0, ANY_ID),
210*4882a593Smuzhiyun .revn = 640,
211*4882a593Smuzhiyun .name = "A640",
212*4882a593Smuzhiyun .fw = {
213*4882a593Smuzhiyun [ADRENO_FW_SQE] = "a630_sqe.fw",
214*4882a593Smuzhiyun [ADRENO_FW_GMU] = "a640_gmu.bin",
215*4882a593Smuzhiyun },
216*4882a593Smuzhiyun .gmem = SZ_1M,
217*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
218*4882a593Smuzhiyun .init = a6xx_gpu_init,
219*4882a593Smuzhiyun .zapfw = "a640_zap.mdt",
220*4882a593Smuzhiyun .hwcg = a640_hwcg,
221*4882a593Smuzhiyun }, {
222*4882a593Smuzhiyun .rev = ADRENO_REV(6, 5, 0, ANY_ID),
223*4882a593Smuzhiyun .revn = 650,
224*4882a593Smuzhiyun .name = "A650",
225*4882a593Smuzhiyun .fw = {
226*4882a593Smuzhiyun [ADRENO_FW_SQE] = "a650_sqe.fw",
227*4882a593Smuzhiyun [ADRENO_FW_GMU] = "a650_gmu.bin",
228*4882a593Smuzhiyun },
229*4882a593Smuzhiyun .gmem = SZ_1M + SZ_128K,
230*4882a593Smuzhiyun .inactive_period = DRM_MSM_INACTIVE_PERIOD,
231*4882a593Smuzhiyun .init = a6xx_gpu_init,
232*4882a593Smuzhiyun .zapfw = "a650_zap.mdt",
233*4882a593Smuzhiyun .hwcg = a650_hwcg,
234*4882a593Smuzhiyun },
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a300_pm4.fw");
238*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a300_pfp.fw");
239*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a330_pm4.fw");
240*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a330_pfp.fw");
241*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a420_pm4.fw");
242*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a420_pfp.fw");
243*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a530_pm4.fw");
244*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a530_pfp.fw");
245*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a530v3_gpmu.fw2");
246*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a530_zap.mdt");
247*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a530_zap.b00");
248*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a530_zap.b01");
249*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a530_zap.b02");
250*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a630_sqe.fw");
251*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a630_gmu.bin");
252*4882a593Smuzhiyun MODULE_FIRMWARE("qcom/a630_zap.mbn");
253*4882a593Smuzhiyun
_rev_match(uint8_t entry,uint8_t id)254*4882a593Smuzhiyun static inline bool _rev_match(uint8_t entry, uint8_t id)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun return (entry == ANY_ID) || (entry == id);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
adreno_info(struct adreno_rev rev)259*4882a593Smuzhiyun const struct adreno_info *adreno_info(struct adreno_rev rev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int i;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* identify gpu: */
264*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gpulist); i++) {
265*4882a593Smuzhiyun const struct adreno_info *info = &gpulist[i];
266*4882a593Smuzhiyun if (_rev_match(info->rev.core, rev.core) &&
267*4882a593Smuzhiyun _rev_match(info->rev.major, rev.major) &&
268*4882a593Smuzhiyun _rev_match(info->rev.minor, rev.minor) &&
269*4882a593Smuzhiyun _rev_match(info->rev.patchid, rev.patchid))
270*4882a593Smuzhiyun return info;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return NULL;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
adreno_load_gpu(struct drm_device * dev)276*4882a593Smuzhiyun struct msm_gpu *adreno_load_gpu(struct drm_device *dev)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct msm_drm_private *priv = dev->dev_private;
279*4882a593Smuzhiyun struct platform_device *pdev = priv->gpu_pdev;
280*4882a593Smuzhiyun struct msm_gpu *gpu = NULL;
281*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu;
282*4882a593Smuzhiyun int ret;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (pdev)
285*4882a593Smuzhiyun gpu = dev_to_gpu(&pdev->dev);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (!gpu) {
288*4882a593Smuzhiyun dev_err_once(dev->dev, "no GPU device was found\n");
289*4882a593Smuzhiyun return NULL;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun adreno_gpu = to_adreno_gpu(gpu);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * The number one reason for HW init to fail is if the firmware isn't
296*4882a593Smuzhiyun * loaded yet. Try that first and don't bother continuing on
297*4882a593Smuzhiyun * otherwise
298*4882a593Smuzhiyun */
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ret = adreno_load_fw(adreno_gpu);
301*4882a593Smuzhiyun if (ret)
302*4882a593Smuzhiyun return NULL;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Make sure pm runtime is active and reset any previous errors */
305*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun ret = pm_runtime_get_sync(&pdev->dev);
308*4882a593Smuzhiyun if (ret < 0) {
309*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
310*4882a593Smuzhiyun DRM_DEV_ERROR(dev->dev, "Couldn't power up the GPU: %d\n", ret);
311*4882a593Smuzhiyun return NULL;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun mutex_lock(&dev->struct_mutex);
315*4882a593Smuzhiyun ret = msm_gpu_hw_init(gpu);
316*4882a593Smuzhiyun mutex_unlock(&dev->struct_mutex);
317*4882a593Smuzhiyun pm_runtime_put_autosuspend(&pdev->dev);
318*4882a593Smuzhiyun if (ret) {
319*4882a593Smuzhiyun DRM_DEV_ERROR(dev->dev, "gpu hw init failed: %d\n", ret);
320*4882a593Smuzhiyun return NULL;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
324*4882a593Smuzhiyun if (gpu->funcs->debugfs_init) {
325*4882a593Smuzhiyun gpu->funcs->debugfs_init(gpu, dev->primary);
326*4882a593Smuzhiyun gpu->funcs->debugfs_init(gpu, dev->render);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return gpu;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
set_gpu_pdev(struct drm_device * dev,struct platform_device * pdev)333*4882a593Smuzhiyun static void set_gpu_pdev(struct drm_device *dev,
334*4882a593Smuzhiyun struct platform_device *pdev)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct msm_drm_private *priv = dev->dev_private;
337*4882a593Smuzhiyun priv->gpu_pdev = pdev;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
find_chipid(struct device * dev,struct adreno_rev * rev)340*4882a593Smuzhiyun static int find_chipid(struct device *dev, struct adreno_rev *rev)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct device_node *node = dev->of_node;
343*4882a593Smuzhiyun const char *compat;
344*4882a593Smuzhiyun int ret;
345*4882a593Smuzhiyun u32 chipid;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* first search the compat strings for qcom,adreno-XYZ.W: */
348*4882a593Smuzhiyun ret = of_property_read_string_index(node, "compatible", 0, &compat);
349*4882a593Smuzhiyun if (ret == 0) {
350*4882a593Smuzhiyun unsigned int r, patch;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (sscanf(compat, "qcom,adreno-%u.%u", &r, &patch) == 2 ||
353*4882a593Smuzhiyun sscanf(compat, "amd,imageon-%u.%u", &r, &patch) == 2) {
354*4882a593Smuzhiyun rev->core = r / 100;
355*4882a593Smuzhiyun r %= 100;
356*4882a593Smuzhiyun rev->major = r / 10;
357*4882a593Smuzhiyun r %= 10;
358*4882a593Smuzhiyun rev->minor = r;
359*4882a593Smuzhiyun rev->patchid = patch;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* and if that fails, fall back to legacy "qcom,chipid" property: */
366*4882a593Smuzhiyun ret = of_property_read_u32(node, "qcom,chipid", &chipid);
367*4882a593Smuzhiyun if (ret) {
368*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "could not parse qcom,chipid: %d\n", ret);
369*4882a593Smuzhiyun return ret;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun rev->core = (chipid >> 24) & 0xff;
373*4882a593Smuzhiyun rev->major = (chipid >> 16) & 0xff;
374*4882a593Smuzhiyun rev->minor = (chipid >> 8) & 0xff;
375*4882a593Smuzhiyun rev->patchid = (chipid & 0xff);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun dev_warn(dev, "Using legacy qcom,chipid binding!\n");
378*4882a593Smuzhiyun dev_warn(dev, "Use compatible qcom,adreno-%u%u%u.%u instead.\n",
379*4882a593Smuzhiyun rev->core, rev->major, rev->minor, rev->patchid);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
adreno_bind(struct device * dev,struct device * master,void * data)384*4882a593Smuzhiyun static int adreno_bind(struct device *dev, struct device *master, void *data)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun static struct adreno_platform_config config = {};
387*4882a593Smuzhiyun const struct adreno_info *info;
388*4882a593Smuzhiyun struct drm_device *drm = dev_get_drvdata(master);
389*4882a593Smuzhiyun struct msm_drm_private *priv = drm->dev_private;
390*4882a593Smuzhiyun struct msm_gpu *gpu;
391*4882a593Smuzhiyun int ret;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun ret = find_chipid(dev, &config.rev);
394*4882a593Smuzhiyun if (ret)
395*4882a593Smuzhiyun return ret;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun dev->platform_data = &config;
398*4882a593Smuzhiyun set_gpu_pdev(drm, to_platform_device(dev));
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun info = adreno_info(config.rev);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (!info) {
403*4882a593Smuzhiyun dev_warn(drm->dev, "Unknown GPU revision: %u.%u.%u.%u\n",
404*4882a593Smuzhiyun config.rev.core, config.rev.major,
405*4882a593Smuzhiyun config.rev.minor, config.rev.patchid);
406*4882a593Smuzhiyun return -ENXIO;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun DBG("Found GPU: %u.%u.%u.%u", config.rev.core, config.rev.major,
410*4882a593Smuzhiyun config.rev.minor, config.rev.patchid);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun priv->is_a2xx = config.rev.core == 2;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun gpu = info->init(drm);
415*4882a593Smuzhiyun if (IS_ERR(gpu)) {
416*4882a593Smuzhiyun dev_warn(drm->dev, "failed to load adreno gpu\n");
417*4882a593Smuzhiyun return PTR_ERR(gpu);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
adreno_unbind(struct device * dev,struct device * master,void * data)423*4882a593Smuzhiyun static void adreno_unbind(struct device *dev, struct device *master,
424*4882a593Smuzhiyun void *data)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct msm_gpu *gpu = dev_to_gpu(dev);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun pm_runtime_force_suspend(dev);
429*4882a593Smuzhiyun gpu->funcs->destroy(gpu);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun set_gpu_pdev(dev_get_drvdata(master), NULL);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static const struct component_ops a3xx_ops = {
435*4882a593Smuzhiyun .bind = adreno_bind,
436*4882a593Smuzhiyun .unbind = adreno_unbind,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
adreno_device_register_headless(void)439*4882a593Smuzhiyun static void adreno_device_register_headless(void)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun /* on imx5, we don't have a top-level mdp/dpu node
442*4882a593Smuzhiyun * this creates a dummy node for the driver for that case
443*4882a593Smuzhiyun */
444*4882a593Smuzhiyun struct platform_device_info dummy_info = {
445*4882a593Smuzhiyun .parent = NULL,
446*4882a593Smuzhiyun .name = "msm",
447*4882a593Smuzhiyun .id = -1,
448*4882a593Smuzhiyun .res = NULL,
449*4882a593Smuzhiyun .num_res = 0,
450*4882a593Smuzhiyun .data = NULL,
451*4882a593Smuzhiyun .size_data = 0,
452*4882a593Smuzhiyun .dma_mask = ~0,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun platform_device_register_full(&dummy_info);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
adreno_probe(struct platform_device * pdev)457*4882a593Smuzhiyun static int adreno_probe(struct platform_device *pdev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun int ret;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun ret = component_add(&pdev->dev, &a3xx_ops);
463*4882a593Smuzhiyun if (ret)
464*4882a593Smuzhiyun return ret;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (of_device_is_compatible(pdev->dev.of_node, "amd,imageon"))
467*4882a593Smuzhiyun adreno_device_register_headless();
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
adreno_remove(struct platform_device * pdev)472*4882a593Smuzhiyun static int adreno_remove(struct platform_device *pdev)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun component_del(&pdev->dev, &a3xx_ops);
475*4882a593Smuzhiyun return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun static const struct of_device_id dt_match[] = {
479*4882a593Smuzhiyun { .compatible = "qcom,adreno" },
480*4882a593Smuzhiyun { .compatible = "qcom,adreno-3xx" },
481*4882a593Smuzhiyun /* for compatibility with imx5 gpu: */
482*4882a593Smuzhiyun { .compatible = "amd,imageon" },
483*4882a593Smuzhiyun /* for backwards compat w/ downstream kgsl DT files: */
484*4882a593Smuzhiyun { .compatible = "qcom,kgsl-3d0" },
485*4882a593Smuzhiyun {}
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun #ifdef CONFIG_PM
adreno_resume(struct device * dev)489*4882a593Smuzhiyun static int adreno_resume(struct device *dev)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun struct msm_gpu *gpu = dev_to_gpu(dev);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return gpu->funcs->pm_resume(gpu);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
adreno_suspend(struct device * dev)496*4882a593Smuzhiyun static int adreno_suspend(struct device *dev)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct msm_gpu *gpu = dev_to_gpu(dev);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return gpu->funcs->pm_suspend(gpu);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun #endif
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const struct dev_pm_ops adreno_pm_ops = {
505*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
506*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(adreno_suspend, adreno_resume, NULL)
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static struct platform_driver adreno_driver = {
510*4882a593Smuzhiyun .probe = adreno_probe,
511*4882a593Smuzhiyun .remove = adreno_remove,
512*4882a593Smuzhiyun .driver = {
513*4882a593Smuzhiyun .name = "adreno",
514*4882a593Smuzhiyun .of_match_table = dt_match,
515*4882a593Smuzhiyun .pm = &adreno_pm_ops,
516*4882a593Smuzhiyun },
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
adreno_register(void)519*4882a593Smuzhiyun void __init adreno_register(void)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun platform_driver_register(&adreno_driver);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
adreno_unregister(void)524*4882a593Smuzhiyun void __exit adreno_unregister(void)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun platform_driver_unregister(&adreno_driver);
527*4882a593Smuzhiyun }
528