1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2017-2019 The Linux Foundation. All rights reserved. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include "msm_gem.h"
6*4882a593Smuzhiyun #include "msm_mmu.h"
7*4882a593Smuzhiyun #include "msm_gpu_trace.h"
8*4882a593Smuzhiyun #include "a6xx_gpu.h"
9*4882a593Smuzhiyun #include "a6xx_gmu.xml.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/devfreq.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define GPU_PAS_ID 13
14*4882a593Smuzhiyun
_a6xx_check_idle(struct msm_gpu * gpu)15*4882a593Smuzhiyun static inline bool _a6xx_check_idle(struct msm_gpu *gpu)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
18*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Check that the GMU is idle */
21*4882a593Smuzhiyun if (!a6xx_gmu_isidle(&a6xx_gpu->gmu))
22*4882a593Smuzhiyun return false;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Check tha the CX master is idle */
25*4882a593Smuzhiyun if (gpu_read(gpu, REG_A6XX_RBBM_STATUS) &
26*4882a593Smuzhiyun ~A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER)
27*4882a593Smuzhiyun return false;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun return !(gpu_read(gpu, REG_A6XX_RBBM_INT_0_STATUS) &
30*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
a6xx_idle(struct msm_gpu * gpu,struct msm_ringbuffer * ring)33*4882a593Smuzhiyun bool a6xx_idle(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun /* wait for CP to drain ringbuffer: */
36*4882a593Smuzhiyun if (!adreno_idle(gpu, ring))
37*4882a593Smuzhiyun return false;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (spin_until(_a6xx_check_idle(gpu))) {
40*4882a593Smuzhiyun DRM_ERROR("%s: %ps: timeout waiting for GPU to idle: status %8.8X irq %8.8X rptr/wptr %d/%d\n",
41*4882a593Smuzhiyun gpu->name, __builtin_return_address(0),
42*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_RBBM_STATUS),
43*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_RBBM_INT_0_STATUS),
44*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_RB_RPTR),
45*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_RB_WPTR));
46*4882a593Smuzhiyun return false;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun return true;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
a6xx_flush(struct msm_gpu * gpu,struct msm_ringbuffer * ring)52*4882a593Smuzhiyun static void a6xx_flush(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
55*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
56*4882a593Smuzhiyun uint32_t wptr;
57*4882a593Smuzhiyun unsigned long flags;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Expanded APRIV doesn't need to issue the WHERE_AM_I opcode */
60*4882a593Smuzhiyun if (a6xx_gpu->has_whereami && !adreno_gpu->base.hw_apriv) {
61*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun OUT_PKT7(ring, CP_WHERE_AM_I, 2);
64*4882a593Smuzhiyun OUT_RING(ring, lower_32_bits(shadowptr(a6xx_gpu, ring)));
65*4882a593Smuzhiyun OUT_RING(ring, upper_32_bits(shadowptr(a6xx_gpu, ring)));
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun spin_lock_irqsave(&ring->lock, flags);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Copy the shadow to the actual register */
71*4882a593Smuzhiyun ring->cur = ring->next;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Make sure to wrap wptr if we need to */
74*4882a593Smuzhiyun wptr = get_wptr(ring);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun spin_unlock_irqrestore(&ring->lock, flags);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Make sure everything is posted before making a decision */
79*4882a593Smuzhiyun mb();
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_RB_WPTR, wptr);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
get_stats_counter(struct msm_ringbuffer * ring,u32 counter,u64 iova)84*4882a593Smuzhiyun static void get_stats_counter(struct msm_ringbuffer *ring, u32 counter,
85*4882a593Smuzhiyun u64 iova)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun OUT_PKT7(ring, CP_REG_TO_MEM, 3);
88*4882a593Smuzhiyun OUT_RING(ring, CP_REG_TO_MEM_0_REG(counter) |
89*4882a593Smuzhiyun CP_REG_TO_MEM_0_CNT(2) |
90*4882a593Smuzhiyun CP_REG_TO_MEM_0_64B);
91*4882a593Smuzhiyun OUT_RING(ring, lower_32_bits(iova));
92*4882a593Smuzhiyun OUT_RING(ring, upper_32_bits(iova));
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
a6xx_set_pagetable(struct a6xx_gpu * a6xx_gpu,struct msm_ringbuffer * ring,struct msm_file_private * ctx)95*4882a593Smuzhiyun static void a6xx_set_pagetable(struct a6xx_gpu *a6xx_gpu,
96*4882a593Smuzhiyun struct msm_ringbuffer *ring, struct msm_file_private *ctx)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun phys_addr_t ttbr;
99*4882a593Smuzhiyun u32 asid;
100*4882a593Smuzhiyun u64 memptr = rbmemptr(ring, ttbr0);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (ctx->seqno == a6xx_gpu->cur_ctx_seqno)
103*4882a593Smuzhiyun return;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (msm_iommu_pagetable_params(ctx->aspace->mmu, &ttbr, &asid))
106*4882a593Smuzhiyun return;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Execute the table update */
109*4882a593Smuzhiyun OUT_PKT7(ring, CP_SMMU_TABLE_UPDATE, 4);
110*4882a593Smuzhiyun OUT_RING(ring, CP_SMMU_TABLE_UPDATE_0_TTBR0_LO(lower_32_bits(ttbr)));
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun OUT_RING(ring,
113*4882a593Smuzhiyun CP_SMMU_TABLE_UPDATE_1_TTBR0_HI(upper_32_bits(ttbr)) |
114*4882a593Smuzhiyun CP_SMMU_TABLE_UPDATE_1_ASID(asid));
115*4882a593Smuzhiyun OUT_RING(ring, CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR(0));
116*4882a593Smuzhiyun OUT_RING(ring, CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK(0));
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * Write the new TTBR0 to the memstore. This is good for debugging.
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun OUT_PKT7(ring, CP_MEM_WRITE, 4);
122*4882a593Smuzhiyun OUT_RING(ring, CP_MEM_WRITE_0_ADDR_LO(lower_32_bits(memptr)));
123*4882a593Smuzhiyun OUT_RING(ring, CP_MEM_WRITE_1_ADDR_HI(upper_32_bits(memptr)));
124*4882a593Smuzhiyun OUT_RING(ring, lower_32_bits(ttbr));
125*4882a593Smuzhiyun OUT_RING(ring, (asid << 16) | upper_32_bits(ttbr));
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * And finally, trigger a uche flush to be sure there isn't anything
129*4882a593Smuzhiyun * lingering in that part of the GPU
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun OUT_PKT7(ring, CP_EVENT_WRITE, 1);
133*4882a593Smuzhiyun OUT_RING(ring, 0x31);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun a6xx_gpu->cur_ctx_seqno = ctx->seqno;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
a6xx_submit(struct msm_gpu * gpu,struct msm_gem_submit * submit)138*4882a593Smuzhiyun static void a6xx_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun unsigned int index = submit->seqno % MSM_GPU_SUBMIT_STATS_COUNT;
141*4882a593Smuzhiyun struct msm_drm_private *priv = gpu->dev->dev_private;
142*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
143*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
144*4882a593Smuzhiyun struct msm_ringbuffer *ring = submit->ring;
145*4882a593Smuzhiyun unsigned int i;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun a6xx_set_pagetable(a6xx_gpu, ring, submit->queue->ctx);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun get_stats_counter(ring, REG_A6XX_RBBM_PERFCTR_CP_0_LO,
150*4882a593Smuzhiyun rbmemptr_stats(ring, index, cpcycles_start));
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * For PM4 the GMU register offsets are calculated from the base of the
154*4882a593Smuzhiyun * GPU registers so we need to add 0x1a800 to the register value on A630
155*4882a593Smuzhiyun * to get the right value from PM4.
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun get_stats_counter(ring, REG_A6XX_CP_ALWAYS_ON_COUNTER_LO,
158*4882a593Smuzhiyun rbmemptr_stats(ring, index, alwayson_start));
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Invalidate CCU depth and color */
161*4882a593Smuzhiyun OUT_PKT7(ring, CP_EVENT_WRITE, 1);
162*4882a593Smuzhiyun OUT_RING(ring, CP_EVENT_WRITE_0_EVENT(PC_CCU_INVALIDATE_DEPTH));
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun OUT_PKT7(ring, CP_EVENT_WRITE, 1);
165*4882a593Smuzhiyun OUT_RING(ring, CP_EVENT_WRITE_0_EVENT(PC_CCU_INVALIDATE_COLOR));
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Submit the commands */
168*4882a593Smuzhiyun for (i = 0; i < submit->nr_cmds; i++) {
169*4882a593Smuzhiyun switch (submit->cmd[i].type) {
170*4882a593Smuzhiyun case MSM_SUBMIT_CMD_IB_TARGET_BUF:
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
173*4882a593Smuzhiyun if (priv->lastctx == submit->queue->ctx)
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun fallthrough;
176*4882a593Smuzhiyun case MSM_SUBMIT_CMD_BUF:
177*4882a593Smuzhiyun OUT_PKT7(ring, CP_INDIRECT_BUFFER_PFE, 3);
178*4882a593Smuzhiyun OUT_RING(ring, lower_32_bits(submit->cmd[i].iova));
179*4882a593Smuzhiyun OUT_RING(ring, upper_32_bits(submit->cmd[i].iova));
180*4882a593Smuzhiyun OUT_RING(ring, submit->cmd[i].size);
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun get_stats_counter(ring, REG_A6XX_RBBM_PERFCTR_CP_0_LO,
186*4882a593Smuzhiyun rbmemptr_stats(ring, index, cpcycles_end));
187*4882a593Smuzhiyun get_stats_counter(ring, REG_A6XX_CP_ALWAYS_ON_COUNTER_LO,
188*4882a593Smuzhiyun rbmemptr_stats(ring, index, alwayson_end));
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* Write the fence to the scratch register */
191*4882a593Smuzhiyun OUT_PKT4(ring, REG_A6XX_CP_SCRATCH_REG(2), 1);
192*4882a593Smuzhiyun OUT_RING(ring, submit->seqno);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun * Execute a CACHE_FLUSH_TS event. This will ensure that the
196*4882a593Smuzhiyun * timestamp is written to the memory and then triggers the interrupt
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun OUT_PKT7(ring, CP_EVENT_WRITE, 4);
199*4882a593Smuzhiyun OUT_RING(ring, CP_EVENT_WRITE_0_EVENT(CACHE_FLUSH_TS) |
200*4882a593Smuzhiyun CP_EVENT_WRITE_0_IRQ);
201*4882a593Smuzhiyun OUT_RING(ring, lower_32_bits(rbmemptr(ring, fence)));
202*4882a593Smuzhiyun OUT_RING(ring, upper_32_bits(rbmemptr(ring, fence)));
203*4882a593Smuzhiyun OUT_RING(ring, submit->seqno);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun trace_msm_gpu_submit_flush(submit,
206*4882a593Smuzhiyun gpu_read64(gpu, REG_A6XX_CP_ALWAYS_ON_COUNTER_LO,
207*4882a593Smuzhiyun REG_A6XX_CP_ALWAYS_ON_COUNTER_HI));
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun a6xx_flush(gpu, ring);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun const struct adreno_reglist a630_hwcg[] = {
213*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x22222222},
214*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_SP1, 0x22222222},
215*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_SP2, 0x22222222},
216*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_SP3, 0x22222222},
217*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02022220},
218*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_SP1, 0x02022220},
219*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_SP2, 0x02022220},
220*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_SP3, 0x02022220},
221*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
222*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_SP1, 0x00000080},
223*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_SP2, 0x00000080},
224*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_SP3, 0x00000080},
225*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000f3cf},
226*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_SP1, 0x0000f3cf},
227*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_SP2, 0x0000f3cf},
228*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_SP3, 0x0000f3cf},
229*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x02222222},
230*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TP1, 0x02222222},
231*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TP2, 0x02222222},
232*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TP3, 0x02222222},
233*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
234*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_TP1, 0x22222222},
235*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_TP2, 0x22222222},
236*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_TP3, 0x22222222},
237*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
238*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL3_TP1, 0x22222222},
239*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL3_TP2, 0x22222222},
240*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL3_TP3, 0x22222222},
241*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
242*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL4_TP1, 0x00022222},
243*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL4_TP2, 0x00022222},
244*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL4_TP3, 0x00022222},
245*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
246*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TP1, 0x77777777},
247*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TP2, 0x77777777},
248*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TP3, 0x77777777},
249*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
250*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST2_TP1, 0x77777777},
251*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST2_TP2, 0x77777777},
252*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST2_TP3, 0x77777777},
253*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
254*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST3_TP1, 0x77777777},
255*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST3_TP2, 0x77777777},
256*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST3_TP3, 0x77777777},
257*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
258*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST4_TP1, 0x00077777},
259*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST4_TP2, 0x00077777},
260*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST4_TP3, 0x00077777},
261*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
262*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TP1, 0x11111111},
263*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TP2, 0x11111111},
264*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TP3, 0x11111111},
265*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
266*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY2_TP1, 0x11111111},
267*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY2_TP2, 0x11111111},
268*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY2_TP3, 0x11111111},
269*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
270*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY3_TP1, 0x11111111},
271*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY3_TP2, 0x11111111},
272*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY3_TP3, 0x11111111},
273*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
274*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY4_TP1, 0x00011111},
275*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY4_TP2, 0x00011111},
276*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY4_TP3, 0x00011111},
277*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
278*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_UCHE, 0x22222222},
279*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL3_UCHE, 0x22222222},
280*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL4_UCHE, 0x00222222},
281*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
282*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
283*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
284*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RB1, 0x22222222},
285*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RB2, 0x22222222},
286*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RB3, 0x22222222},
287*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x00002222},
288*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RB1, 0x00002222},
289*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RB2, 0x00002222},
290*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RB3, 0x00002222},
291*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
292*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_CCU1, 0x00002220},
293*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_CCU2, 0x00002220},
294*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_CCU3, 0x00002220},
295*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040f00},
296*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1, 0x00040f00},
297*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2, 0x00040f00},
298*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3, 0x00040f00},
299*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x05022022},
300*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
301*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
302*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
303*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
304*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
305*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
306*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
307*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
308*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
309*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
310*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
311*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
312*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
313*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
314*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
315*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
316*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
317*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
318*4882a593Smuzhiyun {},
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun const struct adreno_reglist a640_hwcg[] = {
322*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
323*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
324*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
325*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000F3CF},
326*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x02222222},
327*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
328*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
329*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
330*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
331*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
332*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
333*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
334*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
335*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
336*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
337*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
338*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
339*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222},
340*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
341*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040F00},
342*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x05222022},
343*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
344*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
345*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
346*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
347*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
348*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
349*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
350*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
351*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
352*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
353*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
354*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
355*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
356*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
357*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
358*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000},
359*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE, 0x00000222},
360*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE, 0x00000111},
361*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE, 0x00000000},
362*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
363*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
364*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
365*4882a593Smuzhiyun {REG_A6XX_RBBM_ISDB_CNT, 0x00000182},
366*4882a593Smuzhiyun {REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000},
367*4882a593Smuzhiyun {REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000},
368*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
369*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
370*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
371*4882a593Smuzhiyun {},
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun const struct adreno_reglist a650_hwcg[] = {
375*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
376*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
377*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
378*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_SP0, 0x0000F3CF},
379*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TP0, 0x02222222},
380*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
381*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
382*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
383*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
384*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
385*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
386*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
387*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
388*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
389*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST3_TP0, 0x77777777},
390*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
391*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
392*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RB0, 0x01002222},
393*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
394*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040F00},
395*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_RAC, 0x25222022},
396*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
397*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_RAC, 0x00000011},
398*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
399*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
400*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
401*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_GPC, 0x00222222},
402*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
403*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
404*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
405*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
406*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
407*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
408*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
409*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
410*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
411*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_HLSQ, 0x00000000},
412*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE, 0x00000222},
413*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE, 0x00000111},
414*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE, 0x00000777},
415*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
416*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
417*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
418*4882a593Smuzhiyun {REG_A6XX_RBBM_ISDB_CNT, 0x00000182},
419*4882a593Smuzhiyun {REG_A6XX_RBBM_RAC_THRESHOLD_CNT, 0x00000000},
420*4882a593Smuzhiyun {REG_A6XX_RBBM_SP_HYST_CNT, 0x00000000},
421*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
422*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
423*4882a593Smuzhiyun {REG_A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555},
424*4882a593Smuzhiyun {},
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
a6xx_set_hwcg(struct msm_gpu * gpu,bool state)427*4882a593Smuzhiyun static void a6xx_set_hwcg(struct msm_gpu *gpu, bool state)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
430*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
431*4882a593Smuzhiyun struct a6xx_gmu *gmu = &a6xx_gpu->gmu;
432*4882a593Smuzhiyun const struct adreno_reglist *reg;
433*4882a593Smuzhiyun unsigned int i;
434*4882a593Smuzhiyun u32 val, clock_cntl_on;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (!adreno_gpu->info->hwcg)
437*4882a593Smuzhiyun return;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (adreno_is_a630(adreno_gpu))
440*4882a593Smuzhiyun clock_cntl_on = 0x8aa8aa02;
441*4882a593Smuzhiyun else
442*4882a593Smuzhiyun clock_cntl_on = 0x8aa8aa82;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun val = gpu_read(gpu, REG_A6XX_RBBM_CLOCK_CNTL);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* Don't re-program the registers if they are already correct */
447*4882a593Smuzhiyun if ((!state && !val) || (state && (val == clock_cntl_on)))
448*4882a593Smuzhiyun return;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Disable SP clock before programming HWCG registers */
451*4882a593Smuzhiyun gmu_rmw(gmu, REG_A6XX_GPU_GMU_GX_SPTPRAC_CLOCK_CONTROL, 1, 0);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun for (i = 0; (reg = &adreno_gpu->info->hwcg[i], reg->offset); i++)
454*4882a593Smuzhiyun gpu_write(gpu, reg->offset, state ? reg->value : 0);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Enable SP clock */
457*4882a593Smuzhiyun gmu_rmw(gmu, REG_A6XX_GPU_GMU_GX_SPTPRAC_CLOCK_CONTROL, 0, 1);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_CLOCK_CNTL, state ? clock_cntl_on : 0);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* For a615, a616, a618, A619, a630, a640 and a680 */
463*4882a593Smuzhiyun static const u32 a6xx_protect[] = {
464*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x00000, 0x04ff),
465*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x00501, 0x0005),
466*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x0050b, 0x02f4),
467*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0050e, 0x0000),
468*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00510, 0x0000),
469*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00534, 0x0000),
470*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00800, 0x0082),
471*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x008a0, 0x0008),
472*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x008ab, 0x0024),
473*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x008de, 0x00ae),
474*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00900, 0x004d),
475*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0098d, 0x0272),
476*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00e00, 0x0001),
477*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00e03, 0x000c),
478*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x03c00, 0x00c3),
479*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x03cc4, 0x1fff),
480*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08630, 0x01cf),
481*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08e00, 0x0000),
482*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08e08, 0x0000),
483*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08e50, 0x001f),
484*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x09624, 0x01db),
485*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x09e70, 0x0001),
486*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x09e78, 0x0187),
487*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0a630, 0x01cf),
488*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0ae02, 0x0000),
489*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0ae50, 0x032f),
490*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0b604, 0x0000),
491*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0be02, 0x0001),
492*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0be20, 0x17df),
493*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0f000, 0x0bff),
494*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x0fc00, 0x1fff),
495*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x11c00, 0x0000), /* note: infinite range */
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* These are for a620 and a650 */
499*4882a593Smuzhiyun static const u32 a650_protect[] = {
500*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x00000, 0x04ff),
501*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x00501, 0x0005),
502*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x0050b, 0x02f4),
503*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0050e, 0x0000),
504*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00510, 0x0000),
505*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00534, 0x0000),
506*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00800, 0x0082),
507*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x008a0, 0x0008),
508*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x008ab, 0x0024),
509*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x008de, 0x00ae),
510*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00900, 0x004d),
511*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0098d, 0x0272),
512*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00e00, 0x0001),
513*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x00e03, 0x000c),
514*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x03c00, 0x00c3),
515*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x03cc4, 0x1fff),
516*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08630, 0x01cf),
517*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08e00, 0x0000),
518*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08e08, 0x0000),
519*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08e50, 0x001f),
520*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x08e80, 0x027f),
521*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x09624, 0x01db),
522*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x09e60, 0x0011),
523*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x09e78, 0x0187),
524*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0a630, 0x01cf),
525*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0ae02, 0x0000),
526*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0ae50, 0x032f),
527*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0b604, 0x0000),
528*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0b608, 0x0007),
529*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0be02, 0x0001),
530*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0be20, 0x17df),
531*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x0f000, 0x0bff),
532*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x0fc00, 0x1fff),
533*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x18400, 0x1fff),
534*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x1a800, 0x1fff),
535*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x1f400, 0x0443),
536*4882a593Smuzhiyun A6XX_PROTECT_RDONLY(0x1f844, 0x007b),
537*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x1f887, 0x001b),
538*4882a593Smuzhiyun A6XX_PROTECT_NORDWR(0x1f8c0, 0x0000), /* note: infinite range */
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
a6xx_set_cp_protect(struct msm_gpu * gpu)541*4882a593Smuzhiyun static void a6xx_set_cp_protect(struct msm_gpu *gpu)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
544*4882a593Smuzhiyun const u32 *regs = a6xx_protect;
545*4882a593Smuzhiyun unsigned i, count = ARRAY_SIZE(a6xx_protect), count_max = 32;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(a6xx_protect) > 32);
548*4882a593Smuzhiyun BUILD_BUG_ON(ARRAY_SIZE(a650_protect) > 48);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu)) {
551*4882a593Smuzhiyun regs = a650_protect;
552*4882a593Smuzhiyun count = ARRAY_SIZE(a650_protect);
553*4882a593Smuzhiyun count_max = 48;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /*
557*4882a593Smuzhiyun * Enable access protection to privileged registers, fault on an access
558*4882a593Smuzhiyun * protect violation and select the last span to protect from the start
559*4882a593Smuzhiyun * address all the way to the end of the register address space
560*4882a593Smuzhiyun */
561*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_PROTECT_CNTL, BIT(0) | BIT(1) | BIT(3));
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun for (i = 0; i < count - 1; i++)
564*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_PROTECT(i), regs[i]);
565*4882a593Smuzhiyun /* last CP_PROTECT to have "infinite" length on the last entry */
566*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_PROTECT(count_max - 1), regs[i]);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
a6xx_set_ubwc_config(struct msm_gpu * gpu)569*4882a593Smuzhiyun static void a6xx_set_ubwc_config(struct msm_gpu *gpu)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
572*4882a593Smuzhiyun u32 lower_bit = 2;
573*4882a593Smuzhiyun u32 amsbc = 0;
574*4882a593Smuzhiyun u32 rgb565_predicator = 0;
575*4882a593Smuzhiyun u32 uavflagprd_inv = 0;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /* a618 is using the hw default values */
578*4882a593Smuzhiyun if (adreno_is_a618(adreno_gpu))
579*4882a593Smuzhiyun return;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (adreno_is_a640(adreno_gpu))
582*4882a593Smuzhiyun amsbc = 1;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu)) {
585*4882a593Smuzhiyun /* TODO: get ddr type from bootloader and use 2 for LPDDR4 */
586*4882a593Smuzhiyun lower_bit = 3;
587*4882a593Smuzhiyun amsbc = 1;
588*4882a593Smuzhiyun rgb565_predicator = 1;
589*4882a593Smuzhiyun uavflagprd_inv = 2;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RB_NC_MODE_CNTL,
593*4882a593Smuzhiyun rgb565_predicator << 11 | amsbc << 4 | lower_bit << 1);
594*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_TPL1_NC_MODE_CNTL, lower_bit << 1);
595*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_SP_NC_MODE_CNTL,
596*4882a593Smuzhiyun uavflagprd_inv << 4 | lower_bit << 1);
597*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_MODE_CNTL, lower_bit << 21);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
a6xx_cp_init(struct msm_gpu * gpu)600*4882a593Smuzhiyun static int a6xx_cp_init(struct msm_gpu *gpu)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun struct msm_ringbuffer *ring = gpu->rb[0];
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun OUT_PKT7(ring, CP_ME_INIT, 8);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun OUT_RING(ring, 0x0000002f);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* Enable multiple hardware contexts */
609*4882a593Smuzhiyun OUT_RING(ring, 0x00000003);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* Enable error detection */
612*4882a593Smuzhiyun OUT_RING(ring, 0x20000000);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /* Don't enable header dump */
615*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
616*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* No workarounds enabled */
619*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /* Pad rest of the cmds with 0's */
622*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
623*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun a6xx_flush(gpu, ring);
626*4882a593Smuzhiyun return a6xx_idle(gpu, ring) ? 0 : -EINVAL;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
a6xx_ucode_check_version(struct a6xx_gpu * a6xx_gpu,struct drm_gem_object * obj)629*4882a593Smuzhiyun static void a6xx_ucode_check_version(struct a6xx_gpu *a6xx_gpu,
630*4882a593Smuzhiyun struct drm_gem_object *obj)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun u32 *buf = msm_gem_get_vaddr_active(obj);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun if (IS_ERR(buf))
635*4882a593Smuzhiyun return;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /*
638*4882a593Smuzhiyun * If the lowest nibble is 0xa that is an indication that this microcode
639*4882a593Smuzhiyun * has been patched. The actual version is in dword [3] but we only care
640*4882a593Smuzhiyun * about the patchlevel which is the lowest nibble of dword [3]
641*4882a593Smuzhiyun *
642*4882a593Smuzhiyun * Otherwise check that the firmware is greater than or equal to 1.90
643*4882a593Smuzhiyun * which was the first version that had this fix built in
644*4882a593Smuzhiyun */
645*4882a593Smuzhiyun if (((buf[0] & 0xf) == 0xa) && (buf[2] & 0xf) >= 1)
646*4882a593Smuzhiyun a6xx_gpu->has_whereami = true;
647*4882a593Smuzhiyun else if ((buf[0] & 0xfff) > 0x190)
648*4882a593Smuzhiyun a6xx_gpu->has_whereami = true;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun msm_gem_put_vaddr(obj);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
a6xx_ucode_init(struct msm_gpu * gpu)653*4882a593Smuzhiyun static int a6xx_ucode_init(struct msm_gpu *gpu)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
656*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (!a6xx_gpu->sqe_bo) {
659*4882a593Smuzhiyun a6xx_gpu->sqe_bo = adreno_fw_create_bo(gpu,
660*4882a593Smuzhiyun adreno_gpu->fw[ADRENO_FW_SQE], &a6xx_gpu->sqe_iova);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if (IS_ERR(a6xx_gpu->sqe_bo)) {
663*4882a593Smuzhiyun int ret = PTR_ERR(a6xx_gpu->sqe_bo);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun a6xx_gpu->sqe_bo = NULL;
666*4882a593Smuzhiyun DRM_DEV_ERROR(&gpu->pdev->dev,
667*4882a593Smuzhiyun "Could not allocate SQE ucode: %d\n", ret);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun return ret;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun msm_gem_object_set_name(a6xx_gpu->sqe_bo, "sqefw");
673*4882a593Smuzhiyun a6xx_ucode_check_version(a6xx_gpu, a6xx_gpu->sqe_bo);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun gpu_write64(gpu, REG_A6XX_CP_SQE_INSTR_BASE_LO,
677*4882a593Smuzhiyun REG_A6XX_CP_SQE_INSTR_BASE_HI, a6xx_gpu->sqe_iova);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun return 0;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
a6xx_zap_shader_init(struct msm_gpu * gpu)682*4882a593Smuzhiyun static int a6xx_zap_shader_init(struct msm_gpu *gpu)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun static bool loaded;
685*4882a593Smuzhiyun int ret;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun if (loaded)
688*4882a593Smuzhiyun return 0;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun ret = adreno_zap_shader_load(gpu, GPU_PAS_ID);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun loaded = !ret;
693*4882a593Smuzhiyun return ret;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun #define A6XX_INT_MASK (A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR | \
697*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW | \
698*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_CP_HW_ERROR | \
699*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_CP_IB2 | \
700*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_CP_IB1 | \
701*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_CP_RB | \
702*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS | \
703*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW | \
704*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT | \
705*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS | \
706*4882a593Smuzhiyun A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR)
707*4882a593Smuzhiyun
a6xx_hw_init(struct msm_gpu * gpu)708*4882a593Smuzhiyun static int a6xx_hw_init(struct msm_gpu *gpu)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
711*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
712*4882a593Smuzhiyun int ret;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* Make sure the GMU keeps the GPU on while we set it up */
715*4882a593Smuzhiyun a6xx_gmu_set_oob(&a6xx_gpu->gmu, GMU_OOB_GPU_SET);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_SECVID_TSB_CNTL, 0);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /*
720*4882a593Smuzhiyun * Disable the trusted memory range - we don't actually supported secure
721*4882a593Smuzhiyun * memory rendering at this point in time and we don't want to block off
722*4882a593Smuzhiyun * part of the virtual memory space.
723*4882a593Smuzhiyun */
724*4882a593Smuzhiyun gpu_write64(gpu, REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO,
725*4882a593Smuzhiyun REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI, 0x00000000);
726*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE, 0x00000000);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Turn on 64 bit addressing for all blocks */
729*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_ADDR_MODE_CNTL, 0x1);
730*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_VSC_ADDR_MODE_CNTL, 0x1);
731*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GRAS_ADDR_MODE_CNTL, 0x1);
732*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RB_ADDR_MODE_CNTL, 0x1);
733*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_PC_ADDR_MODE_CNTL, 0x1);
734*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_HLSQ_ADDR_MODE_CNTL, 0x1);
735*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_VFD_ADDR_MODE_CNTL, 0x1);
736*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_VPC_ADDR_MODE_CNTL, 0x1);
737*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_ADDR_MODE_CNTL, 0x1);
738*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_SP_ADDR_MODE_CNTL, 0x1);
739*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_TPL1_ADDR_MODE_CNTL, 0x1);
740*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL, 0x1);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* enable hardware clockgating */
743*4882a593Smuzhiyun a6xx_set_hwcg(gpu, true);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* VBIF/GBIF start*/
746*4882a593Smuzhiyun if (adreno_is_a640(adreno_gpu) || adreno_is_a650(adreno_gpu)) {
747*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GBIF_QSB_SIDE0, 0x00071620);
748*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GBIF_QSB_SIDE1, 0x00071620);
749*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GBIF_QSB_SIDE2, 0x00071620);
750*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GBIF_QSB_SIDE3, 0x00071620);
751*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GBIF_QSB_SIDE3, 0x00071620);
752*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_GBIF_CLIENT_QOS_CNTL, 0x3);
753*4882a593Smuzhiyun } else {
754*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL, 0x3);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (adreno_is_a630(adreno_gpu))
758*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_VBIF_GATE_OFF_WRREQ_EN, 0x00000009);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Make all blocks contribute to the GPU BUSY perf counter */
761*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED, 0xffffffff);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* Disable L2 bypass in the UCHE */
764*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_WRITE_RANGE_MAX_LO, 0xffffffc0);
765*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_WRITE_RANGE_MAX_HI, 0x0001ffff);
766*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_TRAP_BASE_LO, 0xfffff000);
767*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_TRAP_BASE_HI, 0x0001ffff);
768*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_WRITE_THRU_BASE_LO, 0xfffff000);
769*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_WRITE_THRU_BASE_HI, 0x0001ffff);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (!adreno_is_a650(adreno_gpu)) {
772*4882a593Smuzhiyun /* Set the GMEM VA range [0x100000:0x100000 + gpu->gmem - 1] */
773*4882a593Smuzhiyun gpu_write64(gpu, REG_A6XX_UCHE_GMEM_RANGE_MIN_LO,
774*4882a593Smuzhiyun REG_A6XX_UCHE_GMEM_RANGE_MIN_HI, 0x00100000);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun gpu_write64(gpu, REG_A6XX_UCHE_GMEM_RANGE_MAX_LO,
777*4882a593Smuzhiyun REG_A6XX_UCHE_GMEM_RANGE_MAX_HI,
778*4882a593Smuzhiyun 0x00100000 + adreno_gpu->gmem - 1);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_FILTER_CNTL, 0x804);
782*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_CACHE_WAYS, 0x4);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (adreno_is_a640(adreno_gpu) || adreno_is_a650(adreno_gpu))
785*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_ROQ_THRESHOLDS_2, 0x02000140);
786*4882a593Smuzhiyun else
787*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_ROQ_THRESHOLDS_2, 0x010000c0);
788*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_ROQ_THRESHOLDS_1, 0x8040362c);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* Setting the mem pool size */
791*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_MEM_POOL_SIZE, 128);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* Setting the primFifo thresholds default values */
794*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu))
795*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_PC_DBG_ECO_CNTL, 0x00300000);
796*4882a593Smuzhiyun else if (adreno_is_a640(adreno_gpu))
797*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_PC_DBG_ECO_CNTL, 0x00200000);
798*4882a593Smuzhiyun else
799*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_PC_DBG_ECO_CNTL, (0x300 << 11));
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* Set the AHB default slave response to "ERROR" */
802*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_AHB_CNTL, 0x1);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* Turn on performance counters */
805*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_PERFCTR_CNTL, 0x1);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* Select CP0 to always count cycles */
808*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_PERFCTR_CP_SEL_0, PERF_CP_ALWAYS_COUNT);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun a6xx_set_ubwc_config(gpu);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* Enable fault detection */
813*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL,
814*4882a593Smuzhiyun (1 << 30) | 0x1fffff);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_UCHE_CLIENT_PF, 1);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* Set weights for bicubic filtering */
819*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu)) {
820*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_0, 0);
821*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_1,
822*4882a593Smuzhiyun 0x3fe05ff4);
823*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_2,
824*4882a593Smuzhiyun 0x3fa0ebee);
825*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_3,
826*4882a593Smuzhiyun 0x3f5193ed);
827*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_4,
828*4882a593Smuzhiyun 0x3f0243f0);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun /* Protect registers from the CP */
832*4882a593Smuzhiyun a6xx_set_cp_protect(gpu);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* Enable expanded apriv for targets that support it */
835*4882a593Smuzhiyun if (gpu->hw_apriv) {
836*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_APRIV_CNTL,
837*4882a593Smuzhiyun (1 << 6) | (1 << 5) | (1 << 3) | (1 << 2) | (1 << 1));
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* Enable interrupts */
841*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_INT_0_MASK, A6XX_INT_MASK);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun ret = adreno_hw_init(gpu);
844*4882a593Smuzhiyun if (ret)
845*4882a593Smuzhiyun goto out;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun ret = a6xx_ucode_init(gpu);
848*4882a593Smuzhiyun if (ret)
849*4882a593Smuzhiyun goto out;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Set the ringbuffer address */
852*4882a593Smuzhiyun gpu_write64(gpu, REG_A6XX_CP_RB_BASE, REG_A6XX_CP_RB_BASE_HI,
853*4882a593Smuzhiyun gpu->rb[0]->iova);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* Targets that support extended APRIV can use the RPTR shadow from
856*4882a593Smuzhiyun * hardware but all the other ones need to disable the feature. Targets
857*4882a593Smuzhiyun * that support the WHERE_AM_I opcode can use that instead
858*4882a593Smuzhiyun */
859*4882a593Smuzhiyun if (adreno_gpu->base.hw_apriv)
860*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_RB_CNTL, MSM_GPU_RB_CNTL_DEFAULT);
861*4882a593Smuzhiyun else
862*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_RB_CNTL,
863*4882a593Smuzhiyun MSM_GPU_RB_CNTL_DEFAULT | AXXX_CP_RB_CNTL_NO_UPDATE);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /*
866*4882a593Smuzhiyun * Expanded APRIV and targets that support WHERE_AM_I both need a
867*4882a593Smuzhiyun * privileged buffer to store the RPTR shadow
868*4882a593Smuzhiyun */
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (adreno_gpu->base.hw_apriv || a6xx_gpu->has_whereami) {
871*4882a593Smuzhiyun if (!a6xx_gpu->shadow_bo) {
872*4882a593Smuzhiyun a6xx_gpu->shadow = msm_gem_kernel_new_locked(gpu->dev,
873*4882a593Smuzhiyun sizeof(u32) * gpu->nr_rings,
874*4882a593Smuzhiyun MSM_BO_UNCACHED | MSM_BO_MAP_PRIV,
875*4882a593Smuzhiyun gpu->aspace, &a6xx_gpu->shadow_bo,
876*4882a593Smuzhiyun &a6xx_gpu->shadow_iova);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun if (IS_ERR(a6xx_gpu->shadow))
879*4882a593Smuzhiyun return PTR_ERR(a6xx_gpu->shadow);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun gpu_write64(gpu, REG_A6XX_CP_RB_RPTR_ADDR_LO,
883*4882a593Smuzhiyun REG_A6XX_CP_RB_RPTR_ADDR_HI,
884*4882a593Smuzhiyun shadowptr(a6xx_gpu, gpu->rb[0]));
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* Always come up on rb 0 */
888*4882a593Smuzhiyun a6xx_gpu->cur_ring = gpu->rb[0];
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun a6xx_gpu->cur_ctx_seqno = 0;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* Enable the SQE_to start the CP engine */
893*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_SQE_CNTL, 1);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun ret = a6xx_cp_init(gpu);
896*4882a593Smuzhiyun if (ret)
897*4882a593Smuzhiyun goto out;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /*
900*4882a593Smuzhiyun * Try to load a zap shader into the secure world. If successful
901*4882a593Smuzhiyun * we can use the CP to switch out of secure mode. If not then we
902*4882a593Smuzhiyun * have no resource but to try to switch ourselves out manually. If we
903*4882a593Smuzhiyun * guessed wrong then access to the RBBM_SECVID_TRUST_CNTL register will
904*4882a593Smuzhiyun * be blocked and a permissions violation will soon follow.
905*4882a593Smuzhiyun */
906*4882a593Smuzhiyun ret = a6xx_zap_shader_init(gpu);
907*4882a593Smuzhiyun if (!ret) {
908*4882a593Smuzhiyun OUT_PKT7(gpu->rb[0], CP_SET_SECURE_MODE, 1);
909*4882a593Smuzhiyun OUT_RING(gpu->rb[0], 0x00000000);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun a6xx_flush(gpu, gpu->rb[0]);
912*4882a593Smuzhiyun if (!a6xx_idle(gpu, gpu->rb[0]))
913*4882a593Smuzhiyun return -EINVAL;
914*4882a593Smuzhiyun } else if (ret == -ENODEV) {
915*4882a593Smuzhiyun /*
916*4882a593Smuzhiyun * This device does not use zap shader (but print a warning
917*4882a593Smuzhiyun * just in case someone got their dt wrong.. hopefully they
918*4882a593Smuzhiyun * have a debug UART to realize the error of their ways...
919*4882a593Smuzhiyun * if you mess this up you are about to crash horribly)
920*4882a593Smuzhiyun */
921*4882a593Smuzhiyun dev_warn_once(gpu->dev->dev,
922*4882a593Smuzhiyun "Zap shader not enabled - using SECVID_TRUST_CNTL instead\n");
923*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_SECVID_TRUST_CNTL, 0x0);
924*4882a593Smuzhiyun ret = 0;
925*4882a593Smuzhiyun } else {
926*4882a593Smuzhiyun return ret;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun out:
930*4882a593Smuzhiyun /*
931*4882a593Smuzhiyun * Tell the GMU that we are done touching the GPU and it can start power
932*4882a593Smuzhiyun * management
933*4882a593Smuzhiyun */
934*4882a593Smuzhiyun a6xx_gmu_clear_oob(&a6xx_gpu->gmu, GMU_OOB_GPU_SET);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun if (a6xx_gpu->gmu.legacy) {
937*4882a593Smuzhiyun /* Take the GMU out of its special boot mode */
938*4882a593Smuzhiyun a6xx_gmu_clear_oob(&a6xx_gpu->gmu, GMU_OOB_BOOT_SLUMBER);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun return ret;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
a6xx_dump(struct msm_gpu * gpu)944*4882a593Smuzhiyun static void a6xx_dump(struct msm_gpu *gpu)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun DRM_DEV_INFO(&gpu->pdev->dev, "status: %08x\n",
947*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_RBBM_STATUS));
948*4882a593Smuzhiyun adreno_dump(gpu);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun #define VBIF_RESET_ACK_TIMEOUT 100
952*4882a593Smuzhiyun #define VBIF_RESET_ACK_MASK 0x00f0
953*4882a593Smuzhiyun
a6xx_recover(struct msm_gpu * gpu)954*4882a593Smuzhiyun static void a6xx_recover(struct msm_gpu *gpu)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
957*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
958*4882a593Smuzhiyun int i;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun adreno_dump_info(gpu);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun for (i = 0; i < 8; i++)
963*4882a593Smuzhiyun DRM_DEV_INFO(&gpu->pdev->dev, "CP_SCRATCH_REG%d: %u\n", i,
964*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_SCRATCH_REG(i)));
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (hang_debug)
967*4882a593Smuzhiyun a6xx_dump(gpu);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /*
970*4882a593Smuzhiyun * Turn off keep alive that might have been enabled by the hang
971*4882a593Smuzhiyun * interrupt
972*4882a593Smuzhiyun */
973*4882a593Smuzhiyun gmu_write(&a6xx_gpu->gmu, REG_A6XX_GMU_GMU_PWR_COL_KEEPALIVE, 0);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun gpu->funcs->pm_suspend(gpu);
976*4882a593Smuzhiyun gpu->funcs->pm_resume(gpu);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun msm_gpu_hw_init(gpu);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
a6xx_fault_handler(void * arg,unsigned long iova,int flags)981*4882a593Smuzhiyun static int a6xx_fault_handler(void *arg, unsigned long iova, int flags)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun struct msm_gpu *gpu = arg;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun pr_warn_ratelimited("*** gpu fault: iova=%08lx, flags=%d (%u,%u,%u,%u)\n",
986*4882a593Smuzhiyun iova, flags,
987*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_SCRATCH_REG(4)),
988*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_SCRATCH_REG(5)),
989*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_SCRATCH_REG(6)),
990*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_SCRATCH_REG(7)));
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun return -EFAULT;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
a6xx_cp_hw_err_irq(struct msm_gpu * gpu)995*4882a593Smuzhiyun static void a6xx_cp_hw_err_irq(struct msm_gpu *gpu)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun u32 status = gpu_read(gpu, REG_A6XX_CP_INTERRUPT_STATUS);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun if (status & A6XX_CP_INT_CP_OPCODE_ERROR) {
1000*4882a593Smuzhiyun u32 val;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_CP_SQE_STAT_ADDR, 1);
1003*4882a593Smuzhiyun val = gpu_read(gpu, REG_A6XX_CP_SQE_STAT_DATA);
1004*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev,
1005*4882a593Smuzhiyun "CP | opcode error | possible opcode=0x%8.8X\n",
1006*4882a593Smuzhiyun val);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (status & A6XX_CP_INT_CP_UCODE_ERROR)
1010*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev,
1011*4882a593Smuzhiyun "CP ucode error interrupt\n");
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (status & A6XX_CP_INT_CP_HW_FAULT_ERROR)
1014*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev, "CP | HW fault | status=0x%8.8X\n",
1015*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_HW_FAULT));
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (status & A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR) {
1018*4882a593Smuzhiyun u32 val = gpu_read(gpu, REG_A6XX_CP_PROTECT_STATUS);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev,
1021*4882a593Smuzhiyun "CP | protected mode error | %s | addr=0x%8.8X | status=0x%8.8X\n",
1022*4882a593Smuzhiyun val & (1 << 20) ? "READ" : "WRITE",
1023*4882a593Smuzhiyun (val & 0x3ffff), val);
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun if (status & A6XX_CP_INT_CP_AHB_ERROR)
1027*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev, "CP AHB error interrupt\n");
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun if (status & A6XX_CP_INT_CP_VSD_PARITY_ERROR)
1030*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev, "CP VSD decoder parity error\n");
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun if (status & A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR)
1033*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev, "CP illegal instruction error\n");
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
a6xx_fault_detect_irq(struct msm_gpu * gpu)1037*4882a593Smuzhiyun static void a6xx_fault_detect_irq(struct msm_gpu *gpu)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1040*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
1041*4882a593Smuzhiyun struct drm_device *dev = gpu->dev;
1042*4882a593Smuzhiyun struct msm_drm_private *priv = dev->dev_private;
1043*4882a593Smuzhiyun struct msm_ringbuffer *ring = gpu->funcs->active_ring(gpu);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /*
1046*4882a593Smuzhiyun * Force the GPU to stay on until after we finish
1047*4882a593Smuzhiyun * collecting information
1048*4882a593Smuzhiyun */
1049*4882a593Smuzhiyun gmu_write(&a6xx_gpu->gmu, REG_A6XX_GMU_GMU_PWR_COL_KEEPALIVE, 1);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun DRM_DEV_ERROR(&gpu->pdev->dev,
1052*4882a593Smuzhiyun "gpu fault ring %d fence %x status %8.8X rb %4.4x/%4.4x ib1 %16.16llX/%4.4x ib2 %16.16llX/%4.4x\n",
1053*4882a593Smuzhiyun ring ? ring->id : -1, ring ? ring->seqno : 0,
1054*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_RBBM_STATUS),
1055*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_RB_RPTR),
1056*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_RB_WPTR),
1057*4882a593Smuzhiyun gpu_read64(gpu, REG_A6XX_CP_IB1_BASE, REG_A6XX_CP_IB1_BASE_HI),
1058*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_IB1_REM_SIZE),
1059*4882a593Smuzhiyun gpu_read64(gpu, REG_A6XX_CP_IB2_BASE, REG_A6XX_CP_IB2_BASE_HI),
1060*4882a593Smuzhiyun gpu_read(gpu, REG_A6XX_CP_IB2_REM_SIZE));
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* Turn off the hangcheck timer to keep it from bothering us */
1063*4882a593Smuzhiyun del_timer(&gpu->hangcheck_timer);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun queue_work(priv->wq, &gpu->recover_work);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
a6xx_irq(struct msm_gpu * gpu)1068*4882a593Smuzhiyun static irqreturn_t a6xx_irq(struct msm_gpu *gpu)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun u32 status = gpu_read(gpu, REG_A6XX_RBBM_INT_0_STATUS);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_RBBM_INT_CLEAR_CMD, status);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (status & A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT)
1075*4882a593Smuzhiyun a6xx_fault_detect_irq(gpu);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun if (status & A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR)
1078*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev, "CP | AHB bus error\n");
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (status & A6XX_RBBM_INT_0_MASK_CP_HW_ERROR)
1081*4882a593Smuzhiyun a6xx_cp_hw_err_irq(gpu);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (status & A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW)
1084*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev, "RBBM | ATB ASYNC overflow\n");
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun if (status & A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW)
1087*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev, "RBBM | ATB bus overflow\n");
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (status & A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS)
1090*4882a593Smuzhiyun dev_err_ratelimited(&gpu->pdev->dev, "UCHE | Out of bounds access\n");
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun if (status & A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS)
1093*4882a593Smuzhiyun msm_gpu_retire(gpu);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return IRQ_HANDLED;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
a6xx_pm_resume(struct msm_gpu * gpu)1098*4882a593Smuzhiyun static int a6xx_pm_resume(struct msm_gpu *gpu)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1101*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
1102*4882a593Smuzhiyun int ret;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun gpu->needs_hw_init = true;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun trace_msm_gpu_resume(0);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun ret = a6xx_gmu_resume(a6xx_gpu);
1109*4882a593Smuzhiyun if (ret)
1110*4882a593Smuzhiyun return ret;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun msm_gpu_resume_devfreq(gpu);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun return 0;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
a6xx_pm_suspend(struct msm_gpu * gpu)1117*4882a593Smuzhiyun static int a6xx_pm_suspend(struct msm_gpu *gpu)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1120*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
1121*4882a593Smuzhiyun int i, ret;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun trace_msm_gpu_suspend(0);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun devfreq_suspend_device(gpu->devfreq.devfreq);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun ret = a6xx_gmu_stop(a6xx_gpu);
1128*4882a593Smuzhiyun if (ret)
1129*4882a593Smuzhiyun return ret;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun if (a6xx_gpu->shadow_bo)
1132*4882a593Smuzhiyun for (i = 0; i < gpu->nr_rings; i++)
1133*4882a593Smuzhiyun a6xx_gpu->shadow[i] = 0;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return 0;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
a6xx_get_timestamp(struct msm_gpu * gpu,uint64_t * value)1138*4882a593Smuzhiyun static int a6xx_get_timestamp(struct msm_gpu *gpu, uint64_t *value)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1141*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
1142*4882a593Smuzhiyun static DEFINE_MUTEX(perfcounter_oob);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun mutex_lock(&perfcounter_oob);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* Force the GPU power on so we can read this register */
1147*4882a593Smuzhiyun a6xx_gmu_set_oob(&a6xx_gpu->gmu, GMU_OOB_PERFCOUNTER_SET);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun *value = gpu_read64(gpu, REG_A6XX_CP_ALWAYS_ON_COUNTER_LO,
1150*4882a593Smuzhiyun REG_A6XX_CP_ALWAYS_ON_COUNTER_HI);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun a6xx_gmu_clear_oob(&a6xx_gpu->gmu, GMU_OOB_PERFCOUNTER_SET);
1153*4882a593Smuzhiyun mutex_unlock(&perfcounter_oob);
1154*4882a593Smuzhiyun return 0;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
a6xx_active_ring(struct msm_gpu * gpu)1157*4882a593Smuzhiyun static struct msm_ringbuffer *a6xx_active_ring(struct msm_gpu *gpu)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1160*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return a6xx_gpu->cur_ring;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
a6xx_destroy(struct msm_gpu * gpu)1165*4882a593Smuzhiyun static void a6xx_destroy(struct msm_gpu *gpu)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1168*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if (a6xx_gpu->sqe_bo) {
1171*4882a593Smuzhiyun msm_gem_unpin_iova(a6xx_gpu->sqe_bo, gpu->aspace);
1172*4882a593Smuzhiyun drm_gem_object_put(a6xx_gpu->sqe_bo);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (a6xx_gpu->shadow_bo) {
1176*4882a593Smuzhiyun msm_gem_unpin_iova(a6xx_gpu->shadow_bo, gpu->aspace);
1177*4882a593Smuzhiyun drm_gem_object_put(a6xx_gpu->shadow_bo);
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun a6xx_gmu_remove(a6xx_gpu);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun adreno_gpu_cleanup(adreno_gpu);
1183*4882a593Smuzhiyun kfree(a6xx_gpu);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
a6xx_gpu_busy(struct msm_gpu * gpu)1186*4882a593Smuzhiyun static unsigned long a6xx_gpu_busy(struct msm_gpu *gpu)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1189*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
1190*4882a593Smuzhiyun u64 busy_cycles, busy_time;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun /* Only read the gpu busy if the hardware is already active */
1194*4882a593Smuzhiyun if (pm_runtime_get_if_in_use(a6xx_gpu->gmu.dev) == 0)
1195*4882a593Smuzhiyun return 0;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun busy_cycles = gmu_read64(&a6xx_gpu->gmu,
1198*4882a593Smuzhiyun REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_0_L,
1199*4882a593Smuzhiyun REG_A6XX_GMU_CX_GMU_POWER_COUNTER_XOCLK_0_H);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun busy_time = (busy_cycles - gpu->devfreq.busy_cycles) * 10;
1202*4882a593Smuzhiyun do_div(busy_time, 192);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun gpu->devfreq.busy_cycles = busy_cycles;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun pm_runtime_put(a6xx_gpu->gmu.dev);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun if (WARN_ON(busy_time > ~0LU))
1209*4882a593Smuzhiyun return ~0LU;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun return (unsigned long)busy_time;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun static struct msm_gem_address_space *
a6xx_create_private_address_space(struct msm_gpu * gpu)1215*4882a593Smuzhiyun a6xx_create_private_address_space(struct msm_gpu *gpu)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun struct msm_mmu *mmu;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun mmu = msm_iommu_pagetable_create(gpu->aspace->mmu);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun if (IS_ERR(mmu))
1222*4882a593Smuzhiyun return ERR_CAST(mmu);
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun return msm_gem_address_space_create(mmu,
1225*4882a593Smuzhiyun "gpu", 0x100000000ULL, SZ_4G);
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
a6xx_get_rptr(struct msm_gpu * gpu,struct msm_ringbuffer * ring)1228*4882a593Smuzhiyun static uint32_t a6xx_get_rptr(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
1231*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun if (adreno_gpu->base.hw_apriv || a6xx_gpu->has_whereami)
1234*4882a593Smuzhiyun return a6xx_gpu->shadow[ring->id];
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun return ring->memptrs->rptr = gpu_read(gpu, REG_A6XX_CP_RB_RPTR);
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun static const struct adreno_gpu_funcs funcs = {
1240*4882a593Smuzhiyun .base = {
1241*4882a593Smuzhiyun .get_param = adreno_get_param,
1242*4882a593Smuzhiyun .hw_init = a6xx_hw_init,
1243*4882a593Smuzhiyun .pm_suspend = a6xx_pm_suspend,
1244*4882a593Smuzhiyun .pm_resume = a6xx_pm_resume,
1245*4882a593Smuzhiyun .recover = a6xx_recover,
1246*4882a593Smuzhiyun .submit = a6xx_submit,
1247*4882a593Smuzhiyun .active_ring = a6xx_active_ring,
1248*4882a593Smuzhiyun .irq = a6xx_irq,
1249*4882a593Smuzhiyun .destroy = a6xx_destroy,
1250*4882a593Smuzhiyun #if defined(CONFIG_DRM_MSM_GPU_STATE)
1251*4882a593Smuzhiyun .show = a6xx_show,
1252*4882a593Smuzhiyun #endif
1253*4882a593Smuzhiyun .gpu_busy = a6xx_gpu_busy,
1254*4882a593Smuzhiyun .gpu_get_freq = a6xx_gmu_get_freq,
1255*4882a593Smuzhiyun .gpu_set_freq = a6xx_gmu_set_freq,
1256*4882a593Smuzhiyun #if defined(CONFIG_DRM_MSM_GPU_STATE)
1257*4882a593Smuzhiyun .gpu_state_get = a6xx_gpu_state_get,
1258*4882a593Smuzhiyun .gpu_state_put = a6xx_gpu_state_put,
1259*4882a593Smuzhiyun #endif
1260*4882a593Smuzhiyun .create_address_space = adreno_iommu_create_address_space,
1261*4882a593Smuzhiyun .create_private_address_space = a6xx_create_private_address_space,
1262*4882a593Smuzhiyun .get_rptr = a6xx_get_rptr,
1263*4882a593Smuzhiyun },
1264*4882a593Smuzhiyun .get_timestamp = a6xx_get_timestamp,
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun
a6xx_gpu_init(struct drm_device * dev)1267*4882a593Smuzhiyun struct msm_gpu *a6xx_gpu_init(struct drm_device *dev)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun struct msm_drm_private *priv = dev->dev_private;
1270*4882a593Smuzhiyun struct platform_device *pdev = priv->gpu_pdev;
1271*4882a593Smuzhiyun struct adreno_platform_config *config = pdev->dev.platform_data;
1272*4882a593Smuzhiyun const struct adreno_info *info;
1273*4882a593Smuzhiyun struct device_node *node;
1274*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu;
1275*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu;
1276*4882a593Smuzhiyun struct msm_gpu *gpu;
1277*4882a593Smuzhiyun int ret;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun a6xx_gpu = kzalloc(sizeof(*a6xx_gpu), GFP_KERNEL);
1280*4882a593Smuzhiyun if (!a6xx_gpu)
1281*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun adreno_gpu = &a6xx_gpu->base;
1284*4882a593Smuzhiyun gpu = &adreno_gpu->base;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun adreno_gpu->registers = NULL;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /*
1289*4882a593Smuzhiyun * We need to know the platform type before calling into adreno_gpu_init
1290*4882a593Smuzhiyun * so that the hw_apriv flag can be correctly set. Snoop into the info
1291*4882a593Smuzhiyun * and grab the revision number
1292*4882a593Smuzhiyun */
1293*4882a593Smuzhiyun info = adreno_info(config->rev);
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun if (info && info->revn == 650)
1296*4882a593Smuzhiyun adreno_gpu->base.hw_apriv = true;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun ret = adreno_gpu_init(dev, pdev, adreno_gpu, &funcs, 1);
1299*4882a593Smuzhiyun if (ret) {
1300*4882a593Smuzhiyun a6xx_destroy(&(a6xx_gpu->base.base));
1301*4882a593Smuzhiyun return ERR_PTR(ret);
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* Check if there is a GMU phandle and set it up */
1305*4882a593Smuzhiyun node = of_parse_phandle(pdev->dev.of_node, "qcom,gmu", 0);
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun /* FIXME: How do we gracefully handle this? */
1308*4882a593Smuzhiyun BUG_ON(!node);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun ret = a6xx_gmu_init(a6xx_gpu, node);
1311*4882a593Smuzhiyun of_node_put(node);
1312*4882a593Smuzhiyun if (ret) {
1313*4882a593Smuzhiyun a6xx_destroy(&(a6xx_gpu->base.base));
1314*4882a593Smuzhiyun return ERR_PTR(ret);
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (gpu->aspace)
1318*4882a593Smuzhiyun msm_mmu_set_fault_handler(gpu->aspace->mmu, gpu,
1319*4882a593Smuzhiyun a6xx_fault_handler);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun return gpu;
1322*4882a593Smuzhiyun }
1323