1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2017-2019 The Linux Foundation. All rights reserved. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/clk.h>
5*4882a593Smuzhiyun #include <linux/interconnect.h>
6*4882a593Smuzhiyun #include <linux/pm_domain.h>
7*4882a593Smuzhiyun #include <linux/pm_opp.h>
8*4882a593Smuzhiyun #include <soc/qcom/cmd-db.h>
9*4882a593Smuzhiyun #include <drm/drm_gem.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "a6xx_gpu.h"
12*4882a593Smuzhiyun #include "a6xx_gmu.xml.h"
13*4882a593Smuzhiyun #include "msm_gem.h"
14*4882a593Smuzhiyun #include "msm_gpu_trace.h"
15*4882a593Smuzhiyun #include "msm_mmu.h"
16*4882a593Smuzhiyun
a6xx_gmu_fault(struct a6xx_gmu * gmu)17*4882a593Smuzhiyun static void a6xx_gmu_fault(struct a6xx_gmu *gmu)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu);
20*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
21*4882a593Smuzhiyun struct msm_gpu *gpu = &adreno_gpu->base;
22*4882a593Smuzhiyun struct drm_device *dev = gpu->dev;
23*4882a593Smuzhiyun struct msm_drm_private *priv = dev->dev_private;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* FIXME: add a banner here */
26*4882a593Smuzhiyun gmu->hung = true;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Turn off the hangcheck timer while we are resetting */
29*4882a593Smuzhiyun del_timer(&gpu->hangcheck_timer);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Queue the GPU handler because we need to treat this as a recovery */
32*4882a593Smuzhiyun queue_work(priv->wq, &gpu->recover_work);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
a6xx_gmu_irq(int irq,void * data)35*4882a593Smuzhiyun static irqreturn_t a6xx_gmu_irq(int irq, void *data)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct a6xx_gmu *gmu = data;
38*4882a593Smuzhiyun u32 status;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun status = gmu_read(gmu, REG_A6XX_GMU_AO_HOST_INTERRUPT_STATUS);
41*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_AO_HOST_INTERRUPT_CLR, status);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (status & A6XX_GMU_AO_HOST_INTERRUPT_STATUS_WDOG_BITE) {
44*4882a593Smuzhiyun dev_err_ratelimited(gmu->dev, "GMU watchdog expired\n");
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun a6xx_gmu_fault(gmu);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun if (status & A6XX_GMU_AO_HOST_INTERRUPT_STATUS_HOST_AHB_BUS_ERROR)
50*4882a593Smuzhiyun dev_err_ratelimited(gmu->dev, "GMU AHB bus error\n");
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun if (status & A6XX_GMU_AO_HOST_INTERRUPT_STATUS_FENCE_ERR)
53*4882a593Smuzhiyun dev_err_ratelimited(gmu->dev, "GMU fence error: 0x%x\n",
54*4882a593Smuzhiyun gmu_read(gmu, REG_A6XX_GMU_AHB_FENCE_STATUS));
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun return IRQ_HANDLED;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
a6xx_hfi_irq(int irq,void * data)59*4882a593Smuzhiyun static irqreturn_t a6xx_hfi_irq(int irq, void *data)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct a6xx_gmu *gmu = data;
62*4882a593Smuzhiyun u32 status;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun status = gmu_read(gmu, REG_A6XX_GMU_GMU2HOST_INTR_INFO);
65*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GMU2HOST_INTR_CLR, status);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (status & A6XX_GMU_GMU2HOST_INTR_INFO_CM3_FAULT) {
68*4882a593Smuzhiyun dev_err_ratelimited(gmu->dev, "GMU firmware fault\n");
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun a6xx_gmu_fault(gmu);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return IRQ_HANDLED;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
a6xx_gmu_sptprac_is_on(struct a6xx_gmu * gmu)76*4882a593Smuzhiyun bool a6xx_gmu_sptprac_is_on(struct a6xx_gmu *gmu)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u32 val;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* This can be called from gpu state code so make sure GMU is valid */
81*4882a593Smuzhiyun if (!gmu->initialized)
82*4882a593Smuzhiyun return false;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun val = gmu_read(gmu, REG_A6XX_GMU_SPTPRAC_PWR_CLK_STATUS);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return !(val &
87*4882a593Smuzhiyun (A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SPTPRAC_GDSC_POWER_OFF |
88*4882a593Smuzhiyun A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_SP_CLOCK_OFF));
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /* Check to see if the GX rail is still powered */
a6xx_gmu_gx_is_on(struct a6xx_gmu * gmu)92*4882a593Smuzhiyun bool a6xx_gmu_gx_is_on(struct a6xx_gmu *gmu)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun u32 val;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* This can be called from gpu state code so make sure GMU is valid */
97*4882a593Smuzhiyun if (!gmu->initialized)
98*4882a593Smuzhiyun return false;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun val = gmu_read(gmu, REG_A6XX_GMU_SPTPRAC_PWR_CLK_STATUS);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return !(val &
103*4882a593Smuzhiyun (A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_GX_HM_GDSC_POWER_OFF |
104*4882a593Smuzhiyun A6XX_GMU_SPTPRAC_PWR_CLK_STATUS_GX_HM_CLK_OFF));
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
a6xx_gmu_set_freq(struct msm_gpu * gpu,struct dev_pm_opp * opp)107*4882a593Smuzhiyun void a6xx_gmu_set_freq(struct msm_gpu *gpu, struct dev_pm_opp *opp)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
110*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
111*4882a593Smuzhiyun struct a6xx_gmu *gmu = &a6xx_gpu->gmu;
112*4882a593Smuzhiyun u32 perf_index;
113*4882a593Smuzhiyun unsigned long gpu_freq;
114*4882a593Smuzhiyun int ret = 0;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun gpu_freq = dev_pm_opp_get_freq(opp);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (gpu_freq == gmu->freq)
119*4882a593Smuzhiyun return;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun for (perf_index = 0; perf_index < gmu->nr_gpu_freqs - 1; perf_index++)
122*4882a593Smuzhiyun if (gpu_freq == gmu->gpu_freqs[perf_index])
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun gmu->current_perf_index = perf_index;
126*4882a593Smuzhiyun gmu->freq = gmu->gpu_freqs[perf_index];
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun trace_msm_gmu_freq_change(gmu->freq, perf_index);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * This can get called from devfreq while the hardware is idle. Don't
132*4882a593Smuzhiyun * bring up the power if it isn't already active
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun if (pm_runtime_get_if_in_use(gmu->dev) == 0)
135*4882a593Smuzhiyun return;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (!gmu->legacy) {
138*4882a593Smuzhiyun a6xx_hfi_set_freq(gmu, perf_index);
139*4882a593Smuzhiyun dev_pm_opp_set_bw(&gpu->pdev->dev, opp);
140*4882a593Smuzhiyun pm_runtime_put(gmu->dev);
141*4882a593Smuzhiyun return;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_DCVS_ACK_OPTION, 0);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_DCVS_PERF_SETTING,
147*4882a593Smuzhiyun ((3 & 0xf) << 28) | perf_index);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Send an invalid index as a vote for the bus bandwidth and let the
151*4882a593Smuzhiyun * firmware decide on the right vote
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_DCVS_BW_SETTING, 0xff);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Set and clear the OOB for DCVS to trigger the GMU */
156*4882a593Smuzhiyun a6xx_gmu_set_oob(gmu, GMU_OOB_DCVS_SET);
157*4882a593Smuzhiyun a6xx_gmu_clear_oob(gmu, GMU_OOB_DCVS_SET);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ret = gmu_read(gmu, REG_A6XX_GMU_DCVS_RETURN);
160*4882a593Smuzhiyun if (ret)
161*4882a593Smuzhiyun dev_err(gmu->dev, "GMU set GPU frequency error: %d\n", ret);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun dev_pm_opp_set_bw(&gpu->pdev->dev, opp);
164*4882a593Smuzhiyun pm_runtime_put(gmu->dev);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
a6xx_gmu_get_freq(struct msm_gpu * gpu)167*4882a593Smuzhiyun unsigned long a6xx_gmu_get_freq(struct msm_gpu *gpu)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
170*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = to_a6xx_gpu(adreno_gpu);
171*4882a593Smuzhiyun struct a6xx_gmu *gmu = &a6xx_gpu->gmu;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return gmu->freq;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
a6xx_gmu_check_idle_level(struct a6xx_gmu * gmu)176*4882a593Smuzhiyun static bool a6xx_gmu_check_idle_level(struct a6xx_gmu *gmu)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun u32 val;
179*4882a593Smuzhiyun int local = gmu->idle_level;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* SPTP and IFPC both report as IFPC */
182*4882a593Smuzhiyun if (gmu->idle_level == GMU_IDLE_STATE_SPTP)
183*4882a593Smuzhiyun local = GMU_IDLE_STATE_IFPC;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun val = gmu_read(gmu, REG_A6XX_GPU_GMU_CX_GMU_RPMH_POWER_STATE);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (val == local) {
188*4882a593Smuzhiyun if (gmu->idle_level != GMU_IDLE_STATE_IFPC ||
189*4882a593Smuzhiyun !a6xx_gmu_gx_is_on(gmu))
190*4882a593Smuzhiyun return true;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return false;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Wait for the GMU to get to its most idle state */
a6xx_gmu_wait_for_idle(struct a6xx_gmu * gmu)197*4882a593Smuzhiyun int a6xx_gmu_wait_for_idle(struct a6xx_gmu *gmu)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun return spin_until(a6xx_gmu_check_idle_level(gmu));
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
a6xx_gmu_start(struct a6xx_gmu * gmu)202*4882a593Smuzhiyun static int a6xx_gmu_start(struct a6xx_gmu *gmu)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun int ret;
205*4882a593Smuzhiyun u32 val;
206*4882a593Smuzhiyun u32 mask, reset_val;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun val = gmu_read(gmu, REG_A6XX_GMU_CM3_DTCM_START + 0xff8);
209*4882a593Smuzhiyun if (val <= 0x20010004) {
210*4882a593Smuzhiyun mask = 0xffffffff;
211*4882a593Smuzhiyun reset_val = 0xbabeface;
212*4882a593Smuzhiyun } else {
213*4882a593Smuzhiyun mask = 0x1ff;
214*4882a593Smuzhiyun reset_val = 0x100;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_CM3_SYSRESET, 1);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Set the log wptr index
220*4882a593Smuzhiyun * note: downstream saves the value in poweroff and restores it here
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GPU_GMU_CX_GMU_PWR_COL_CP_RESP, 0);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_CM3_SYSRESET, 0);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun ret = gmu_poll_timeout(gmu, REG_A6XX_GMU_CM3_FW_INIT_RESULT, val,
227*4882a593Smuzhiyun (val & mask) == reset_val, 100, 10000);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (ret)
230*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "GMU firmware initialization timed out\n");
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return ret;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
a6xx_gmu_hfi_start(struct a6xx_gmu * gmu)235*4882a593Smuzhiyun static int a6xx_gmu_hfi_start(struct a6xx_gmu *gmu)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun u32 val;
238*4882a593Smuzhiyun int ret;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HFI_CTRL_INIT, 1);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun ret = gmu_poll_timeout(gmu, REG_A6XX_GMU_HFI_CTRL_STATUS, val,
243*4882a593Smuzhiyun val & 1, 100, 10000);
244*4882a593Smuzhiyun if (ret)
245*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "Unable to start the HFI queues\n");
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Trigger a OOB (out of band) request to the GMU */
a6xx_gmu_set_oob(struct a6xx_gmu * gmu,enum a6xx_gmu_oob_state state)251*4882a593Smuzhiyun int a6xx_gmu_set_oob(struct a6xx_gmu *gmu, enum a6xx_gmu_oob_state state)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun int ret;
254*4882a593Smuzhiyun u32 val;
255*4882a593Smuzhiyun int request, ack;
256*4882a593Smuzhiyun const char *name;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun switch (state) {
259*4882a593Smuzhiyun case GMU_OOB_GPU_SET:
260*4882a593Smuzhiyun if (gmu->legacy) {
261*4882a593Smuzhiyun request = GMU_OOB_GPU_SET_REQUEST;
262*4882a593Smuzhiyun ack = GMU_OOB_GPU_SET_ACK;
263*4882a593Smuzhiyun } else {
264*4882a593Smuzhiyun request = GMU_OOB_GPU_SET_REQUEST_NEW;
265*4882a593Smuzhiyun ack = GMU_OOB_GPU_SET_ACK_NEW;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun name = "GPU_SET";
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun case GMU_OOB_PERFCOUNTER_SET:
270*4882a593Smuzhiyun if (gmu->legacy) {
271*4882a593Smuzhiyun request = GMU_OOB_PERFCOUNTER_REQUEST;
272*4882a593Smuzhiyun ack = GMU_OOB_PERFCOUNTER_ACK;
273*4882a593Smuzhiyun } else {
274*4882a593Smuzhiyun request = GMU_OOB_PERFCOUNTER_REQUEST_NEW;
275*4882a593Smuzhiyun ack = GMU_OOB_PERFCOUNTER_ACK_NEW;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun name = "PERFCOUNTER";
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun case GMU_OOB_BOOT_SLUMBER:
280*4882a593Smuzhiyun request = GMU_OOB_BOOT_SLUMBER_REQUEST;
281*4882a593Smuzhiyun ack = GMU_OOB_BOOT_SLUMBER_ACK;
282*4882a593Smuzhiyun name = "BOOT_SLUMBER";
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun case GMU_OOB_DCVS_SET:
285*4882a593Smuzhiyun request = GMU_OOB_DCVS_REQUEST;
286*4882a593Smuzhiyun ack = GMU_OOB_DCVS_ACK;
287*4882a593Smuzhiyun name = "GPU_DCVS";
288*4882a593Smuzhiyun break;
289*4882a593Smuzhiyun default:
290*4882a593Smuzhiyun return -EINVAL;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Trigger the equested OOB operation */
294*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET, 1 << request);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Wait for the acknowledge interrupt */
297*4882a593Smuzhiyun ret = gmu_poll_timeout(gmu, REG_A6XX_GMU_GMU2HOST_INTR_INFO, val,
298*4882a593Smuzhiyun val & (1 << ack), 100, 10000);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (ret)
301*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev,
302*4882a593Smuzhiyun "Timeout waiting for GMU OOB set %s: 0x%x\n",
303*4882a593Smuzhiyun name,
304*4882a593Smuzhiyun gmu_read(gmu, REG_A6XX_GMU_GMU2HOST_INTR_INFO));
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Clear the acknowledge interrupt */
307*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GMU2HOST_INTR_CLR, 1 << ack);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return ret;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Clear a pending OOB state in the GMU */
a6xx_gmu_clear_oob(struct a6xx_gmu * gmu,enum a6xx_gmu_oob_state state)313*4882a593Smuzhiyun void a6xx_gmu_clear_oob(struct a6xx_gmu *gmu, enum a6xx_gmu_oob_state state)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun if (!gmu->legacy) {
316*4882a593Smuzhiyun if (state == GMU_OOB_GPU_SET) {
317*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET,
318*4882a593Smuzhiyun 1 << GMU_OOB_GPU_SET_CLEAR_NEW);
319*4882a593Smuzhiyun } else {
320*4882a593Smuzhiyun WARN_ON(state != GMU_OOB_PERFCOUNTER_SET);
321*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET,
322*4882a593Smuzhiyun 1 << GMU_OOB_PERFCOUNTER_CLEAR_NEW);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun return;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun switch (state) {
328*4882a593Smuzhiyun case GMU_OOB_GPU_SET:
329*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET,
330*4882a593Smuzhiyun 1 << GMU_OOB_GPU_SET_CLEAR);
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun case GMU_OOB_PERFCOUNTER_SET:
333*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET,
334*4882a593Smuzhiyun 1 << GMU_OOB_PERFCOUNTER_CLEAR);
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun case GMU_OOB_BOOT_SLUMBER:
337*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET,
338*4882a593Smuzhiyun 1 << GMU_OOB_BOOT_SLUMBER_CLEAR);
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun case GMU_OOB_DCVS_SET:
341*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET,
342*4882a593Smuzhiyun 1 << GMU_OOB_DCVS_CLEAR);
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Enable CPU control of SPTP power power collapse */
a6xx_sptprac_enable(struct a6xx_gmu * gmu)348*4882a593Smuzhiyun static int a6xx_sptprac_enable(struct a6xx_gmu *gmu)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun int ret;
351*4882a593Smuzhiyun u32 val;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (!gmu->legacy)
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GX_SPTPRAC_POWER_CONTROL, 0x778000);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = gmu_poll_timeout(gmu, REG_A6XX_GMU_SPTPRAC_PWR_CLK_STATUS, val,
359*4882a593Smuzhiyun (val & 0x38) == 0x28, 1, 100);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (ret) {
362*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "Unable to power on SPTPRAC: 0x%x\n",
363*4882a593Smuzhiyun gmu_read(gmu, REG_A6XX_GMU_SPTPRAC_PWR_CLK_STATUS));
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Disable CPU control of SPTP power power collapse */
a6xx_sptprac_disable(struct a6xx_gmu * gmu)370*4882a593Smuzhiyun static void a6xx_sptprac_disable(struct a6xx_gmu *gmu)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun u32 val;
373*4882a593Smuzhiyun int ret;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (!gmu->legacy)
376*4882a593Smuzhiyun return;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* Make sure retention is on */
379*4882a593Smuzhiyun gmu_rmw(gmu, REG_A6XX_GPU_CC_GX_GDSCR, 0, (1 << 11));
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GX_SPTPRAC_POWER_CONTROL, 0x778001);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun ret = gmu_poll_timeout(gmu, REG_A6XX_GMU_SPTPRAC_PWR_CLK_STATUS, val,
384*4882a593Smuzhiyun (val & 0x04), 100, 10000);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (ret)
387*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "failed to power off SPTPRAC: 0x%x\n",
388*4882a593Smuzhiyun gmu_read(gmu, REG_A6XX_GMU_SPTPRAC_PWR_CLK_STATUS));
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Let the GMU know we are starting a boot sequence */
a6xx_gmu_gfx_rail_on(struct a6xx_gmu * gmu)392*4882a593Smuzhiyun static int a6xx_gmu_gfx_rail_on(struct a6xx_gmu *gmu)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun u32 vote;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* Let the GMU know we are getting ready for boot */
397*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_BOOT_SLUMBER_OPTION, 0);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Choose the "default" power level as the highest available */
400*4882a593Smuzhiyun vote = gmu->gx_arc_votes[gmu->nr_gpu_freqs - 1];
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GX_VOTE_IDX, vote & 0xff);
403*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_MX_VOTE_IDX, (vote >> 8) & 0xff);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Let the GMU know the boot sequence has started */
406*4882a593Smuzhiyun return a6xx_gmu_set_oob(gmu, GMU_OOB_BOOT_SLUMBER);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* Let the GMU know that we are about to go into slumber */
a6xx_gmu_notify_slumber(struct a6xx_gmu * gmu)410*4882a593Smuzhiyun static int a6xx_gmu_notify_slumber(struct a6xx_gmu *gmu)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun int ret;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* Disable the power counter so the GMU isn't busy */
415*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_CX_GMU_POWER_COUNTER_ENABLE, 0);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /* Disable SPTP_PC if the CPU is responsible for it */
418*4882a593Smuzhiyun if (gmu->idle_level < GMU_IDLE_STATE_SPTP)
419*4882a593Smuzhiyun a6xx_sptprac_disable(gmu);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (!gmu->legacy) {
422*4882a593Smuzhiyun ret = a6xx_hfi_send_prep_slumber(gmu);
423*4882a593Smuzhiyun goto out;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Tell the GMU to get ready to slumber */
427*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_BOOT_SLUMBER_OPTION, 1);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun ret = a6xx_gmu_set_oob(gmu, GMU_OOB_BOOT_SLUMBER);
430*4882a593Smuzhiyun a6xx_gmu_clear_oob(gmu, GMU_OOB_BOOT_SLUMBER);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (!ret) {
433*4882a593Smuzhiyun /* Check to see if the GMU really did slumber */
434*4882a593Smuzhiyun if (gmu_read(gmu, REG_A6XX_GPU_GMU_CX_GMU_RPMH_POWER_STATE)
435*4882a593Smuzhiyun != 0x0f) {
436*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "The GMU did not go into slumber\n");
437*4882a593Smuzhiyun ret = -ETIMEDOUT;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun out:
442*4882a593Smuzhiyun /* Put fence into allow mode */
443*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_AO_AHB_FENCE_CTRL, 0);
444*4882a593Smuzhiyun return ret;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
a6xx_rpmh_start(struct a6xx_gmu * gmu)447*4882a593Smuzhiyun static int a6xx_rpmh_start(struct a6xx_gmu *gmu)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun int ret;
450*4882a593Smuzhiyun u32 val;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_RSCC_CONTROL_REQ, 1 << 1);
453*4882a593Smuzhiyun /* Wait for the register to finish posting */
454*4882a593Smuzhiyun wmb();
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun ret = gmu_poll_timeout(gmu, REG_A6XX_GMU_RSCC_CONTROL_ACK, val,
457*4882a593Smuzhiyun val & (1 << 1), 100, 10000);
458*4882a593Smuzhiyun if (ret) {
459*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "Unable to power on the GPU RSC\n");
460*4882a593Smuzhiyun return ret;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun ret = gmu_poll_timeout_rscc(gmu, REG_A6XX_RSCC_SEQ_BUSY_DRV0, val,
464*4882a593Smuzhiyun !val, 100, 10000);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (ret) {
467*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "GPU RSC sequence stuck while waking up the GPU\n");
468*4882a593Smuzhiyun return ret;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_RSCC_CONTROL_REQ, 0);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* Set up CX GMU counter 0 to count busy ticks */
474*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_MASK, 0xff000000);
475*4882a593Smuzhiyun gmu_rmw(gmu, REG_A6XX_GMU_CX_GMU_POWER_COUNTER_SELECT_0, 0xff, 0x20);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* Enable the power counter */
478*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_CX_GMU_POWER_COUNTER_ENABLE, 1);
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
a6xx_rpmh_stop(struct a6xx_gmu * gmu)482*4882a593Smuzhiyun static void a6xx_rpmh_stop(struct a6xx_gmu *gmu)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun int ret;
485*4882a593Smuzhiyun u32 val;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_RSCC_CONTROL_REQ, 1);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun ret = gmu_poll_timeout_rscc(gmu, REG_A6XX_GPU_RSCC_RSC_STATUS0_DRV0,
490*4882a593Smuzhiyun val, val & (1 << 16), 100, 10000);
491*4882a593Smuzhiyun if (ret)
492*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "Unable to power off the GPU RSC\n");
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_RSCC_CONTROL_REQ, 0);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun
pdc_write(void __iomem * ptr,u32 offset,u32 value)497*4882a593Smuzhiyun static inline void pdc_write(void __iomem *ptr, u32 offset, u32 value)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun return msm_writel(value, ptr + (offset << 2));
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun static void __iomem *a6xx_gmu_get_mmio(struct platform_device *pdev,
503*4882a593Smuzhiyun const char *name);
504*4882a593Smuzhiyun
a6xx_gmu_rpmh_init(struct a6xx_gmu * gmu)505*4882a593Smuzhiyun static void a6xx_gmu_rpmh_init(struct a6xx_gmu *gmu)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu);
508*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
509*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(gmu->dev);
510*4882a593Smuzhiyun void __iomem *pdcptr = a6xx_gmu_get_mmio(pdev, "gmu_pdc");
511*4882a593Smuzhiyun void __iomem *seqptr = a6xx_gmu_get_mmio(pdev, "gmu_pdc_seq");
512*4882a593Smuzhiyun uint32_t pdc_address_offset;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (!pdcptr || !seqptr)
515*4882a593Smuzhiyun goto err;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (adreno_is_a618(adreno_gpu) || adreno_is_a640(adreno_gpu))
518*4882a593Smuzhiyun pdc_address_offset = 0x30090;
519*4882a593Smuzhiyun else if (adreno_is_a650(adreno_gpu))
520*4882a593Smuzhiyun pdc_address_offset = 0x300a0;
521*4882a593Smuzhiyun else
522*4882a593Smuzhiyun pdc_address_offset = 0x30080;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* Disable SDE clock gating */
525*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_GPU_RSCC_RSC_STATUS0_DRV0, BIT(24));
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Setup RSC PDC handshake for sleep and wakeup */
528*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_PDC_SLAVE_ID_DRV0, 1);
529*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_HIDDEN_TCS_CMD0_DATA, 0);
530*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_HIDDEN_TCS_CMD0_ADDR, 0);
531*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_HIDDEN_TCS_CMD0_DATA + 2, 0);
532*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_HIDDEN_TCS_CMD0_ADDR + 2, 0);
533*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_HIDDEN_TCS_CMD0_DATA + 4, 0x80000000);
534*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_HIDDEN_TCS_CMD0_ADDR + 4, 0);
535*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_OVERRIDE_START_ADDR, 0);
536*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_PDC_SEQ_START_ADDR, 0x4520);
537*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_PDC_MATCH_VALUE_LO, 0x4510);
538*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_PDC_MATCH_VALUE_HI, 0x4514);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Load RSC sequencer uCode for sleep and wakeup */
541*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu)) {
542*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0, 0xeaaae5a0);
543*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0 + 1, 0xe1a1ebab);
544*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0 + 2, 0xa2e0a581);
545*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0 + 3, 0xecac82e2);
546*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0 + 4, 0x0020edad);
547*4882a593Smuzhiyun } else {
548*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0, 0xa7a506a0);
549*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0 + 1, 0xa1e6a6e7);
550*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0 + 2, 0xa2e081e1);
551*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0 + 3, 0xe9a982e2);
552*4882a593Smuzhiyun gmu_write_rscc(gmu, REG_A6XX_RSCC_SEQ_MEM_0_DRV0 + 4, 0x0020e8a8);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Load PDC sequencer uCode for power up and power down sequence */
556*4882a593Smuzhiyun pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0, 0xfebea1e1);
557*4882a593Smuzhiyun pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0 + 1, 0xa5a4a3a2);
558*4882a593Smuzhiyun pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0 + 2, 0x8382a6e0);
559*4882a593Smuzhiyun pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0 + 3, 0xbce3e284);
560*4882a593Smuzhiyun pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0 + 4, 0x002081fc);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* Set TCS commands used by PDC sequence for low power modes */
563*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK, 7);
564*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK, 0);
565*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CONTROL, 0);
566*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID, 0x10108);
567*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR, 0x30010);
568*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_DATA, 1);
569*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID + 4, 0x10108);
570*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR + 4, 0x30000);
571*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_DATA + 4, 0x0);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID + 8, 0x10108);
574*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR + 8, pdc_address_offset);
575*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_DATA + 8, 0x0);
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK, 7);
578*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK, 0);
579*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CONTROL, 0);
580*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID, 0x10108);
581*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR, 0x30010);
582*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_DATA, 2);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID + 4, 0x10108);
585*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR + 4, 0x30000);
586*4882a593Smuzhiyun if (adreno_is_a618(adreno_gpu) || adreno_is_a650(adreno_gpu))
587*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_DATA + 4, 0x2);
588*4882a593Smuzhiyun else
589*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_DATA + 4, 0x3);
590*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID + 8, 0x10108);
591*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR + 8, pdc_address_offset);
592*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS3_CMD0_DATA + 8, 0x3);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* Setup GPU PDC */
595*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_SEQ_START_ADDR, 0);
596*4882a593Smuzhiyun pdc_write(pdcptr, REG_A6XX_PDC_GPU_ENABLE_PDC, 0x80000001);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* ensure no writes happen before the uCode is fully written */
599*4882a593Smuzhiyun wmb();
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun err:
602*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(pdcptr))
603*4882a593Smuzhiyun iounmap(pdcptr);
604*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(seqptr))
605*4882a593Smuzhiyun iounmap(seqptr);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /*
609*4882a593Smuzhiyun * The lowest 16 bits of this value are the number of XO clock cycles for main
610*4882a593Smuzhiyun * hysteresis which is set at 0x1680 cycles (300 us). The higher 16 bits are
611*4882a593Smuzhiyun * for the shorter hysteresis that happens after main - this is 0xa (.5 us)
612*4882a593Smuzhiyun */
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun #define GMU_PWR_COL_HYST 0x000a1680
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Set up the idle state for the GMU */
a6xx_gmu_power_config(struct a6xx_gmu * gmu)617*4882a593Smuzhiyun static void a6xx_gmu_power_config(struct a6xx_gmu *gmu)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun /* Disable GMU WB/RB buffer */
620*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_SYS_BUS_CONFIG, 0x1);
621*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_ICACHE_CONFIG, 0x1);
622*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_DCACHE_CONFIG, 0x1);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_PWR_COL_INTER_FRAME_CTRL, 0x9c40400);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun switch (gmu->idle_level) {
627*4882a593Smuzhiyun case GMU_IDLE_STATE_IFPC:
628*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_PWR_COL_INTER_FRAME_HYST,
629*4882a593Smuzhiyun GMU_PWR_COL_HYST);
630*4882a593Smuzhiyun gmu_rmw(gmu, REG_A6XX_GMU_PWR_COL_INTER_FRAME_CTRL, 0,
631*4882a593Smuzhiyun A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_IFPC_ENABLE |
632*4882a593Smuzhiyun A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_HM_POWER_COLLAPSE_ENABLE);
633*4882a593Smuzhiyun fallthrough;
634*4882a593Smuzhiyun case GMU_IDLE_STATE_SPTP:
635*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_PWR_COL_SPTPRAC_HYST,
636*4882a593Smuzhiyun GMU_PWR_COL_HYST);
637*4882a593Smuzhiyun gmu_rmw(gmu, REG_A6XX_GMU_PWR_COL_INTER_FRAME_CTRL, 0,
638*4882a593Smuzhiyun A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_IFPC_ENABLE |
639*4882a593Smuzhiyun A6XX_GMU_PWR_COL_INTER_FRAME_CTRL_SPTPRAC_POWER_CONTROL_ENABLE);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* Enable RPMh GPU client */
643*4882a593Smuzhiyun gmu_rmw(gmu, REG_A6XX_GMU_RPMH_CTRL, 0,
644*4882a593Smuzhiyun A6XX_GMU_RPMH_CTRL_RPMH_INTERFACE_ENABLE |
645*4882a593Smuzhiyun A6XX_GMU_RPMH_CTRL_LLC_VOTE_ENABLE |
646*4882a593Smuzhiyun A6XX_GMU_RPMH_CTRL_DDR_VOTE_ENABLE |
647*4882a593Smuzhiyun A6XX_GMU_RPMH_CTRL_MX_VOTE_ENABLE |
648*4882a593Smuzhiyun A6XX_GMU_RPMH_CTRL_CX_VOTE_ENABLE |
649*4882a593Smuzhiyun A6XX_GMU_RPMH_CTRL_GFX_VOTE_ENABLE);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun struct block_header {
653*4882a593Smuzhiyun u32 addr;
654*4882a593Smuzhiyun u32 size;
655*4882a593Smuzhiyun u32 type;
656*4882a593Smuzhiyun u32 value;
657*4882a593Smuzhiyun u32 data[];
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* this should be a general kernel helper */
in_range(u32 addr,u32 start,u32 size)661*4882a593Smuzhiyun static int in_range(u32 addr, u32 start, u32 size)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun return addr >= start && addr < start + size;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
fw_block_mem(struct a6xx_gmu_bo * bo,const struct block_header * blk)666*4882a593Smuzhiyun static bool fw_block_mem(struct a6xx_gmu_bo *bo, const struct block_header *blk)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun if (!in_range(blk->addr, bo->iova, bo->size))
669*4882a593Smuzhiyun return false;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun memcpy(bo->virt + blk->addr - bo->iova, blk->data, blk->size);
672*4882a593Smuzhiyun return true;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
a6xx_gmu_fw_load(struct a6xx_gmu * gmu)675*4882a593Smuzhiyun static int a6xx_gmu_fw_load(struct a6xx_gmu *gmu)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu);
678*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
679*4882a593Smuzhiyun const struct firmware *fw_image = adreno_gpu->fw[ADRENO_FW_GMU];
680*4882a593Smuzhiyun const struct block_header *blk;
681*4882a593Smuzhiyun u32 reg_offset;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun u32 itcm_base = 0x00000000;
684*4882a593Smuzhiyun u32 dtcm_base = 0x00040000;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu))
687*4882a593Smuzhiyun dtcm_base = 0x10004000;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (gmu->legacy) {
690*4882a593Smuzhiyun /* Sanity check the size of the firmware that was loaded */
691*4882a593Smuzhiyun if (fw_image->size > 0x8000) {
692*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev,
693*4882a593Smuzhiyun "GMU firmware is bigger than the available region\n");
694*4882a593Smuzhiyun return -EINVAL;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun gmu_write_bulk(gmu, REG_A6XX_GMU_CM3_ITCM_START,
698*4882a593Smuzhiyun (u32*) fw_image->data, fw_image->size);
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun for (blk = (const struct block_header *) fw_image->data;
704*4882a593Smuzhiyun (const u8*) blk < fw_image->data + fw_image->size;
705*4882a593Smuzhiyun blk = (const struct block_header *) &blk->data[blk->size >> 2]) {
706*4882a593Smuzhiyun if (blk->size == 0)
707*4882a593Smuzhiyun continue;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun if (in_range(blk->addr, itcm_base, SZ_16K)) {
710*4882a593Smuzhiyun reg_offset = (blk->addr - itcm_base) >> 2;
711*4882a593Smuzhiyun gmu_write_bulk(gmu,
712*4882a593Smuzhiyun REG_A6XX_GMU_CM3_ITCM_START + reg_offset,
713*4882a593Smuzhiyun blk->data, blk->size);
714*4882a593Smuzhiyun } else if (in_range(blk->addr, dtcm_base, SZ_16K)) {
715*4882a593Smuzhiyun reg_offset = (blk->addr - dtcm_base) >> 2;
716*4882a593Smuzhiyun gmu_write_bulk(gmu,
717*4882a593Smuzhiyun REG_A6XX_GMU_CM3_DTCM_START + reg_offset,
718*4882a593Smuzhiyun blk->data, blk->size);
719*4882a593Smuzhiyun } else if (!fw_block_mem(&gmu->icache, blk) &&
720*4882a593Smuzhiyun !fw_block_mem(&gmu->dcache, blk) &&
721*4882a593Smuzhiyun !fw_block_mem(&gmu->dummy, blk)) {
722*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev,
723*4882a593Smuzhiyun "failed to match fw block (addr=%.8x size=%d data[0]=%.8x)\n",
724*4882a593Smuzhiyun blk->addr, blk->size, blk->data[0]);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
a6xx_gmu_fw_start(struct a6xx_gmu * gmu,unsigned int state)731*4882a593Smuzhiyun static int a6xx_gmu_fw_start(struct a6xx_gmu *gmu, unsigned int state)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun static bool rpmh_init;
734*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu);
735*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
736*4882a593Smuzhiyun int ret;
737*4882a593Smuzhiyun u32 chipid;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu))
740*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GPU_GMU_CX_GMU_CX_FAL_INTF, 1);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (state == GMU_WARM_BOOT) {
743*4882a593Smuzhiyun ret = a6xx_rpmh_start(gmu);
744*4882a593Smuzhiyun if (ret)
745*4882a593Smuzhiyun return ret;
746*4882a593Smuzhiyun } else {
747*4882a593Smuzhiyun if (WARN(!adreno_gpu->fw[ADRENO_FW_GMU],
748*4882a593Smuzhiyun "GMU firmware is not loaded\n"))
749*4882a593Smuzhiyun return -ENOENT;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* Turn on register retention */
752*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GENERAL_7, 1);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* We only need to load the RPMh microcode once */
755*4882a593Smuzhiyun if (!rpmh_init) {
756*4882a593Smuzhiyun a6xx_gmu_rpmh_init(gmu);
757*4882a593Smuzhiyun rpmh_init = true;
758*4882a593Smuzhiyun } else {
759*4882a593Smuzhiyun ret = a6xx_rpmh_start(gmu);
760*4882a593Smuzhiyun if (ret)
761*4882a593Smuzhiyun return ret;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun ret = a6xx_gmu_fw_load(gmu);
765*4882a593Smuzhiyun if (ret)
766*4882a593Smuzhiyun return ret;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_CM3_FW_INIT_RESULT, 0);
770*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_CM3_BOOT_CONFIG, 0x02);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* Write the iova of the HFI table */
773*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HFI_QTBL_ADDR, gmu->hfi.iova);
774*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HFI_QTBL_INFO, 1);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_AHB_FENCE_RANGE_0,
777*4882a593Smuzhiyun (1 << 31) | (0xa << 18) | (0xa0));
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun chipid = adreno_gpu->rev.core << 24;
780*4882a593Smuzhiyun chipid |= adreno_gpu->rev.major << 16;
781*4882a593Smuzhiyun chipid |= adreno_gpu->rev.minor << 12;
782*4882a593Smuzhiyun chipid |= adreno_gpu->rev.patchid << 8;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_HFI_SFR_ADDR, chipid);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GPU_GMU_CX_GMU_PWR_COL_CP_MSG,
787*4882a593Smuzhiyun gmu->log.iova | (gmu->log.size / SZ_4K - 1));
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /* Set up the lowest idle level on the GMU */
790*4882a593Smuzhiyun a6xx_gmu_power_config(gmu);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun ret = a6xx_gmu_start(gmu);
793*4882a593Smuzhiyun if (ret)
794*4882a593Smuzhiyun return ret;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (gmu->legacy) {
797*4882a593Smuzhiyun ret = a6xx_gmu_gfx_rail_on(gmu);
798*4882a593Smuzhiyun if (ret)
799*4882a593Smuzhiyun return ret;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* Enable SPTP_PC if the CPU is responsible for it */
803*4882a593Smuzhiyun if (gmu->idle_level < GMU_IDLE_STATE_SPTP) {
804*4882a593Smuzhiyun ret = a6xx_sptprac_enable(gmu);
805*4882a593Smuzhiyun if (ret)
806*4882a593Smuzhiyun return ret;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun ret = a6xx_gmu_hfi_start(gmu);
810*4882a593Smuzhiyun if (ret)
811*4882a593Smuzhiyun return ret;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* FIXME: Do we need this wmb() here? */
814*4882a593Smuzhiyun wmb();
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun return 0;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun #define A6XX_HFI_IRQ_MASK \
820*4882a593Smuzhiyun (A6XX_GMU_GMU2HOST_INTR_INFO_CM3_FAULT)
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun #define A6XX_GMU_IRQ_MASK \
823*4882a593Smuzhiyun (A6XX_GMU_AO_HOST_INTERRUPT_STATUS_WDOG_BITE | \
824*4882a593Smuzhiyun A6XX_GMU_AO_HOST_INTERRUPT_STATUS_HOST_AHB_BUS_ERROR | \
825*4882a593Smuzhiyun A6XX_GMU_AO_HOST_INTERRUPT_STATUS_FENCE_ERR)
826*4882a593Smuzhiyun
a6xx_gmu_irq_disable(struct a6xx_gmu * gmu)827*4882a593Smuzhiyun static void a6xx_gmu_irq_disable(struct a6xx_gmu *gmu)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun disable_irq(gmu->gmu_irq);
830*4882a593Smuzhiyun disable_irq(gmu->hfi_irq);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_AO_HOST_INTERRUPT_MASK, ~0);
833*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GMU2HOST_INTR_MASK, ~0);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
a6xx_gmu_rpmh_off(struct a6xx_gmu * gmu)836*4882a593Smuzhiyun static void a6xx_gmu_rpmh_off(struct a6xx_gmu *gmu)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun u32 val;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* Make sure there are no outstanding RPMh votes */
841*4882a593Smuzhiyun gmu_poll_timeout_rscc(gmu, REG_A6XX_RSCC_TCS0_DRV0_STATUS, val,
842*4882a593Smuzhiyun (val & 1), 100, 10000);
843*4882a593Smuzhiyun gmu_poll_timeout_rscc(gmu, REG_A6XX_RSCC_TCS1_DRV0_STATUS, val,
844*4882a593Smuzhiyun (val & 1), 100, 10000);
845*4882a593Smuzhiyun gmu_poll_timeout_rscc(gmu, REG_A6XX_RSCC_TCS2_DRV0_STATUS, val,
846*4882a593Smuzhiyun (val & 1), 100, 10000);
847*4882a593Smuzhiyun gmu_poll_timeout_rscc(gmu, REG_A6XX_RSCC_TCS3_DRV0_STATUS, val,
848*4882a593Smuzhiyun (val & 1), 100, 1000);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Force the GMU off in case it isn't responsive */
a6xx_gmu_force_off(struct a6xx_gmu * gmu)852*4882a593Smuzhiyun static void a6xx_gmu_force_off(struct a6xx_gmu *gmu)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun /* Flush all the queues */
855*4882a593Smuzhiyun a6xx_hfi_stop(gmu);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* Stop the interrupts */
858*4882a593Smuzhiyun a6xx_gmu_irq_disable(gmu);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Force off SPTP in case the GMU is managing it */
861*4882a593Smuzhiyun a6xx_sptprac_disable(gmu);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /* Make sure there are no outstanding RPMh votes */
864*4882a593Smuzhiyun a6xx_gmu_rpmh_off(gmu);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
a6xx_gmu_set_initial_freq(struct msm_gpu * gpu,struct a6xx_gmu * gmu)867*4882a593Smuzhiyun static void a6xx_gmu_set_initial_freq(struct msm_gpu *gpu, struct a6xx_gmu *gmu)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun struct dev_pm_opp *gpu_opp;
870*4882a593Smuzhiyun unsigned long gpu_freq = gmu->gpu_freqs[gmu->current_perf_index];
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun gpu_opp = dev_pm_opp_find_freq_exact(&gpu->pdev->dev, gpu_freq, true);
873*4882a593Smuzhiyun if (IS_ERR_OR_NULL(gpu_opp))
874*4882a593Smuzhiyun return;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun gmu->freq = 0; /* so a6xx_gmu_set_freq() doesn't exit early */
877*4882a593Smuzhiyun a6xx_gmu_set_freq(gpu, gpu_opp);
878*4882a593Smuzhiyun dev_pm_opp_put(gpu_opp);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
a6xx_gmu_set_initial_bw(struct msm_gpu * gpu,struct a6xx_gmu * gmu)881*4882a593Smuzhiyun static void a6xx_gmu_set_initial_bw(struct msm_gpu *gpu, struct a6xx_gmu *gmu)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun struct dev_pm_opp *gpu_opp;
884*4882a593Smuzhiyun unsigned long gpu_freq = gmu->gpu_freqs[gmu->current_perf_index];
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun gpu_opp = dev_pm_opp_find_freq_exact(&gpu->pdev->dev, gpu_freq, true);
887*4882a593Smuzhiyun if (IS_ERR_OR_NULL(gpu_opp))
888*4882a593Smuzhiyun return;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun dev_pm_opp_set_bw(&gpu->pdev->dev, gpu_opp);
891*4882a593Smuzhiyun dev_pm_opp_put(gpu_opp);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
a6xx_gmu_resume(struct a6xx_gpu * a6xx_gpu)894*4882a593Smuzhiyun int a6xx_gmu_resume(struct a6xx_gpu *a6xx_gpu)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
897*4882a593Smuzhiyun struct msm_gpu *gpu = &adreno_gpu->base;
898*4882a593Smuzhiyun struct a6xx_gmu *gmu = &a6xx_gpu->gmu;
899*4882a593Smuzhiyun int status, ret;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun if (WARN(!gmu->initialized, "The GMU is not set up yet\n"))
902*4882a593Smuzhiyun return 0;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun gmu->hung = false;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* Turn on the resources */
907*4882a593Smuzhiyun pm_runtime_get_sync(gmu->dev);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /*
910*4882a593Smuzhiyun * "enable" the GX power domain which won't actually do anything but it
911*4882a593Smuzhiyun * will make sure that the refcounting is correct in case we need to
912*4882a593Smuzhiyun * bring down the GX after a GMU failure
913*4882a593Smuzhiyun */
914*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(gmu->gxpd))
915*4882a593Smuzhiyun pm_runtime_get_sync(gmu->gxpd);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* Use a known rate to bring up the GMU */
918*4882a593Smuzhiyun clk_set_rate(gmu->core_clk, 200000000);
919*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(gmu->nr_clocks, gmu->clocks);
920*4882a593Smuzhiyun if (ret) {
921*4882a593Smuzhiyun pm_runtime_put(gmu->gxpd);
922*4882a593Smuzhiyun pm_runtime_put(gmu->dev);
923*4882a593Smuzhiyun return ret;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* Set the bus quota to a reasonable value for boot */
927*4882a593Smuzhiyun a6xx_gmu_set_initial_bw(gpu, gmu);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* Enable the GMU interrupt */
930*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_AO_HOST_INTERRUPT_CLR, ~0);
931*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_AO_HOST_INTERRUPT_MASK, ~A6XX_GMU_IRQ_MASK);
932*4882a593Smuzhiyun enable_irq(gmu->gmu_irq);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* Check to see if we are doing a cold or warm boot */
935*4882a593Smuzhiyun status = gmu_read(gmu, REG_A6XX_GMU_GENERAL_7) == 1 ?
936*4882a593Smuzhiyun GMU_WARM_BOOT : GMU_COLD_BOOT;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /*
939*4882a593Smuzhiyun * Warm boot path does not work on newer GPUs
940*4882a593Smuzhiyun * Presumably this is because icache/dcache regions must be restored
941*4882a593Smuzhiyun */
942*4882a593Smuzhiyun if (!gmu->legacy)
943*4882a593Smuzhiyun status = GMU_COLD_BOOT;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun ret = a6xx_gmu_fw_start(gmu, status);
946*4882a593Smuzhiyun if (ret)
947*4882a593Smuzhiyun goto out;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun ret = a6xx_hfi_start(gmu, status);
950*4882a593Smuzhiyun if (ret)
951*4882a593Smuzhiyun goto out;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /*
954*4882a593Smuzhiyun * Turn on the GMU firmware fault interrupt after we know the boot
955*4882a593Smuzhiyun * sequence is successful
956*4882a593Smuzhiyun */
957*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GMU2HOST_INTR_CLR, ~0);
958*4882a593Smuzhiyun gmu_write(gmu, REG_A6XX_GMU_GMU2HOST_INTR_MASK, ~A6XX_HFI_IRQ_MASK);
959*4882a593Smuzhiyun enable_irq(gmu->hfi_irq);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* Set the GPU to the current freq */
962*4882a593Smuzhiyun a6xx_gmu_set_initial_freq(gpu, gmu);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun out:
965*4882a593Smuzhiyun /* On failure, shut down the GMU to leave it in a good state */
966*4882a593Smuzhiyun if (ret) {
967*4882a593Smuzhiyun disable_irq(gmu->gmu_irq);
968*4882a593Smuzhiyun a6xx_rpmh_stop(gmu);
969*4882a593Smuzhiyun pm_runtime_put(gmu->gxpd);
970*4882a593Smuzhiyun pm_runtime_put(gmu->dev);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun return ret;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
a6xx_gmu_isidle(struct a6xx_gmu * gmu)976*4882a593Smuzhiyun bool a6xx_gmu_isidle(struct a6xx_gmu *gmu)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun u32 reg;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (!gmu->initialized)
981*4882a593Smuzhiyun return true;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun reg = gmu_read(gmu, REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (reg & A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS_GPUBUSYIGNAHB)
986*4882a593Smuzhiyun return false;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return true;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun #define GBIF_CLIENT_HALT_MASK BIT(0)
992*4882a593Smuzhiyun #define GBIF_ARB_HALT_MASK BIT(1)
993*4882a593Smuzhiyun
a6xx_bus_clear_pending_transactions(struct adreno_gpu * adreno_gpu)994*4882a593Smuzhiyun static void a6xx_bus_clear_pending_transactions(struct adreno_gpu *adreno_gpu)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun struct msm_gpu *gpu = &adreno_gpu->base;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun if (!a6xx_has_gbif(adreno_gpu)) {
999*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_VBIF_XIN_HALT_CTRL0, 0xf);
1000*4882a593Smuzhiyun spin_until((gpu_read(gpu, REG_A6XX_VBIF_XIN_HALT_CTRL1) &
1001*4882a593Smuzhiyun 0xf) == 0xf);
1002*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_VBIF_XIN_HALT_CTRL0, 0);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* Halt new client requests on GBIF */
1008*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GBIF_HALT, GBIF_CLIENT_HALT_MASK);
1009*4882a593Smuzhiyun spin_until((gpu_read(gpu, REG_A6XX_GBIF_HALT_ACK) &
1010*4882a593Smuzhiyun (GBIF_CLIENT_HALT_MASK)) == GBIF_CLIENT_HALT_MASK);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* Halt all AXI requests on GBIF */
1013*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GBIF_HALT, GBIF_ARB_HALT_MASK);
1014*4882a593Smuzhiyun spin_until((gpu_read(gpu, REG_A6XX_GBIF_HALT_ACK) &
1015*4882a593Smuzhiyun (GBIF_ARB_HALT_MASK)) == GBIF_ARB_HALT_MASK);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* The GBIF halt needs to be explicitly cleared */
1018*4882a593Smuzhiyun gpu_write(gpu, REG_A6XX_GBIF_HALT, 0x0);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* Gracefully try to shut down the GMU and by extension the GPU */
a6xx_gmu_shutdown(struct a6xx_gmu * gmu)1022*4882a593Smuzhiyun static void a6xx_gmu_shutdown(struct a6xx_gmu *gmu)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu);
1025*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
1026*4882a593Smuzhiyun u32 val;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /*
1029*4882a593Smuzhiyun * The GMU may still be in slumber unless the GPU started so check and
1030*4882a593Smuzhiyun * skip putting it back into slumber if so
1031*4882a593Smuzhiyun */
1032*4882a593Smuzhiyun val = gmu_read(gmu, REG_A6XX_GPU_GMU_CX_GMU_RPMH_POWER_STATE);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun if (val != 0xf) {
1035*4882a593Smuzhiyun int ret = a6xx_gmu_wait_for_idle(gmu);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /* If the GMU isn't responding assume it is hung */
1038*4882a593Smuzhiyun if (ret) {
1039*4882a593Smuzhiyun a6xx_gmu_force_off(gmu);
1040*4882a593Smuzhiyun return;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun a6xx_bus_clear_pending_transactions(adreno_gpu);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* tell the GMU we want to slumber */
1046*4882a593Smuzhiyun a6xx_gmu_notify_slumber(gmu);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun ret = gmu_poll_timeout(gmu,
1049*4882a593Smuzhiyun REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS, val,
1050*4882a593Smuzhiyun !(val & A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS_GPUBUSYIGNAHB),
1051*4882a593Smuzhiyun 100, 10000);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /*
1054*4882a593Smuzhiyun * Let the user know we failed to slumber but don't worry too
1055*4882a593Smuzhiyun * much because we are powering down anyway
1056*4882a593Smuzhiyun */
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun if (ret)
1059*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev,
1060*4882a593Smuzhiyun "Unable to slumber GMU: status = 0%x/0%x\n",
1061*4882a593Smuzhiyun gmu_read(gmu,
1062*4882a593Smuzhiyun REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS),
1063*4882a593Smuzhiyun gmu_read(gmu,
1064*4882a593Smuzhiyun REG_A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS2));
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* Turn off HFI */
1068*4882a593Smuzhiyun a6xx_hfi_stop(gmu);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /* Stop the interrupts and mask the hardware */
1071*4882a593Smuzhiyun a6xx_gmu_irq_disable(gmu);
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* Tell RPMh to power off the GPU */
1074*4882a593Smuzhiyun a6xx_rpmh_stop(gmu);
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun
a6xx_gmu_stop(struct a6xx_gpu * a6xx_gpu)1078*4882a593Smuzhiyun int a6xx_gmu_stop(struct a6xx_gpu *a6xx_gpu)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun struct a6xx_gmu *gmu = &a6xx_gpu->gmu;
1081*4882a593Smuzhiyun struct msm_gpu *gpu = &a6xx_gpu->base.base;
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (!pm_runtime_active(gmu->dev))
1084*4882a593Smuzhiyun return 0;
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun /*
1087*4882a593Smuzhiyun * Force the GMU off if we detected a hang, otherwise try to shut it
1088*4882a593Smuzhiyun * down gracefully
1089*4882a593Smuzhiyun */
1090*4882a593Smuzhiyun if (gmu->hung)
1091*4882a593Smuzhiyun a6xx_gmu_force_off(gmu);
1092*4882a593Smuzhiyun else
1093*4882a593Smuzhiyun a6xx_gmu_shutdown(gmu);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun /* Remove the bus vote */
1096*4882a593Smuzhiyun dev_pm_opp_set_bw(&gpu->pdev->dev, NULL);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun /*
1099*4882a593Smuzhiyun * Make sure the GX domain is off before turning off the GMU (CX)
1100*4882a593Smuzhiyun * domain. Usually the GMU does this but only if the shutdown sequence
1101*4882a593Smuzhiyun * was successful
1102*4882a593Smuzhiyun */
1103*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(gmu->gxpd))
1104*4882a593Smuzhiyun pm_runtime_put_sync(gmu->gxpd);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun clk_bulk_disable_unprepare(gmu->nr_clocks, gmu->clocks);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun pm_runtime_put_sync(gmu->dev);
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
a6xx_gmu_memory_free(struct a6xx_gmu * gmu)1113*4882a593Smuzhiyun static void a6xx_gmu_memory_free(struct a6xx_gmu *gmu)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun msm_gem_kernel_put(gmu->hfi.obj, gmu->aspace, false);
1116*4882a593Smuzhiyun msm_gem_kernel_put(gmu->debug.obj, gmu->aspace, false);
1117*4882a593Smuzhiyun msm_gem_kernel_put(gmu->icache.obj, gmu->aspace, false);
1118*4882a593Smuzhiyun msm_gem_kernel_put(gmu->dcache.obj, gmu->aspace, false);
1119*4882a593Smuzhiyun msm_gem_kernel_put(gmu->dummy.obj, gmu->aspace, false);
1120*4882a593Smuzhiyun msm_gem_kernel_put(gmu->log.obj, gmu->aspace, false);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun gmu->aspace->mmu->funcs->detach(gmu->aspace->mmu);
1123*4882a593Smuzhiyun msm_gem_address_space_put(gmu->aspace);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
a6xx_gmu_memory_alloc(struct a6xx_gmu * gmu,struct a6xx_gmu_bo * bo,size_t size,u64 iova)1126*4882a593Smuzhiyun static int a6xx_gmu_memory_alloc(struct a6xx_gmu *gmu, struct a6xx_gmu_bo *bo,
1127*4882a593Smuzhiyun size_t size, u64 iova)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu);
1130*4882a593Smuzhiyun struct drm_device *dev = a6xx_gpu->base.base.dev;
1131*4882a593Smuzhiyun uint32_t flags = MSM_BO_WC;
1132*4882a593Smuzhiyun u64 range_start, range_end;
1133*4882a593Smuzhiyun int ret;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun size = PAGE_ALIGN(size);
1136*4882a593Smuzhiyun if (!iova) {
1137*4882a593Smuzhiyun /* no fixed address - use GMU's uncached range */
1138*4882a593Smuzhiyun range_start = 0x60000000 + PAGE_SIZE; /* skip dummy page */
1139*4882a593Smuzhiyun range_end = 0x80000000;
1140*4882a593Smuzhiyun } else {
1141*4882a593Smuzhiyun /* range for fixed address */
1142*4882a593Smuzhiyun range_start = iova;
1143*4882a593Smuzhiyun range_end = iova + size;
1144*4882a593Smuzhiyun /* use IOMMU_PRIV for icache/dcache */
1145*4882a593Smuzhiyun flags |= MSM_BO_MAP_PRIV;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun bo->obj = msm_gem_new(dev, size, flags);
1149*4882a593Smuzhiyun if (IS_ERR(bo->obj))
1150*4882a593Smuzhiyun return PTR_ERR(bo->obj);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun ret = msm_gem_get_and_pin_iova_range(bo->obj, gmu->aspace, &bo->iova,
1153*4882a593Smuzhiyun range_start >> PAGE_SHIFT, range_end >> PAGE_SHIFT);
1154*4882a593Smuzhiyun if (ret) {
1155*4882a593Smuzhiyun drm_gem_object_put(bo->obj);
1156*4882a593Smuzhiyun return ret;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun bo->virt = msm_gem_get_vaddr(bo->obj);
1160*4882a593Smuzhiyun bo->size = size;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return 0;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
a6xx_gmu_memory_probe(struct a6xx_gmu * gmu)1165*4882a593Smuzhiyun static int a6xx_gmu_memory_probe(struct a6xx_gmu *gmu)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun struct iommu_domain *domain;
1168*4882a593Smuzhiyun struct msm_mmu *mmu;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun domain = iommu_domain_alloc(&platform_bus_type);
1171*4882a593Smuzhiyun if (!domain)
1172*4882a593Smuzhiyun return -ENODEV;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun mmu = msm_iommu_new(gmu->dev, domain);
1175*4882a593Smuzhiyun gmu->aspace = msm_gem_address_space_create(mmu, "gmu", 0x0, 0x80000000);
1176*4882a593Smuzhiyun if (IS_ERR(gmu->aspace)) {
1177*4882a593Smuzhiyun iommu_domain_free(domain);
1178*4882a593Smuzhiyun return PTR_ERR(gmu->aspace);
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun return 0;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /* Return the 'arc-level' for the given frequency */
a6xx_gmu_get_arc_level(struct device * dev,unsigned long freq)1185*4882a593Smuzhiyun static unsigned int a6xx_gmu_get_arc_level(struct device *dev,
1186*4882a593Smuzhiyun unsigned long freq)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun struct dev_pm_opp *opp;
1189*4882a593Smuzhiyun unsigned int val;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (!freq)
1192*4882a593Smuzhiyun return 0;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun opp = dev_pm_opp_find_freq_exact(dev, freq, true);
1195*4882a593Smuzhiyun if (IS_ERR(opp))
1196*4882a593Smuzhiyun return 0;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun val = dev_pm_opp_get_level(opp);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun dev_pm_opp_put(opp);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun return val;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
a6xx_gmu_rpmh_arc_votes_init(struct device * dev,u32 * votes,unsigned long * freqs,int freqs_count,const char * id)1205*4882a593Smuzhiyun static int a6xx_gmu_rpmh_arc_votes_init(struct device *dev, u32 *votes,
1206*4882a593Smuzhiyun unsigned long *freqs, int freqs_count, const char *id)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun int i, j;
1209*4882a593Smuzhiyun const u16 *pri, *sec;
1210*4882a593Smuzhiyun size_t pri_count, sec_count;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun pri = cmd_db_read_aux_data(id, &pri_count);
1213*4882a593Smuzhiyun if (IS_ERR(pri))
1214*4882a593Smuzhiyun return PTR_ERR(pri);
1215*4882a593Smuzhiyun /*
1216*4882a593Smuzhiyun * The data comes back as an array of unsigned shorts so adjust the
1217*4882a593Smuzhiyun * count accordingly
1218*4882a593Smuzhiyun */
1219*4882a593Smuzhiyun pri_count >>= 1;
1220*4882a593Smuzhiyun if (!pri_count)
1221*4882a593Smuzhiyun return -EINVAL;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun sec = cmd_db_read_aux_data("mx.lvl", &sec_count);
1224*4882a593Smuzhiyun if (IS_ERR(sec))
1225*4882a593Smuzhiyun return PTR_ERR(sec);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun sec_count >>= 1;
1228*4882a593Smuzhiyun if (!sec_count)
1229*4882a593Smuzhiyun return -EINVAL;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /* Construct a vote for each frequency */
1232*4882a593Smuzhiyun for (i = 0; i < freqs_count; i++) {
1233*4882a593Smuzhiyun u8 pindex = 0, sindex = 0;
1234*4882a593Smuzhiyun unsigned int level = a6xx_gmu_get_arc_level(dev, freqs[i]);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /* Get the primary index that matches the arc level */
1237*4882a593Smuzhiyun for (j = 0; j < pri_count; j++) {
1238*4882a593Smuzhiyun if (pri[j] >= level) {
1239*4882a593Smuzhiyun pindex = j;
1240*4882a593Smuzhiyun break;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun if (j == pri_count) {
1245*4882a593Smuzhiyun DRM_DEV_ERROR(dev,
1246*4882a593Smuzhiyun "Level %u not found in the RPMh list\n",
1247*4882a593Smuzhiyun level);
1248*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "Available levels:\n");
1249*4882a593Smuzhiyun for (j = 0; j < pri_count; j++)
1250*4882a593Smuzhiyun DRM_DEV_ERROR(dev, " %u\n", pri[j]);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun return -EINVAL;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun /*
1256*4882a593Smuzhiyun * Look for a level in in the secondary list that matches. If
1257*4882a593Smuzhiyun * nothing fits, use the maximum non zero vote
1258*4882a593Smuzhiyun */
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun for (j = 0; j < sec_count; j++) {
1261*4882a593Smuzhiyun if (sec[j] >= level) {
1262*4882a593Smuzhiyun sindex = j;
1263*4882a593Smuzhiyun break;
1264*4882a593Smuzhiyun } else if (sec[j]) {
1265*4882a593Smuzhiyun sindex = j;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* Construct the vote */
1270*4882a593Smuzhiyun votes[i] = ((pri[pindex] & 0xffff) << 16) |
1271*4882a593Smuzhiyun (sindex << 8) | pindex;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun return 0;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /*
1278*4882a593Smuzhiyun * The GMU votes with the RPMh for itself and on behalf of the GPU but we need
1279*4882a593Smuzhiyun * to construct the list of votes on the CPU and send it over. Query the RPMh
1280*4882a593Smuzhiyun * voltage levels and build the votes
1281*4882a593Smuzhiyun */
1282*4882a593Smuzhiyun
a6xx_gmu_rpmh_votes_init(struct a6xx_gmu * gmu)1283*4882a593Smuzhiyun static int a6xx_gmu_rpmh_votes_init(struct a6xx_gmu *gmu)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu);
1286*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
1287*4882a593Smuzhiyun struct msm_gpu *gpu = &adreno_gpu->base;
1288*4882a593Smuzhiyun int ret;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /* Build the GX votes */
1291*4882a593Smuzhiyun ret = a6xx_gmu_rpmh_arc_votes_init(&gpu->pdev->dev, gmu->gx_arc_votes,
1292*4882a593Smuzhiyun gmu->gpu_freqs, gmu->nr_gpu_freqs, "gfx.lvl");
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* Build the CX votes */
1295*4882a593Smuzhiyun ret |= a6xx_gmu_rpmh_arc_votes_init(gmu->dev, gmu->cx_arc_votes,
1296*4882a593Smuzhiyun gmu->gmu_freqs, gmu->nr_gmu_freqs, "cx.lvl");
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return ret;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
a6xx_gmu_build_freq_table(struct device * dev,unsigned long * freqs,u32 size)1301*4882a593Smuzhiyun static int a6xx_gmu_build_freq_table(struct device *dev, unsigned long *freqs,
1302*4882a593Smuzhiyun u32 size)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun int count = dev_pm_opp_get_opp_count(dev);
1305*4882a593Smuzhiyun struct dev_pm_opp *opp;
1306*4882a593Smuzhiyun int i, index = 0;
1307*4882a593Smuzhiyun unsigned long freq = 1;
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /*
1310*4882a593Smuzhiyun * The OPP table doesn't contain the "off" frequency level so we need to
1311*4882a593Smuzhiyun * add 1 to the table size to account for it
1312*4882a593Smuzhiyun */
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun if (WARN(count + 1 > size,
1315*4882a593Smuzhiyun "The GMU frequency table is being truncated\n"))
1316*4882a593Smuzhiyun count = size - 1;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun /* Set the "off" frequency */
1319*4882a593Smuzhiyun freqs[index++] = 0;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun for (i = 0; i < count; i++) {
1322*4882a593Smuzhiyun opp = dev_pm_opp_find_freq_ceil(dev, &freq);
1323*4882a593Smuzhiyun if (IS_ERR(opp))
1324*4882a593Smuzhiyun break;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun dev_pm_opp_put(opp);
1327*4882a593Smuzhiyun freqs[index++] = freq++;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun return index;
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun
a6xx_gmu_pwrlevels_probe(struct a6xx_gmu * gmu)1333*4882a593Smuzhiyun static int a6xx_gmu_pwrlevels_probe(struct a6xx_gmu *gmu)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun struct a6xx_gpu *a6xx_gpu = container_of(gmu, struct a6xx_gpu, gmu);
1336*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
1337*4882a593Smuzhiyun struct msm_gpu *gpu = &adreno_gpu->base;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun int ret = 0;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun /*
1342*4882a593Smuzhiyun * The GMU handles its own frequency switching so build a list of
1343*4882a593Smuzhiyun * available frequencies to send during initialization
1344*4882a593Smuzhiyun */
1345*4882a593Smuzhiyun ret = dev_pm_opp_of_add_table(gmu->dev);
1346*4882a593Smuzhiyun if (ret) {
1347*4882a593Smuzhiyun DRM_DEV_ERROR(gmu->dev, "Unable to set the OPP table for the GMU\n");
1348*4882a593Smuzhiyun return ret;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun gmu->nr_gmu_freqs = a6xx_gmu_build_freq_table(gmu->dev,
1352*4882a593Smuzhiyun gmu->gmu_freqs, ARRAY_SIZE(gmu->gmu_freqs));
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /*
1355*4882a593Smuzhiyun * The GMU also handles GPU frequency switching so build a list
1356*4882a593Smuzhiyun * from the GPU OPP table
1357*4882a593Smuzhiyun */
1358*4882a593Smuzhiyun gmu->nr_gpu_freqs = a6xx_gmu_build_freq_table(&gpu->pdev->dev,
1359*4882a593Smuzhiyun gmu->gpu_freqs, ARRAY_SIZE(gmu->gpu_freqs));
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun gmu->current_perf_index = gmu->nr_gpu_freqs - 1;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun /* Build the list of RPMh votes that we'll send to the GMU */
1364*4882a593Smuzhiyun return a6xx_gmu_rpmh_votes_init(gmu);
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
a6xx_gmu_clocks_probe(struct a6xx_gmu * gmu)1367*4882a593Smuzhiyun static int a6xx_gmu_clocks_probe(struct a6xx_gmu *gmu)
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun int ret = devm_clk_bulk_get_all(gmu->dev, &gmu->clocks);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun if (ret < 1)
1372*4882a593Smuzhiyun return ret;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun gmu->nr_clocks = ret;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun gmu->core_clk = msm_clk_bulk_get_clock(gmu->clocks,
1377*4882a593Smuzhiyun gmu->nr_clocks, "gmu");
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun return 0;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
a6xx_gmu_get_mmio(struct platform_device * pdev,const char * name)1382*4882a593Smuzhiyun static void __iomem *a6xx_gmu_get_mmio(struct platform_device *pdev,
1383*4882a593Smuzhiyun const char *name)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun void __iomem *ret;
1386*4882a593Smuzhiyun struct resource *res = platform_get_resource_byname(pdev,
1387*4882a593Smuzhiyun IORESOURCE_MEM, name);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun if (!res) {
1390*4882a593Smuzhiyun DRM_DEV_ERROR(&pdev->dev, "Unable to find the %s registers\n", name);
1391*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun ret = ioremap(res->start, resource_size(res));
1395*4882a593Smuzhiyun if (!ret) {
1396*4882a593Smuzhiyun DRM_DEV_ERROR(&pdev->dev, "Unable to map the %s registers\n", name);
1397*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun return ret;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
a6xx_gmu_get_irq(struct a6xx_gmu * gmu,struct platform_device * pdev,const char * name,irq_handler_t handler)1403*4882a593Smuzhiyun static int a6xx_gmu_get_irq(struct a6xx_gmu *gmu, struct platform_device *pdev,
1404*4882a593Smuzhiyun const char *name, irq_handler_t handler)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun int irq, ret;
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun irq = platform_get_irq_byname(pdev, name);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun ret = request_irq(irq, handler, IRQF_TRIGGER_HIGH, name, gmu);
1411*4882a593Smuzhiyun if (ret) {
1412*4882a593Smuzhiyun DRM_DEV_ERROR(&pdev->dev, "Unable to get interrupt %s %d\n",
1413*4882a593Smuzhiyun name, ret);
1414*4882a593Smuzhiyun return ret;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun disable_irq(irq);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun return irq;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
a6xx_gmu_remove(struct a6xx_gpu * a6xx_gpu)1422*4882a593Smuzhiyun void a6xx_gmu_remove(struct a6xx_gpu *a6xx_gpu)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct a6xx_gmu *gmu = &a6xx_gpu->gmu;
1425*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(gmu->dev);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (!gmu->initialized)
1428*4882a593Smuzhiyun return;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun pm_runtime_force_suspend(gmu->dev);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(gmu->gxpd)) {
1433*4882a593Smuzhiyun pm_runtime_disable(gmu->gxpd);
1434*4882a593Smuzhiyun dev_pm_domain_detach(gmu->gxpd, false);
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun iounmap(gmu->mmio);
1438*4882a593Smuzhiyun if (platform_get_resource_byname(pdev, IORESOURCE_MEM, "rscc"))
1439*4882a593Smuzhiyun iounmap(gmu->rscc);
1440*4882a593Smuzhiyun gmu->mmio = NULL;
1441*4882a593Smuzhiyun gmu->rscc = NULL;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun a6xx_gmu_memory_free(gmu);
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun free_irq(gmu->gmu_irq, gmu);
1446*4882a593Smuzhiyun free_irq(gmu->hfi_irq, gmu);
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* Drop reference taken in of_find_device_by_node */
1449*4882a593Smuzhiyun put_device(gmu->dev);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun gmu->initialized = false;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
a6xx_gmu_init(struct a6xx_gpu * a6xx_gpu,struct device_node * node)1454*4882a593Smuzhiyun int a6xx_gmu_init(struct a6xx_gpu *a6xx_gpu, struct device_node *node)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = &a6xx_gpu->base;
1457*4882a593Smuzhiyun struct a6xx_gmu *gmu = &a6xx_gpu->gmu;
1458*4882a593Smuzhiyun struct platform_device *pdev = of_find_device_by_node(node);
1459*4882a593Smuzhiyun int ret;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun if (!pdev)
1462*4882a593Smuzhiyun return -ENODEV;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun gmu->dev = &pdev->dev;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun of_dma_configure(gmu->dev, node, true);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun /* Fow now, don't do anything fancy until we get our feet under us */
1469*4882a593Smuzhiyun gmu->idle_level = GMU_IDLE_STATE_ACTIVE;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun pm_runtime_enable(gmu->dev);
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* Get the list of clocks */
1474*4882a593Smuzhiyun ret = a6xx_gmu_clocks_probe(gmu);
1475*4882a593Smuzhiyun if (ret)
1476*4882a593Smuzhiyun goto err_put_device;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun ret = a6xx_gmu_memory_probe(gmu);
1479*4882a593Smuzhiyun if (ret)
1480*4882a593Smuzhiyun goto err_put_device;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* Allocate memory for the GMU dummy page */
1483*4882a593Smuzhiyun ret = a6xx_gmu_memory_alloc(gmu, &gmu->dummy, SZ_4K, 0x60000000);
1484*4882a593Smuzhiyun if (ret)
1485*4882a593Smuzhiyun goto err_memory;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu)) {
1488*4882a593Smuzhiyun ret = a6xx_gmu_memory_alloc(gmu, &gmu->icache,
1489*4882a593Smuzhiyun SZ_16M - SZ_16K, 0x04000);
1490*4882a593Smuzhiyun if (ret)
1491*4882a593Smuzhiyun goto err_memory;
1492*4882a593Smuzhiyun } else if (adreno_is_a640(adreno_gpu)) {
1493*4882a593Smuzhiyun ret = a6xx_gmu_memory_alloc(gmu, &gmu->icache,
1494*4882a593Smuzhiyun SZ_256K - SZ_16K, 0x04000);
1495*4882a593Smuzhiyun if (ret)
1496*4882a593Smuzhiyun goto err_memory;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun ret = a6xx_gmu_memory_alloc(gmu, &gmu->dcache,
1499*4882a593Smuzhiyun SZ_256K - SZ_16K, 0x44000);
1500*4882a593Smuzhiyun if (ret)
1501*4882a593Smuzhiyun goto err_memory;
1502*4882a593Smuzhiyun } else {
1503*4882a593Smuzhiyun /* HFI v1, has sptprac */
1504*4882a593Smuzhiyun gmu->legacy = true;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /* Allocate memory for the GMU debug region */
1507*4882a593Smuzhiyun ret = a6xx_gmu_memory_alloc(gmu, &gmu->debug, SZ_16K, 0);
1508*4882a593Smuzhiyun if (ret)
1509*4882a593Smuzhiyun goto err_memory;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /* Allocate memory for for the HFI queues */
1513*4882a593Smuzhiyun ret = a6xx_gmu_memory_alloc(gmu, &gmu->hfi, SZ_16K, 0);
1514*4882a593Smuzhiyun if (ret)
1515*4882a593Smuzhiyun goto err_memory;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun /* Allocate memory for the GMU log region */
1518*4882a593Smuzhiyun ret = a6xx_gmu_memory_alloc(gmu, &gmu->log, SZ_4K, 0);
1519*4882a593Smuzhiyun if (ret)
1520*4882a593Smuzhiyun goto err_memory;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* Map the GMU registers */
1523*4882a593Smuzhiyun gmu->mmio = a6xx_gmu_get_mmio(pdev, "gmu");
1524*4882a593Smuzhiyun if (IS_ERR(gmu->mmio)) {
1525*4882a593Smuzhiyun ret = PTR_ERR(gmu->mmio);
1526*4882a593Smuzhiyun goto err_memory;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun if (adreno_is_a650(adreno_gpu)) {
1530*4882a593Smuzhiyun gmu->rscc = a6xx_gmu_get_mmio(pdev, "rscc");
1531*4882a593Smuzhiyun if (IS_ERR(gmu->rscc))
1532*4882a593Smuzhiyun goto err_mmio;
1533*4882a593Smuzhiyun } else {
1534*4882a593Smuzhiyun gmu->rscc = gmu->mmio + 0x23000;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun /* Get the HFI and GMU interrupts */
1538*4882a593Smuzhiyun gmu->hfi_irq = a6xx_gmu_get_irq(gmu, pdev, "hfi", a6xx_hfi_irq);
1539*4882a593Smuzhiyun gmu->gmu_irq = a6xx_gmu_get_irq(gmu, pdev, "gmu", a6xx_gmu_irq);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun if (gmu->hfi_irq < 0 || gmu->gmu_irq < 0)
1542*4882a593Smuzhiyun goto err_mmio;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /*
1545*4882a593Smuzhiyun * Get a link to the GX power domain to reset the GPU in case of GMU
1546*4882a593Smuzhiyun * crash
1547*4882a593Smuzhiyun */
1548*4882a593Smuzhiyun gmu->gxpd = dev_pm_domain_attach_by_name(gmu->dev, "gx");
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun /* Get the power levels for the GMU and GPU */
1551*4882a593Smuzhiyun a6xx_gmu_pwrlevels_probe(gmu);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /* Set up the HFI queues */
1554*4882a593Smuzhiyun a6xx_hfi_init(gmu);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun gmu->initialized = true;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun return 0;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun err_mmio:
1561*4882a593Smuzhiyun iounmap(gmu->mmio);
1562*4882a593Smuzhiyun if (platform_get_resource_byname(pdev, IORESOURCE_MEM, "rscc"))
1563*4882a593Smuzhiyun iounmap(gmu->rscc);
1564*4882a593Smuzhiyun free_irq(gmu->gmu_irq, gmu);
1565*4882a593Smuzhiyun free_irq(gmu->hfi_irq, gmu);
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun ret = -ENODEV;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun err_memory:
1570*4882a593Smuzhiyun a6xx_gmu_memory_free(gmu);
1571*4882a593Smuzhiyun err_put_device:
1572*4882a593Smuzhiyun /* Drop reference taken in of_find_device_by_node */
1573*4882a593Smuzhiyun put_device(gmu->dev);
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun return ret;
1576*4882a593Smuzhiyun }
1577