1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2018 The Linux Foundation. All rights reserved. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "a2xx_gpu.h"
5*4882a593Smuzhiyun #include "msm_gem.h"
6*4882a593Smuzhiyun #include "msm_mmu.h"
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun extern bool hang_debug;
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun static void a2xx_dump(struct msm_gpu *gpu);
11*4882a593Smuzhiyun static bool a2xx_idle(struct msm_gpu *gpu);
12*4882a593Smuzhiyun
a2xx_submit(struct msm_gpu * gpu,struct msm_gem_submit * submit)13*4882a593Smuzhiyun static void a2xx_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun struct msm_drm_private *priv = gpu->dev->dev_private;
16*4882a593Smuzhiyun struct msm_ringbuffer *ring = submit->ring;
17*4882a593Smuzhiyun unsigned int i;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun for (i = 0; i < submit->nr_cmds; i++) {
20*4882a593Smuzhiyun switch (submit->cmd[i].type) {
21*4882a593Smuzhiyun case MSM_SUBMIT_CMD_IB_TARGET_BUF:
22*4882a593Smuzhiyun /* ignore IB-targets */
23*4882a593Smuzhiyun break;
24*4882a593Smuzhiyun case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
25*4882a593Smuzhiyun /* ignore if there has not been a ctx switch: */
26*4882a593Smuzhiyun if (priv->lastctx == submit->queue->ctx)
27*4882a593Smuzhiyun break;
28*4882a593Smuzhiyun fallthrough;
29*4882a593Smuzhiyun case MSM_SUBMIT_CMD_BUF:
30*4882a593Smuzhiyun OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2);
31*4882a593Smuzhiyun OUT_RING(ring, lower_32_bits(submit->cmd[i].iova));
32*4882a593Smuzhiyun OUT_RING(ring, submit->cmd[i].size);
33*4882a593Smuzhiyun OUT_PKT2(ring);
34*4882a593Smuzhiyun break;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
39*4882a593Smuzhiyun OUT_RING(ring, submit->seqno);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* wait for idle before cache flush/interrupt */
42*4882a593Smuzhiyun OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
43*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun OUT_PKT3(ring, CP_EVENT_WRITE, 3);
46*4882a593Smuzhiyun OUT_RING(ring, CACHE_FLUSH_TS);
47*4882a593Smuzhiyun OUT_RING(ring, rbmemptr(ring, fence));
48*4882a593Smuzhiyun OUT_RING(ring, submit->seqno);
49*4882a593Smuzhiyun OUT_PKT3(ring, CP_INTERRUPT, 1);
50*4882a593Smuzhiyun OUT_RING(ring, 0x80000000);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun adreno_flush(gpu, ring, REG_AXXX_CP_RB_WPTR);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
a2xx_me_init(struct msm_gpu * gpu)55*4882a593Smuzhiyun static bool a2xx_me_init(struct msm_gpu *gpu)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun struct msm_ringbuffer *ring = gpu->rb[0];
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun OUT_PKT3(ring, CP_ME_INIT, 18);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* All fields present (bits 9:0) */
62*4882a593Smuzhiyun OUT_RING(ring, 0x000003ff);
63*4882a593Smuzhiyun /* Disable/Enable Real-Time Stream processing (present but ignored) */
64*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
65*4882a593Smuzhiyun /* Enable (2D <-> 3D) implicit synchronization (present but ignored) */
66*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun OUT_RING(ring, REG_A2XX_RB_SURFACE_INFO - 0x2000);
69*4882a593Smuzhiyun OUT_RING(ring, REG_A2XX_PA_SC_WINDOW_OFFSET - 0x2000);
70*4882a593Smuzhiyun OUT_RING(ring, REG_A2XX_VGT_MAX_VTX_INDX - 0x2000);
71*4882a593Smuzhiyun OUT_RING(ring, REG_A2XX_SQ_PROGRAM_CNTL - 0x2000);
72*4882a593Smuzhiyun OUT_RING(ring, REG_A2XX_RB_DEPTHCONTROL - 0x2000);
73*4882a593Smuzhiyun OUT_RING(ring, REG_A2XX_PA_SU_POINT_SIZE - 0x2000);
74*4882a593Smuzhiyun OUT_RING(ring, REG_A2XX_PA_SC_LINE_CNTL - 0x2000);
75*4882a593Smuzhiyun OUT_RING(ring, REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE - 0x2000);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* Vertex and Pixel Shader Start Addresses in instructions
78*4882a593Smuzhiyun * (3 DWORDS per instruction) */
79*4882a593Smuzhiyun OUT_RING(ring, 0x80000180);
80*4882a593Smuzhiyun /* Maximum Contexts */
81*4882a593Smuzhiyun OUT_RING(ring, 0x00000001);
82*4882a593Smuzhiyun /* Write Confirm Interval and The CP will wait the
83*4882a593Smuzhiyun * wait_interval * 16 clocks between polling */
84*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
85*4882a593Smuzhiyun /* NQ and External Memory Swap */
86*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
87*4882a593Smuzhiyun /* protected mode error checking (0x1f2 is REG_AXXX_CP_INT_CNTL) */
88*4882a593Smuzhiyun OUT_RING(ring, 0x200001f2);
89*4882a593Smuzhiyun /* Disable header dumping and Header dump address */
90*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
91*4882a593Smuzhiyun /* Header dump size */
92*4882a593Smuzhiyun OUT_RING(ring, 0x00000000);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* enable protected mode */
95*4882a593Smuzhiyun OUT_PKT3(ring, CP_SET_PROTECTED_MODE, 1);
96*4882a593Smuzhiyun OUT_RING(ring, 1);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun adreno_flush(gpu, ring, REG_AXXX_CP_RB_WPTR);
99*4882a593Smuzhiyun return a2xx_idle(gpu);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
a2xx_hw_init(struct msm_gpu * gpu)102*4882a593Smuzhiyun static int a2xx_hw_init(struct msm_gpu *gpu)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
105*4882a593Smuzhiyun dma_addr_t pt_base, tran_error;
106*4882a593Smuzhiyun uint32_t *ptr, len;
107*4882a593Smuzhiyun int i, ret;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun msm_gpummu_params(gpu->aspace->mmu, &pt_base, &tran_error);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun DBG("%s", gpu->name);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* halt ME to avoid ucode upload issues on a20x */
114*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_ME_CNTL, AXXX_CP_ME_CNTL_HALT);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_PM_OVERRIDE1, 0xfffffffe);
117*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_PM_OVERRIDE2, 0xffffffff);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* note: kgsl uses 0x00000001 after first reset on a22x */
120*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_SOFT_RESET, 0xffffffff);
121*4882a593Smuzhiyun msleep(30);
122*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_SOFT_RESET, 0x00000000);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (adreno_is_a225(adreno_gpu))
125*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_SQ_FLOW_CONTROL, 0x18000000);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* note: kgsl uses 0x0000ffff for a20x */
128*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_CNTL, 0x00004442);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* MPU: physical range */
131*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_MMU_MPU_BASE, 0x00000000);
132*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_MMU_MPU_END, 0xfffff000);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_MMU_CONFIG, A2XX_MH_MMU_CONFIG_MMU_ENABLE |
135*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
136*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
137*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
138*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
139*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
140*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
141*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
142*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
143*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
144*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
145*4882a593Smuzhiyun A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(BEH_TRAN_RNG));
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* same as parameters in adreno_gpu */
148*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_MMU_VA_RANGE, SZ_16M |
149*4882a593Smuzhiyun A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS(0xfff));
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_MMU_PT_BASE, pt_base);
152*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_MMU_TRAN_ERROR, tran_error);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_MMU_INVALIDATE,
155*4882a593Smuzhiyun A2XX_MH_MMU_INVALIDATE_INVALIDATE_ALL |
156*4882a593Smuzhiyun A2XX_MH_MMU_INVALIDATE_INVALIDATE_TC);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_ARBITER_CONFIG,
159*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(16) |
160*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE |
161*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE |
162*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(1) |
163*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE |
164*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE |
165*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE |
166*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(8) |
167*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE |
168*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE |
169*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE |
170*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE |
171*4882a593Smuzhiyun A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE);
172*4882a593Smuzhiyun if (!adreno_is_a20x(adreno_gpu))
173*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG1, 0x00032f07);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_SQ_VS_PROGRAM, 0x00000000);
176*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_SQ_PS_PROGRAM, 0x00000000);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_PM_OVERRIDE1, 0); /* 0x200 for msm8960? */
179*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_PM_OVERRIDE2, 0); /* 0x80/0x1a0 for a22x? */
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* note: gsl doesn't set this */
182*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_DEBUG, 0x00080000);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_INT_CNTL,
185*4882a593Smuzhiyun A2XX_RBBM_INT_CNTL_RDERR_INT_MASK);
186*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_INT_CNTL,
187*4882a593Smuzhiyun AXXX_CP_INT_CNTL_T0_PACKET_IN_IB_MASK |
188*4882a593Smuzhiyun AXXX_CP_INT_CNTL_OPCODE_ERROR_MASK |
189*4882a593Smuzhiyun AXXX_CP_INT_CNTL_PROTECTED_MODE_ERROR_MASK |
190*4882a593Smuzhiyun AXXX_CP_INT_CNTL_RESERVED_BIT_ERROR_MASK |
191*4882a593Smuzhiyun AXXX_CP_INT_CNTL_IB_ERROR_MASK |
192*4882a593Smuzhiyun AXXX_CP_INT_CNTL_IB1_INT_MASK |
193*4882a593Smuzhiyun AXXX_CP_INT_CNTL_RB_INT_MASK);
194*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_SQ_INT_CNTL, 0);
195*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_INTERRUPT_MASK,
196*4882a593Smuzhiyun A2XX_MH_INTERRUPT_MASK_AXI_READ_ERROR |
197*4882a593Smuzhiyun A2XX_MH_INTERRUPT_MASK_AXI_WRITE_ERROR |
198*4882a593Smuzhiyun A2XX_MH_INTERRUPT_MASK_MMU_PAGE_FAULT);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun for (i = 3; i <= 5; i++)
201*4882a593Smuzhiyun if ((SZ_16K << i) == adreno_gpu->gmem)
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RB_EDRAM_INFO, i);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = adreno_hw_init(gpu);
206*4882a593Smuzhiyun if (ret)
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_RB_CNTL,
210*4882a593Smuzhiyun MSM_GPU_RB_CNTL_DEFAULT | AXXX_CP_RB_CNTL_NO_UPDATE);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_RB_BASE, lower_32_bits(gpu->rb[0]->iova));
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* NOTE: PM4/micro-engine firmware registers look to be the same
215*4882a593Smuzhiyun * for a2xx and a3xx.. we could possibly push that part down to
216*4882a593Smuzhiyun * adreno_gpu base class. Or push both PM4 and PFP but
217*4882a593Smuzhiyun * parameterize the pfp ucode addr/data registers..
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Load PM4: */
221*4882a593Smuzhiyun ptr = (uint32_t *)(adreno_gpu->fw[ADRENO_FW_PM4]->data);
222*4882a593Smuzhiyun len = adreno_gpu->fw[ADRENO_FW_PM4]->size / 4;
223*4882a593Smuzhiyun DBG("loading PM4 ucode version: %x", ptr[1]);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_DEBUG,
226*4882a593Smuzhiyun AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE);
227*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_ME_RAM_WADDR, 0);
228*4882a593Smuzhiyun for (i = 1; i < len; i++)
229*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_ME_RAM_DATA, ptr[i]);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Load PFP: */
232*4882a593Smuzhiyun ptr = (uint32_t *)(adreno_gpu->fw[ADRENO_FW_PFP]->data);
233*4882a593Smuzhiyun len = adreno_gpu->fw[ADRENO_FW_PFP]->size / 4;
234*4882a593Smuzhiyun DBG("loading PFP ucode version: %x", ptr[5]);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_CP_PFP_UCODE_ADDR, 0);
237*4882a593Smuzhiyun for (i = 1; i < len; i++)
238*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_CP_PFP_UCODE_DATA, ptr[i]);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS, 0x000C0804);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* clear ME_HALT to start micro engine */
243*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_ME_CNTL, 0);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return a2xx_me_init(gpu) ? 0 : -EINVAL;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
a2xx_recover(struct msm_gpu * gpu)248*4882a593Smuzhiyun static void a2xx_recover(struct msm_gpu *gpu)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun int i;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun adreno_dump_info(gpu);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
255*4882a593Smuzhiyun printk("CP_SCRATCH_REG%d: %u\n", i,
256*4882a593Smuzhiyun gpu_read(gpu, REG_AXXX_CP_SCRATCH_REG0 + i));
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* dump registers before resetting gpu, if enabled: */
260*4882a593Smuzhiyun if (hang_debug)
261*4882a593Smuzhiyun a2xx_dump(gpu);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_SOFT_RESET, 1);
264*4882a593Smuzhiyun gpu_read(gpu, REG_A2XX_RBBM_SOFT_RESET);
265*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_SOFT_RESET, 0);
266*4882a593Smuzhiyun adreno_recover(gpu);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
a2xx_destroy(struct msm_gpu * gpu)269*4882a593Smuzhiyun static void a2xx_destroy(struct msm_gpu *gpu)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
272*4882a593Smuzhiyun struct a2xx_gpu *a2xx_gpu = to_a2xx_gpu(adreno_gpu);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun DBG("%s", gpu->name);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun adreno_gpu_cleanup(adreno_gpu);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun kfree(a2xx_gpu);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
a2xx_idle(struct msm_gpu * gpu)281*4882a593Smuzhiyun static bool a2xx_idle(struct msm_gpu *gpu)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun /* wait for ringbuffer to drain: */
284*4882a593Smuzhiyun if (!adreno_idle(gpu, gpu->rb[0]))
285*4882a593Smuzhiyun return false;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* then wait for GPU to finish: */
288*4882a593Smuzhiyun if (spin_until(!(gpu_read(gpu, REG_A2XX_RBBM_STATUS) &
289*4882a593Smuzhiyun A2XX_RBBM_STATUS_GUI_ACTIVE))) {
290*4882a593Smuzhiyun DRM_ERROR("%s: timeout waiting for GPU to idle!\n", gpu->name);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* TODO maybe we need to reset GPU here to recover from hang? */
293*4882a593Smuzhiyun return false;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return true;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
a2xx_irq(struct msm_gpu * gpu)299*4882a593Smuzhiyun static irqreturn_t a2xx_irq(struct msm_gpu *gpu)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun uint32_t mstatus, status;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun mstatus = gpu_read(gpu, REG_A2XX_MASTER_INT_SIGNAL);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (mstatus & A2XX_MASTER_INT_SIGNAL_MH_INT_STAT) {
306*4882a593Smuzhiyun status = gpu_read(gpu, REG_A2XX_MH_INTERRUPT_STATUS);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun dev_warn(gpu->dev->dev, "MH_INT: %08X\n", status);
309*4882a593Smuzhiyun dev_warn(gpu->dev->dev, "MMU_PAGE_FAULT: %08X\n",
310*4882a593Smuzhiyun gpu_read(gpu, REG_A2XX_MH_MMU_PAGE_FAULT));
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_MH_INTERRUPT_CLEAR, status);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (mstatus & A2XX_MASTER_INT_SIGNAL_CP_INT_STAT) {
316*4882a593Smuzhiyun status = gpu_read(gpu, REG_AXXX_CP_INT_STATUS);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* only RB_INT is expected */
319*4882a593Smuzhiyun if (status & ~AXXX_CP_INT_CNTL_RB_INT_MASK)
320*4882a593Smuzhiyun dev_warn(gpu->dev->dev, "CP_INT: %08X\n", status);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun gpu_write(gpu, REG_AXXX_CP_INT_ACK, status);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (mstatus & A2XX_MASTER_INT_SIGNAL_RBBM_INT_STAT) {
326*4882a593Smuzhiyun status = gpu_read(gpu, REG_A2XX_RBBM_INT_STATUS);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun dev_warn(gpu->dev->dev, "RBBM_INT: %08X\n", status);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun gpu_write(gpu, REG_A2XX_RBBM_INT_ACK, status);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun msm_gpu_retire(gpu);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return IRQ_HANDLED;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun static const unsigned int a200_registers[] = {
339*4882a593Smuzhiyun 0x0000, 0x0002, 0x0004, 0x000B, 0x003B, 0x003D, 0x0040, 0x0044,
340*4882a593Smuzhiyun 0x0046, 0x0047, 0x01C0, 0x01C1, 0x01C3, 0x01C8, 0x01D5, 0x01D9,
341*4882a593Smuzhiyun 0x01DC, 0x01DD, 0x01EA, 0x01EA, 0x01EE, 0x01F3, 0x01F6, 0x01F7,
342*4882a593Smuzhiyun 0x01FC, 0x01FF, 0x0391, 0x0392, 0x039B, 0x039E, 0x03B2, 0x03B5,
343*4882a593Smuzhiyun 0x03B7, 0x03B7, 0x03F8, 0x03FB, 0x0440, 0x0440, 0x0443, 0x0444,
344*4882a593Smuzhiyun 0x044B, 0x044B, 0x044D, 0x044F, 0x0452, 0x0452, 0x0454, 0x045B,
345*4882a593Smuzhiyun 0x047F, 0x047F, 0x0578, 0x0587, 0x05C9, 0x05C9, 0x05D0, 0x05D0,
346*4882a593Smuzhiyun 0x0601, 0x0604, 0x0606, 0x0609, 0x060B, 0x060E, 0x0613, 0x0614,
347*4882a593Smuzhiyun 0x0A29, 0x0A2B, 0x0A2F, 0x0A31, 0x0A40, 0x0A43, 0x0A45, 0x0A45,
348*4882a593Smuzhiyun 0x0A4E, 0x0A4F, 0x0C2C, 0x0C2C, 0x0C30, 0x0C30, 0x0C38, 0x0C3C,
349*4882a593Smuzhiyun 0x0C40, 0x0C40, 0x0C44, 0x0C44, 0x0C80, 0x0C86, 0x0C88, 0x0C94,
350*4882a593Smuzhiyun 0x0C99, 0x0C9A, 0x0CA4, 0x0CA5, 0x0D00, 0x0D03, 0x0D06, 0x0D06,
351*4882a593Smuzhiyun 0x0D08, 0x0D0B, 0x0D34, 0x0D35, 0x0DAE, 0x0DC1, 0x0DC8, 0x0DD4,
352*4882a593Smuzhiyun 0x0DD8, 0x0DD9, 0x0E00, 0x0E00, 0x0E02, 0x0E04, 0x0E17, 0x0E1E,
353*4882a593Smuzhiyun 0x0EC0, 0x0EC9, 0x0ECB, 0x0ECC, 0x0ED0, 0x0ED0, 0x0ED4, 0x0ED7,
354*4882a593Smuzhiyun 0x0EE0, 0x0EE2, 0x0F01, 0x0F02, 0x0F0C, 0x0F0C, 0x0F0E, 0x0F12,
355*4882a593Smuzhiyun 0x0F26, 0x0F2A, 0x0F2C, 0x0F2C, 0x2000, 0x2002, 0x2006, 0x200F,
356*4882a593Smuzhiyun 0x2080, 0x2082, 0x2100, 0x2109, 0x210C, 0x2114, 0x2180, 0x2184,
357*4882a593Smuzhiyun 0x21F5, 0x21F7, 0x2200, 0x2208, 0x2280, 0x2283, 0x2293, 0x2294,
358*4882a593Smuzhiyun 0x2300, 0x2308, 0x2312, 0x2312, 0x2316, 0x231D, 0x2324, 0x2326,
359*4882a593Smuzhiyun 0x2380, 0x2383, 0x2400, 0x2402, 0x2406, 0x240F, 0x2480, 0x2482,
360*4882a593Smuzhiyun 0x2500, 0x2509, 0x250C, 0x2514, 0x2580, 0x2584, 0x25F5, 0x25F7,
361*4882a593Smuzhiyun 0x2600, 0x2608, 0x2680, 0x2683, 0x2693, 0x2694, 0x2700, 0x2708,
362*4882a593Smuzhiyun 0x2712, 0x2712, 0x2716, 0x271D, 0x2724, 0x2726, 0x2780, 0x2783,
363*4882a593Smuzhiyun 0x4000, 0x4003, 0x4800, 0x4805, 0x4900, 0x4900, 0x4908, 0x4908,
364*4882a593Smuzhiyun ~0 /* sentinel */
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static const unsigned int a220_registers[] = {
368*4882a593Smuzhiyun 0x0000, 0x0002, 0x0004, 0x000B, 0x003B, 0x003D, 0x0040, 0x0044,
369*4882a593Smuzhiyun 0x0046, 0x0047, 0x01C0, 0x01C1, 0x01C3, 0x01C8, 0x01D5, 0x01D9,
370*4882a593Smuzhiyun 0x01DC, 0x01DD, 0x01EA, 0x01EA, 0x01EE, 0x01F3, 0x01F6, 0x01F7,
371*4882a593Smuzhiyun 0x01FC, 0x01FF, 0x0391, 0x0392, 0x039B, 0x039E, 0x03B2, 0x03B5,
372*4882a593Smuzhiyun 0x03B7, 0x03B7, 0x03F8, 0x03FB, 0x0440, 0x0440, 0x0443, 0x0444,
373*4882a593Smuzhiyun 0x044B, 0x044B, 0x044D, 0x044F, 0x0452, 0x0452, 0x0454, 0x045B,
374*4882a593Smuzhiyun 0x047F, 0x047F, 0x0578, 0x0587, 0x05C9, 0x05C9, 0x05D0, 0x05D0,
375*4882a593Smuzhiyun 0x0601, 0x0604, 0x0606, 0x0609, 0x060B, 0x060E, 0x0613, 0x0614,
376*4882a593Smuzhiyun 0x0A29, 0x0A2B, 0x0A2F, 0x0A31, 0x0A40, 0x0A40, 0x0A42, 0x0A43,
377*4882a593Smuzhiyun 0x0A45, 0x0A45, 0x0A4E, 0x0A4F, 0x0C30, 0x0C30, 0x0C38, 0x0C39,
378*4882a593Smuzhiyun 0x0C3C, 0x0C3C, 0x0C80, 0x0C81, 0x0C88, 0x0C93, 0x0D00, 0x0D03,
379*4882a593Smuzhiyun 0x0D05, 0x0D06, 0x0D08, 0x0D0B, 0x0D34, 0x0D35, 0x0DAE, 0x0DC1,
380*4882a593Smuzhiyun 0x0DC8, 0x0DD4, 0x0DD8, 0x0DD9, 0x0E00, 0x0E00, 0x0E02, 0x0E04,
381*4882a593Smuzhiyun 0x0E17, 0x0E1E, 0x0EC0, 0x0EC9, 0x0ECB, 0x0ECC, 0x0ED0, 0x0ED0,
382*4882a593Smuzhiyun 0x0ED4, 0x0ED7, 0x0EE0, 0x0EE2, 0x0F01, 0x0F02, 0x2000, 0x2002,
383*4882a593Smuzhiyun 0x2006, 0x200F, 0x2080, 0x2082, 0x2100, 0x2102, 0x2104, 0x2109,
384*4882a593Smuzhiyun 0x210C, 0x2114, 0x2180, 0x2184, 0x21F5, 0x21F7, 0x2200, 0x2202,
385*4882a593Smuzhiyun 0x2204, 0x2204, 0x2208, 0x2208, 0x2280, 0x2282, 0x2294, 0x2294,
386*4882a593Smuzhiyun 0x2300, 0x2308, 0x2309, 0x230A, 0x2312, 0x2312, 0x2316, 0x2316,
387*4882a593Smuzhiyun 0x2318, 0x231D, 0x2324, 0x2326, 0x2380, 0x2383, 0x2400, 0x2402,
388*4882a593Smuzhiyun 0x2406, 0x240F, 0x2480, 0x2482, 0x2500, 0x2502, 0x2504, 0x2509,
389*4882a593Smuzhiyun 0x250C, 0x2514, 0x2580, 0x2584, 0x25F5, 0x25F7, 0x2600, 0x2602,
390*4882a593Smuzhiyun 0x2604, 0x2606, 0x2608, 0x2608, 0x2680, 0x2682, 0x2694, 0x2694,
391*4882a593Smuzhiyun 0x2700, 0x2708, 0x2712, 0x2712, 0x2716, 0x2716, 0x2718, 0x271D,
392*4882a593Smuzhiyun 0x2724, 0x2726, 0x2780, 0x2783, 0x4000, 0x4003, 0x4800, 0x4805,
393*4882a593Smuzhiyun 0x4900, 0x4900, 0x4908, 0x4908,
394*4882a593Smuzhiyun ~0 /* sentinel */
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun static const unsigned int a225_registers[] = {
398*4882a593Smuzhiyun 0x0000, 0x0002, 0x0004, 0x000B, 0x003B, 0x003D, 0x0040, 0x0044,
399*4882a593Smuzhiyun 0x0046, 0x0047, 0x013C, 0x013C, 0x0140, 0x014F, 0x01C0, 0x01C1,
400*4882a593Smuzhiyun 0x01C3, 0x01C8, 0x01D5, 0x01D9, 0x01DC, 0x01DD, 0x01EA, 0x01EA,
401*4882a593Smuzhiyun 0x01EE, 0x01F3, 0x01F6, 0x01F7, 0x01FC, 0x01FF, 0x0391, 0x0392,
402*4882a593Smuzhiyun 0x039B, 0x039E, 0x03B2, 0x03B5, 0x03B7, 0x03B7, 0x03F8, 0x03FB,
403*4882a593Smuzhiyun 0x0440, 0x0440, 0x0443, 0x0444, 0x044B, 0x044B, 0x044D, 0x044F,
404*4882a593Smuzhiyun 0x0452, 0x0452, 0x0454, 0x045B, 0x047F, 0x047F, 0x0578, 0x0587,
405*4882a593Smuzhiyun 0x05C9, 0x05C9, 0x05D0, 0x05D0, 0x0601, 0x0604, 0x0606, 0x0609,
406*4882a593Smuzhiyun 0x060B, 0x060E, 0x0613, 0x0614, 0x0A29, 0x0A2B, 0x0A2F, 0x0A31,
407*4882a593Smuzhiyun 0x0A40, 0x0A40, 0x0A42, 0x0A43, 0x0A45, 0x0A45, 0x0A4E, 0x0A4F,
408*4882a593Smuzhiyun 0x0C01, 0x0C1D, 0x0C30, 0x0C30, 0x0C38, 0x0C39, 0x0C3C, 0x0C3C,
409*4882a593Smuzhiyun 0x0C80, 0x0C81, 0x0C88, 0x0C93, 0x0D00, 0x0D03, 0x0D05, 0x0D06,
410*4882a593Smuzhiyun 0x0D08, 0x0D0B, 0x0D34, 0x0D35, 0x0DAE, 0x0DC1, 0x0DC8, 0x0DD4,
411*4882a593Smuzhiyun 0x0DD8, 0x0DD9, 0x0E00, 0x0E00, 0x0E02, 0x0E04, 0x0E17, 0x0E1E,
412*4882a593Smuzhiyun 0x0EC0, 0x0EC9, 0x0ECB, 0x0ECC, 0x0ED0, 0x0ED0, 0x0ED4, 0x0ED7,
413*4882a593Smuzhiyun 0x0EE0, 0x0EE2, 0x0F01, 0x0F02, 0x2000, 0x200F, 0x2080, 0x2082,
414*4882a593Smuzhiyun 0x2100, 0x2109, 0x210C, 0x2114, 0x2180, 0x2184, 0x21F5, 0x21F7,
415*4882a593Smuzhiyun 0x2200, 0x2202, 0x2204, 0x2206, 0x2208, 0x2210, 0x2220, 0x2222,
416*4882a593Smuzhiyun 0x2280, 0x2282, 0x2294, 0x2294, 0x2297, 0x2297, 0x2300, 0x230A,
417*4882a593Smuzhiyun 0x2312, 0x2312, 0x2315, 0x2316, 0x2318, 0x231D, 0x2324, 0x2326,
418*4882a593Smuzhiyun 0x2340, 0x2357, 0x2360, 0x2360, 0x2380, 0x2383, 0x2400, 0x240F,
419*4882a593Smuzhiyun 0x2480, 0x2482, 0x2500, 0x2509, 0x250C, 0x2514, 0x2580, 0x2584,
420*4882a593Smuzhiyun 0x25F5, 0x25F7, 0x2600, 0x2602, 0x2604, 0x2606, 0x2608, 0x2610,
421*4882a593Smuzhiyun 0x2620, 0x2622, 0x2680, 0x2682, 0x2694, 0x2694, 0x2697, 0x2697,
422*4882a593Smuzhiyun 0x2700, 0x270A, 0x2712, 0x2712, 0x2715, 0x2716, 0x2718, 0x271D,
423*4882a593Smuzhiyun 0x2724, 0x2726, 0x2740, 0x2757, 0x2760, 0x2760, 0x2780, 0x2783,
424*4882a593Smuzhiyun 0x4000, 0x4003, 0x4800, 0x4806, 0x4808, 0x4808, 0x4900, 0x4900,
425*4882a593Smuzhiyun 0x4908, 0x4908,
426*4882a593Smuzhiyun ~0 /* sentinel */
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* would be nice to not have to duplicate the _show() stuff with printk(): */
a2xx_dump(struct msm_gpu * gpu)430*4882a593Smuzhiyun static void a2xx_dump(struct msm_gpu *gpu)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun printk("status: %08x\n",
433*4882a593Smuzhiyun gpu_read(gpu, REG_A2XX_RBBM_STATUS));
434*4882a593Smuzhiyun adreno_dump(gpu);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
a2xx_gpu_state_get(struct msm_gpu * gpu)437*4882a593Smuzhiyun static struct msm_gpu_state *a2xx_gpu_state_get(struct msm_gpu *gpu)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct msm_gpu_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (!state)
442*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun adreno_gpu_state_get(gpu, state);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun state->rbbm_status = gpu_read(gpu, REG_A2XX_RBBM_STATUS);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun return state;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static struct msm_gem_address_space *
a2xx_create_address_space(struct msm_gpu * gpu,struct platform_device * pdev)452*4882a593Smuzhiyun a2xx_create_address_space(struct msm_gpu *gpu, struct platform_device *pdev)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun struct msm_mmu *mmu = msm_gpummu_new(&pdev->dev, gpu);
455*4882a593Smuzhiyun struct msm_gem_address_space *aspace;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun aspace = msm_gem_address_space_create(mmu, "gpu", SZ_16M,
458*4882a593Smuzhiyun 0xfff * SZ_64K);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (IS_ERR(aspace) && !IS_ERR(mmu))
461*4882a593Smuzhiyun mmu->funcs->destroy(mmu);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return aspace;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
a2xx_get_rptr(struct msm_gpu * gpu,struct msm_ringbuffer * ring)466*4882a593Smuzhiyun static u32 a2xx_get_rptr(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun ring->memptrs->rptr = gpu_read(gpu, REG_AXXX_CP_RB_RPTR);
469*4882a593Smuzhiyun return ring->memptrs->rptr;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static const struct adreno_gpu_funcs funcs = {
473*4882a593Smuzhiyun .base = {
474*4882a593Smuzhiyun .get_param = adreno_get_param,
475*4882a593Smuzhiyun .hw_init = a2xx_hw_init,
476*4882a593Smuzhiyun .pm_suspend = msm_gpu_pm_suspend,
477*4882a593Smuzhiyun .pm_resume = msm_gpu_pm_resume,
478*4882a593Smuzhiyun .recover = a2xx_recover,
479*4882a593Smuzhiyun .submit = a2xx_submit,
480*4882a593Smuzhiyun .active_ring = adreno_active_ring,
481*4882a593Smuzhiyun .irq = a2xx_irq,
482*4882a593Smuzhiyun .destroy = a2xx_destroy,
483*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS) || defined(CONFIG_DEV_COREDUMP)
484*4882a593Smuzhiyun .show = adreno_show,
485*4882a593Smuzhiyun #endif
486*4882a593Smuzhiyun .gpu_state_get = a2xx_gpu_state_get,
487*4882a593Smuzhiyun .gpu_state_put = adreno_gpu_state_put,
488*4882a593Smuzhiyun .create_address_space = a2xx_create_address_space,
489*4882a593Smuzhiyun .get_rptr = a2xx_get_rptr,
490*4882a593Smuzhiyun },
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun static const struct msm_gpu_perfcntr perfcntrs[] = {
494*4882a593Smuzhiyun /* TODO */
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
a2xx_gpu_init(struct drm_device * dev)497*4882a593Smuzhiyun struct msm_gpu *a2xx_gpu_init(struct drm_device *dev)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun struct a2xx_gpu *a2xx_gpu = NULL;
500*4882a593Smuzhiyun struct adreno_gpu *adreno_gpu;
501*4882a593Smuzhiyun struct msm_gpu *gpu;
502*4882a593Smuzhiyun struct msm_drm_private *priv = dev->dev_private;
503*4882a593Smuzhiyun struct platform_device *pdev = priv->gpu_pdev;
504*4882a593Smuzhiyun int ret;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun if (!pdev) {
507*4882a593Smuzhiyun dev_err(dev->dev, "no a2xx device\n");
508*4882a593Smuzhiyun ret = -ENXIO;
509*4882a593Smuzhiyun goto fail;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun a2xx_gpu = kzalloc(sizeof(*a2xx_gpu), GFP_KERNEL);
513*4882a593Smuzhiyun if (!a2xx_gpu) {
514*4882a593Smuzhiyun ret = -ENOMEM;
515*4882a593Smuzhiyun goto fail;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun adreno_gpu = &a2xx_gpu->base;
519*4882a593Smuzhiyun gpu = &adreno_gpu->base;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun gpu->perfcntrs = perfcntrs;
522*4882a593Smuzhiyun gpu->num_perfcntrs = ARRAY_SIZE(perfcntrs);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (adreno_is_a20x(adreno_gpu))
525*4882a593Smuzhiyun adreno_gpu->registers = a200_registers;
526*4882a593Smuzhiyun else if (adreno_is_a225(adreno_gpu))
527*4882a593Smuzhiyun adreno_gpu->registers = a225_registers;
528*4882a593Smuzhiyun else
529*4882a593Smuzhiyun adreno_gpu->registers = a220_registers;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun ret = adreno_gpu_init(dev, pdev, adreno_gpu, &funcs, 1);
532*4882a593Smuzhiyun if (ret)
533*4882a593Smuzhiyun goto fail;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if (!gpu->aspace) {
536*4882a593Smuzhiyun dev_err(dev->dev, "No memory protection without MMU\n");
537*4882a593Smuzhiyun ret = -ENXIO;
538*4882a593Smuzhiyun goto fail;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun return gpu;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun fail:
544*4882a593Smuzhiyun if (a2xx_gpu)
545*4882a593Smuzhiyun a2xx_destroy(&a2xx_gpu->base.base);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return ERR_PTR(ret);
548*4882a593Smuzhiyun }
549