1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2010 Matt Turner.
4*4882a593Smuzhiyun * Copyright 2012 Red Hat
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Authors: Matthew Garrett
7*4882a593Smuzhiyun * Matt Turner
8*4882a593Smuzhiyun * Dave Airlie
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
14*4882a593Smuzhiyun #include <drm/drm_atomic_state_helper.h>
15*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
16*4882a593Smuzhiyun #include <drm/drm_damage_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_format_helper.h>
18*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
19*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
21*4882a593Smuzhiyun #include <drm/drm_print.h>
22*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "mgag200_drv.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define MGAG200_LUT_SIZE 256
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * This file contains setup code for the CRTC.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
mga_crtc_load_lut(struct drm_crtc * crtc)33*4882a593Smuzhiyun static void mga_crtc_load_lut(struct drm_crtc *crtc)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
36*4882a593Smuzhiyun struct mga_device *mdev = to_mga_device(dev);
37*4882a593Smuzhiyun struct drm_framebuffer *fb;
38*4882a593Smuzhiyun u16 *r_ptr, *g_ptr, *b_ptr;
39*4882a593Smuzhiyun int i;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (!crtc->enabled)
42*4882a593Smuzhiyun return;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (!mdev->display_pipe.plane.state)
45*4882a593Smuzhiyun return;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun fb = mdev->display_pipe.plane.state->fb;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun r_ptr = crtc->gamma_store;
50*4882a593Smuzhiyun g_ptr = r_ptr + crtc->gamma_size;
51*4882a593Smuzhiyun b_ptr = g_ptr + crtc->gamma_size;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun WREG8(DAC_INDEX + MGA1064_INDEX, 0);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (fb && fb->format->cpp[0] * 8 == 16) {
56*4882a593Smuzhiyun int inc = (fb->format->depth == 15) ? 8 : 4;
57*4882a593Smuzhiyun u8 r, b;
58*4882a593Smuzhiyun for (i = 0; i < MGAG200_LUT_SIZE; i += inc) {
59*4882a593Smuzhiyun if (fb->format->depth == 16) {
60*4882a593Smuzhiyun if (i > (MGAG200_LUT_SIZE >> 1)) {
61*4882a593Smuzhiyun r = b = 0;
62*4882a593Smuzhiyun } else {
63*4882a593Smuzhiyun r = *r_ptr++ >> 8;
64*4882a593Smuzhiyun b = *b_ptr++ >> 8;
65*4882a593Smuzhiyun r_ptr++;
66*4882a593Smuzhiyun b_ptr++;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun } else {
69*4882a593Smuzhiyun r = *r_ptr++ >> 8;
70*4882a593Smuzhiyun b = *b_ptr++ >> 8;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun /* VGA registers */
73*4882a593Smuzhiyun WREG8(DAC_INDEX + MGA1064_COL_PAL, r);
74*4882a593Smuzhiyun WREG8(DAC_INDEX + MGA1064_COL_PAL, *g_ptr++ >> 8);
75*4882a593Smuzhiyun WREG8(DAC_INDEX + MGA1064_COL_PAL, b);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun return;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun for (i = 0; i < MGAG200_LUT_SIZE; i++) {
80*4882a593Smuzhiyun /* VGA registers */
81*4882a593Smuzhiyun WREG8(DAC_INDEX + MGA1064_COL_PAL, *r_ptr++ >> 8);
82*4882a593Smuzhiyun WREG8(DAC_INDEX + MGA1064_COL_PAL, *g_ptr++ >> 8);
83*4882a593Smuzhiyun WREG8(DAC_INDEX + MGA1064_COL_PAL, *b_ptr++ >> 8);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
mga_wait_vsync(struct mga_device * mdev)87*4882a593Smuzhiyun static inline void mga_wait_vsync(struct mga_device *mdev)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun unsigned long timeout = jiffies + HZ/10;
90*4882a593Smuzhiyun unsigned int status = 0;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun do {
93*4882a593Smuzhiyun status = RREG32(MGAREG_Status);
94*4882a593Smuzhiyun } while ((status & 0x08) && time_before(jiffies, timeout));
95*4882a593Smuzhiyun timeout = jiffies + HZ/10;
96*4882a593Smuzhiyun status = 0;
97*4882a593Smuzhiyun do {
98*4882a593Smuzhiyun status = RREG32(MGAREG_Status);
99*4882a593Smuzhiyun } while (!(status & 0x08) && time_before(jiffies, timeout));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
mga_wait_busy(struct mga_device * mdev)102*4882a593Smuzhiyun static inline void mga_wait_busy(struct mga_device *mdev)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun unsigned long timeout = jiffies + HZ;
105*4882a593Smuzhiyun unsigned int status = 0;
106*4882a593Smuzhiyun do {
107*4882a593Smuzhiyun status = RREG8(MGAREG_Status + 2);
108*4882a593Smuzhiyun } while ((status & 0x01) && time_before(jiffies, timeout));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * PLL setup
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun
mgag200_g200_set_plls(struct mga_device * mdev,long clock)115*4882a593Smuzhiyun static int mgag200_g200_set_plls(struct mga_device *mdev, long clock)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct drm_device *dev = &mdev->base;
118*4882a593Smuzhiyun const int post_div_max = 7;
119*4882a593Smuzhiyun const int in_div_min = 1;
120*4882a593Smuzhiyun const int in_div_max = 6;
121*4882a593Smuzhiyun const int feed_div_min = 7;
122*4882a593Smuzhiyun const int feed_div_max = 127;
123*4882a593Smuzhiyun u8 testm, testn;
124*4882a593Smuzhiyun u8 n = 0, m = 0, p, s;
125*4882a593Smuzhiyun long f_vco;
126*4882a593Smuzhiyun long computed;
127*4882a593Smuzhiyun long delta, tmp_delta;
128*4882a593Smuzhiyun long ref_clk = mdev->model.g200.ref_clk;
129*4882a593Smuzhiyun long p_clk_min = mdev->model.g200.pclk_min;
130*4882a593Smuzhiyun long p_clk_max = mdev->model.g200.pclk_max;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (clock > p_clk_max) {
133*4882a593Smuzhiyun drm_err(dev, "Pixel Clock %ld too high\n", clock);
134*4882a593Smuzhiyun return 1;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (clock < p_clk_min >> 3)
138*4882a593Smuzhiyun clock = p_clk_min >> 3;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun f_vco = clock;
141*4882a593Smuzhiyun for (p = 0;
142*4882a593Smuzhiyun p <= post_div_max && f_vco < p_clk_min;
143*4882a593Smuzhiyun p = (p << 1) + 1, f_vco <<= 1)
144*4882a593Smuzhiyun ;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun delta = clock;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun for (testm = in_div_min; testm <= in_div_max; testm++) {
149*4882a593Smuzhiyun for (testn = feed_div_min; testn <= feed_div_max; testn++) {
150*4882a593Smuzhiyun computed = ref_clk * (testn + 1) / (testm + 1);
151*4882a593Smuzhiyun if (computed < f_vco)
152*4882a593Smuzhiyun tmp_delta = f_vco - computed;
153*4882a593Smuzhiyun else
154*4882a593Smuzhiyun tmp_delta = computed - f_vco;
155*4882a593Smuzhiyun if (tmp_delta < delta) {
156*4882a593Smuzhiyun delta = tmp_delta;
157*4882a593Smuzhiyun m = testm;
158*4882a593Smuzhiyun n = testn;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun f_vco = ref_clk * (n + 1) / (m + 1);
163*4882a593Smuzhiyun if (f_vco < 100000)
164*4882a593Smuzhiyun s = 0;
165*4882a593Smuzhiyun else if (f_vco < 140000)
166*4882a593Smuzhiyun s = 1;
167*4882a593Smuzhiyun else if (f_vco < 180000)
168*4882a593Smuzhiyun s = 2;
169*4882a593Smuzhiyun else
170*4882a593Smuzhiyun s = 3;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun drm_dbg_kms(dev, "clock: %ld vco: %ld m: %d n: %d p: %d s: %d\n",
173*4882a593Smuzhiyun clock, f_vco, m, n, p, s);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun WREG_DAC(MGA1064_PIX_PLLC_M, m);
178*4882a593Smuzhiyun WREG_DAC(MGA1064_PIX_PLLC_N, n);
179*4882a593Smuzhiyun WREG_DAC(MGA1064_PIX_PLLC_P, (p | (s << 3)));
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun #define P_ARRAY_SIZE 9
185*4882a593Smuzhiyun
mga_g200se_set_plls(struct mga_device * mdev,long clock)186*4882a593Smuzhiyun static int mga_g200se_set_plls(struct mga_device *mdev, long clock)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun u32 unique_rev_id = mdev->model.g200se.unique_rev_id;
189*4882a593Smuzhiyun unsigned int vcomax, vcomin, pllreffreq;
190*4882a593Smuzhiyun unsigned int delta, tmpdelta, permitteddelta;
191*4882a593Smuzhiyun unsigned int testp, testm, testn;
192*4882a593Smuzhiyun unsigned int p, m, n;
193*4882a593Smuzhiyun unsigned int computed;
194*4882a593Smuzhiyun unsigned int pvalues_e4[P_ARRAY_SIZE] = {16, 14, 12, 10, 8, 6, 4, 2, 1};
195*4882a593Smuzhiyun unsigned int fvv;
196*4882a593Smuzhiyun unsigned int i;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (unique_rev_id <= 0x03) {
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun m = n = p = 0;
201*4882a593Smuzhiyun vcomax = 320000;
202*4882a593Smuzhiyun vcomin = 160000;
203*4882a593Smuzhiyun pllreffreq = 25000;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun delta = 0xffffffff;
206*4882a593Smuzhiyun permitteddelta = clock * 5 / 1000;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun for (testp = 8; testp > 0; testp /= 2) {
209*4882a593Smuzhiyun if (clock * testp > vcomax)
210*4882a593Smuzhiyun continue;
211*4882a593Smuzhiyun if (clock * testp < vcomin)
212*4882a593Smuzhiyun continue;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun for (testn = 17; testn < 256; testn++) {
215*4882a593Smuzhiyun for (testm = 1; testm < 32; testm++) {
216*4882a593Smuzhiyun computed = (pllreffreq * testn) /
217*4882a593Smuzhiyun (testm * testp);
218*4882a593Smuzhiyun if (computed > clock)
219*4882a593Smuzhiyun tmpdelta = computed - clock;
220*4882a593Smuzhiyun else
221*4882a593Smuzhiyun tmpdelta = clock - computed;
222*4882a593Smuzhiyun if (tmpdelta < delta) {
223*4882a593Smuzhiyun delta = tmpdelta;
224*4882a593Smuzhiyun m = testm - 1;
225*4882a593Smuzhiyun n = testn - 1;
226*4882a593Smuzhiyun p = testp - 1;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun } else {
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun m = n = p = 0;
235*4882a593Smuzhiyun vcomax = 1600000;
236*4882a593Smuzhiyun vcomin = 800000;
237*4882a593Smuzhiyun pllreffreq = 25000;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (clock < 25000)
240*4882a593Smuzhiyun clock = 25000;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun clock = clock * 2;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun delta = 0xFFFFFFFF;
245*4882a593Smuzhiyun /* Permited delta is 0.5% as VESA Specification */
246*4882a593Smuzhiyun permitteddelta = clock * 5 / 1000;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun for (i = 0 ; i < P_ARRAY_SIZE ; i++) {
249*4882a593Smuzhiyun testp = pvalues_e4[i];
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if ((clock * testp) > vcomax)
252*4882a593Smuzhiyun continue;
253*4882a593Smuzhiyun if ((clock * testp) < vcomin)
254*4882a593Smuzhiyun continue;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun for (testn = 50; testn <= 256; testn++) {
257*4882a593Smuzhiyun for (testm = 1; testm <= 32; testm++) {
258*4882a593Smuzhiyun computed = (pllreffreq * testn) /
259*4882a593Smuzhiyun (testm * testp);
260*4882a593Smuzhiyun if (computed > clock)
261*4882a593Smuzhiyun tmpdelta = computed - clock;
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun tmpdelta = clock - computed;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (tmpdelta < delta) {
266*4882a593Smuzhiyun delta = tmpdelta;
267*4882a593Smuzhiyun m = testm - 1;
268*4882a593Smuzhiyun n = testn - 1;
269*4882a593Smuzhiyun p = testp - 1;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun fvv = pllreffreq * (n + 1) / (m + 1);
276*4882a593Smuzhiyun fvv = (fvv - 800000) / 50000;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (fvv > 15)
279*4882a593Smuzhiyun fvv = 15;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun p |= (fvv << 4);
282*4882a593Smuzhiyun m |= 0x80;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun clock = clock / 2;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (delta > permitteddelta) {
288*4882a593Smuzhiyun pr_warn("PLL delta too large\n");
289*4882a593Smuzhiyun return 1;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun WREG_DAC(MGA1064_PIX_PLLC_M, m);
295*4882a593Smuzhiyun WREG_DAC(MGA1064_PIX_PLLC_N, n);
296*4882a593Smuzhiyun WREG_DAC(MGA1064_PIX_PLLC_P, p);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (unique_rev_id >= 0x04) {
299*4882a593Smuzhiyun WREG_DAC(0x1a, 0x09);
300*4882a593Smuzhiyun msleep(20);
301*4882a593Smuzhiyun WREG_DAC(0x1a, 0x01);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
mga_g200wb_set_plls(struct mga_device * mdev,long clock)308*4882a593Smuzhiyun static int mga_g200wb_set_plls(struct mga_device *mdev, long clock)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun unsigned int vcomax, vcomin, pllreffreq;
311*4882a593Smuzhiyun unsigned int delta, tmpdelta;
312*4882a593Smuzhiyun unsigned int testp, testm, testn, testp2;
313*4882a593Smuzhiyun unsigned int p, m, n;
314*4882a593Smuzhiyun unsigned int computed;
315*4882a593Smuzhiyun int i, j, tmpcount, vcount;
316*4882a593Smuzhiyun bool pll_locked = false;
317*4882a593Smuzhiyun u8 tmp;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun m = n = p = 0;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun delta = 0xffffffff;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (mdev->type == G200_EW3) {
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun vcomax = 800000;
326*4882a593Smuzhiyun vcomin = 400000;
327*4882a593Smuzhiyun pllreffreq = 25000;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun for (testp = 1; testp < 8; testp++) {
330*4882a593Smuzhiyun for (testp2 = 1; testp2 < 8; testp2++) {
331*4882a593Smuzhiyun if (testp < testp2)
332*4882a593Smuzhiyun continue;
333*4882a593Smuzhiyun if ((clock * testp * testp2) > vcomax)
334*4882a593Smuzhiyun continue;
335*4882a593Smuzhiyun if ((clock * testp * testp2) < vcomin)
336*4882a593Smuzhiyun continue;
337*4882a593Smuzhiyun for (testm = 1; testm < 26; testm++) {
338*4882a593Smuzhiyun for (testn = 32; testn < 2048 ; testn++) {
339*4882a593Smuzhiyun computed = (pllreffreq * testn) /
340*4882a593Smuzhiyun (testm * testp * testp2);
341*4882a593Smuzhiyun if (computed > clock)
342*4882a593Smuzhiyun tmpdelta = computed - clock;
343*4882a593Smuzhiyun else
344*4882a593Smuzhiyun tmpdelta = clock - computed;
345*4882a593Smuzhiyun if (tmpdelta < delta) {
346*4882a593Smuzhiyun delta = tmpdelta;
347*4882a593Smuzhiyun m = ((testn & 0x100) >> 1) |
348*4882a593Smuzhiyun (testm);
349*4882a593Smuzhiyun n = (testn & 0xFF);
350*4882a593Smuzhiyun p = ((testn & 0x600) >> 3) |
351*4882a593Smuzhiyun (testp2 << 3) |
352*4882a593Smuzhiyun (testp);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun } else {
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun vcomax = 550000;
361*4882a593Smuzhiyun vcomin = 150000;
362*4882a593Smuzhiyun pllreffreq = 48000;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun for (testp = 1; testp < 9; testp++) {
365*4882a593Smuzhiyun if (clock * testp > vcomax)
366*4882a593Smuzhiyun continue;
367*4882a593Smuzhiyun if (clock * testp < vcomin)
368*4882a593Smuzhiyun continue;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun for (testm = 1; testm < 17; testm++) {
371*4882a593Smuzhiyun for (testn = 1; testn < 151; testn++) {
372*4882a593Smuzhiyun computed = (pllreffreq * testn) /
373*4882a593Smuzhiyun (testm * testp);
374*4882a593Smuzhiyun if (computed > clock)
375*4882a593Smuzhiyun tmpdelta = computed - clock;
376*4882a593Smuzhiyun else
377*4882a593Smuzhiyun tmpdelta = clock - computed;
378*4882a593Smuzhiyun if (tmpdelta < delta) {
379*4882a593Smuzhiyun delta = tmpdelta;
380*4882a593Smuzhiyun n = testn - 1;
381*4882a593Smuzhiyun m = (testm - 1) |
382*4882a593Smuzhiyun ((n >> 1) & 0x80);
383*4882a593Smuzhiyun p = testp - 1;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun for (i = 0; i <= 32 && pll_locked == false; i++) {
393*4882a593Smuzhiyun if (i > 0) {
394*4882a593Smuzhiyun WREG8(MGAREG_CRTC_INDEX, 0x1e);
395*4882a593Smuzhiyun tmp = RREG8(MGAREG_CRTC_DATA);
396*4882a593Smuzhiyun if (tmp < 0xff)
397*4882a593Smuzhiyun WREG8(MGAREG_CRTC_DATA, tmp+1);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* set pixclkdis to 1 */
401*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
402*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
403*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_CLK_DIS;
404*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_REMHEADCTL);
407*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
408*4882a593Smuzhiyun tmp |= MGA1064_REMHEADCTL_CLKDIS;
409*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* select PLL Set C */
412*4882a593Smuzhiyun tmp = RREG8(MGAREG_MEM_MISC_READ);
413*4882a593Smuzhiyun tmp |= 0x3 << 2;
414*4882a593Smuzhiyun WREG8(MGAREG_MEM_MISC_WRITE, tmp);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
417*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
418*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN | 0x80;
419*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun udelay(500);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* reset the PLL */
424*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_VREF_CTL);
425*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
426*4882a593Smuzhiyun tmp &= ~0x04;
427*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun udelay(50);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /* program pixel pll register */
432*4882a593Smuzhiyun WREG_DAC(MGA1064_WB_PIX_PLLC_N, n);
433*4882a593Smuzhiyun WREG_DAC(MGA1064_WB_PIX_PLLC_M, m);
434*4882a593Smuzhiyun WREG_DAC(MGA1064_WB_PIX_PLLC_P, p);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun udelay(50);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* turn pll on */
439*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_VREF_CTL);
440*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
441*4882a593Smuzhiyun tmp |= 0x04;
442*4882a593Smuzhiyun WREG_DAC(MGA1064_VREF_CTL, tmp);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun udelay(500);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* select the pixel pll */
447*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
448*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
449*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
450*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_SEL_PLL;
451*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_REMHEADCTL);
454*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
455*4882a593Smuzhiyun tmp &= ~MGA1064_REMHEADCTL_CLKSL_MSK;
456*4882a593Smuzhiyun tmp |= MGA1064_REMHEADCTL_CLKSL_PLL;
457*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* reset dotclock rate bit */
460*4882a593Smuzhiyun WREG8(MGAREG_SEQ_INDEX, 1);
461*4882a593Smuzhiyun tmp = RREG8(MGAREG_SEQ_DATA);
462*4882a593Smuzhiyun tmp &= ~0x8;
463*4882a593Smuzhiyun WREG8(MGAREG_SEQ_DATA, tmp);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
466*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
467*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
468*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun vcount = RREG8(MGAREG_VCOUNT);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun for (j = 0; j < 30 && pll_locked == false; j++) {
473*4882a593Smuzhiyun tmpcount = RREG8(MGAREG_VCOUNT);
474*4882a593Smuzhiyun if (tmpcount < vcount)
475*4882a593Smuzhiyun vcount = 0;
476*4882a593Smuzhiyun if ((tmpcount - vcount) > 2)
477*4882a593Smuzhiyun pll_locked = true;
478*4882a593Smuzhiyun else
479*4882a593Smuzhiyun udelay(5);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_REMHEADCTL);
483*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
484*4882a593Smuzhiyun tmp &= ~MGA1064_REMHEADCTL_CLKDIS;
485*4882a593Smuzhiyun WREG_DAC(MGA1064_REMHEADCTL, tmp);
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
mga_g200ev_set_plls(struct mga_device * mdev,long clock)489*4882a593Smuzhiyun static int mga_g200ev_set_plls(struct mga_device *mdev, long clock)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun unsigned int vcomax, vcomin, pllreffreq;
492*4882a593Smuzhiyun unsigned int delta, tmpdelta;
493*4882a593Smuzhiyun unsigned int testp, testm, testn;
494*4882a593Smuzhiyun unsigned int p, m, n;
495*4882a593Smuzhiyun unsigned int computed;
496*4882a593Smuzhiyun u8 tmp;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun m = n = p = 0;
499*4882a593Smuzhiyun vcomax = 550000;
500*4882a593Smuzhiyun vcomin = 150000;
501*4882a593Smuzhiyun pllreffreq = 50000;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun delta = 0xffffffff;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun for (testp = 16; testp > 0; testp--) {
506*4882a593Smuzhiyun if (clock * testp > vcomax)
507*4882a593Smuzhiyun continue;
508*4882a593Smuzhiyun if (clock * testp < vcomin)
509*4882a593Smuzhiyun continue;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun for (testn = 1; testn < 257; testn++) {
512*4882a593Smuzhiyun for (testm = 1; testm < 17; testm++) {
513*4882a593Smuzhiyun computed = (pllreffreq * testn) /
514*4882a593Smuzhiyun (testm * testp);
515*4882a593Smuzhiyun if (computed > clock)
516*4882a593Smuzhiyun tmpdelta = computed - clock;
517*4882a593Smuzhiyun else
518*4882a593Smuzhiyun tmpdelta = clock - computed;
519*4882a593Smuzhiyun if (tmpdelta < delta) {
520*4882a593Smuzhiyun delta = tmpdelta;
521*4882a593Smuzhiyun n = testn - 1;
522*4882a593Smuzhiyun m = testm - 1;
523*4882a593Smuzhiyun p = testp - 1;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
532*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
533*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_CLK_DIS;
534*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun tmp = RREG8(MGAREG_MEM_MISC_READ);
537*4882a593Smuzhiyun tmp |= 0x3 << 2;
538*4882a593Smuzhiyun WREG8(MGAREG_MEM_MISC_WRITE, tmp);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_PLL_STAT);
541*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
542*4882a593Smuzhiyun WREG8(DAC_DATA, tmp & ~0x40);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
545*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
546*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
547*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun WREG_DAC(MGA1064_EV_PIX_PLLC_M, m);
550*4882a593Smuzhiyun WREG_DAC(MGA1064_EV_PIX_PLLC_N, n);
551*4882a593Smuzhiyun WREG_DAC(MGA1064_EV_PIX_PLLC_P, p);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun udelay(50);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
556*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
557*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
558*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun udelay(500);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
563*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
564*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
565*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_SEL_PLL;
566*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_PLL_STAT);
569*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
570*4882a593Smuzhiyun WREG8(DAC_DATA, tmp | 0x40);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun tmp = RREG8(MGAREG_MEM_MISC_READ);
573*4882a593Smuzhiyun tmp |= (0x3 << 2);
574*4882a593Smuzhiyun WREG8(MGAREG_MEM_MISC_WRITE, tmp);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
577*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
578*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
579*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
mga_g200eh_set_plls(struct mga_device * mdev,long clock)584*4882a593Smuzhiyun static int mga_g200eh_set_plls(struct mga_device *mdev, long clock)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun unsigned int vcomax, vcomin, pllreffreq;
587*4882a593Smuzhiyun unsigned int delta, tmpdelta;
588*4882a593Smuzhiyun unsigned int testp, testm, testn;
589*4882a593Smuzhiyun unsigned int p, m, n;
590*4882a593Smuzhiyun unsigned int computed;
591*4882a593Smuzhiyun int i, j, tmpcount, vcount;
592*4882a593Smuzhiyun u8 tmp;
593*4882a593Smuzhiyun bool pll_locked = false;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun m = n = p = 0;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (mdev->type == G200_EH3) {
598*4882a593Smuzhiyun vcomax = 3000000;
599*4882a593Smuzhiyun vcomin = 1500000;
600*4882a593Smuzhiyun pllreffreq = 25000;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun delta = 0xffffffff;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun testp = 0;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun for (testm = 150; testm >= 6; testm--) {
607*4882a593Smuzhiyun if (clock * testm > vcomax)
608*4882a593Smuzhiyun continue;
609*4882a593Smuzhiyun if (clock * testm < vcomin)
610*4882a593Smuzhiyun continue;
611*4882a593Smuzhiyun for (testn = 120; testn >= 60; testn--) {
612*4882a593Smuzhiyun computed = (pllreffreq * testn) / testm;
613*4882a593Smuzhiyun if (computed > clock)
614*4882a593Smuzhiyun tmpdelta = computed - clock;
615*4882a593Smuzhiyun else
616*4882a593Smuzhiyun tmpdelta = clock - computed;
617*4882a593Smuzhiyun if (tmpdelta < delta) {
618*4882a593Smuzhiyun delta = tmpdelta;
619*4882a593Smuzhiyun n = testn;
620*4882a593Smuzhiyun m = testm;
621*4882a593Smuzhiyun p = testp;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun if (delta == 0)
624*4882a593Smuzhiyun break;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun if (delta == 0)
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun } else {
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun vcomax = 800000;
632*4882a593Smuzhiyun vcomin = 400000;
633*4882a593Smuzhiyun pllreffreq = 33333;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun delta = 0xffffffff;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun for (testp = 16; testp > 0; testp >>= 1) {
638*4882a593Smuzhiyun if (clock * testp > vcomax)
639*4882a593Smuzhiyun continue;
640*4882a593Smuzhiyun if (clock * testp < vcomin)
641*4882a593Smuzhiyun continue;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun for (testm = 1; testm < 33; testm++) {
644*4882a593Smuzhiyun for (testn = 17; testn < 257; testn++) {
645*4882a593Smuzhiyun computed = (pllreffreq * testn) /
646*4882a593Smuzhiyun (testm * testp);
647*4882a593Smuzhiyun if (computed > clock)
648*4882a593Smuzhiyun tmpdelta = computed - clock;
649*4882a593Smuzhiyun else
650*4882a593Smuzhiyun tmpdelta = clock - computed;
651*4882a593Smuzhiyun if (tmpdelta < delta) {
652*4882a593Smuzhiyun delta = tmpdelta;
653*4882a593Smuzhiyun n = testn - 1;
654*4882a593Smuzhiyun m = (testm - 1);
655*4882a593Smuzhiyun p = testp - 1;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun if ((clock * testp) >= 600000)
658*4882a593Smuzhiyun p |= 0x80;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun for (i = 0; i <= 32 && pll_locked == false; i++) {
667*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
668*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
669*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_CLK_DIS;
670*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun tmp = RREG8(MGAREG_MEM_MISC_READ);
673*4882a593Smuzhiyun tmp |= 0x3 << 2;
674*4882a593Smuzhiyun WREG8(MGAREG_MEM_MISC_WRITE, tmp);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
677*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
678*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
679*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun udelay(500);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun WREG_DAC(MGA1064_EH_PIX_PLLC_M, m);
684*4882a593Smuzhiyun WREG_DAC(MGA1064_EH_PIX_PLLC_N, n);
685*4882a593Smuzhiyun WREG_DAC(MGA1064_EH_PIX_PLLC_P, p);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun udelay(500);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
690*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
691*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
692*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_SEL_PLL;
693*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
696*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
697*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
698*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
699*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun vcount = RREG8(MGAREG_VCOUNT);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun for (j = 0; j < 30 && pll_locked == false; j++) {
704*4882a593Smuzhiyun tmpcount = RREG8(MGAREG_VCOUNT);
705*4882a593Smuzhiyun if (tmpcount < vcount)
706*4882a593Smuzhiyun vcount = 0;
707*4882a593Smuzhiyun if ((tmpcount - vcount) > 2)
708*4882a593Smuzhiyun pll_locked = true;
709*4882a593Smuzhiyun else
710*4882a593Smuzhiyun udelay(5);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
mga_g200er_set_plls(struct mga_device * mdev,long clock)717*4882a593Smuzhiyun static int mga_g200er_set_plls(struct mga_device *mdev, long clock)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun unsigned int vcomax, vcomin, pllreffreq;
720*4882a593Smuzhiyun unsigned int delta, tmpdelta;
721*4882a593Smuzhiyun int testr, testn, testm, testo;
722*4882a593Smuzhiyun unsigned int p, m, n;
723*4882a593Smuzhiyun unsigned int computed, vco;
724*4882a593Smuzhiyun int tmp;
725*4882a593Smuzhiyun const unsigned int m_div_val[] = { 1, 2, 4, 8 };
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun m = n = p = 0;
728*4882a593Smuzhiyun vcomax = 1488000;
729*4882a593Smuzhiyun vcomin = 1056000;
730*4882a593Smuzhiyun pllreffreq = 48000;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun delta = 0xffffffff;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun for (testr = 0; testr < 4; testr++) {
735*4882a593Smuzhiyun if (delta == 0)
736*4882a593Smuzhiyun break;
737*4882a593Smuzhiyun for (testn = 5; testn < 129; testn++) {
738*4882a593Smuzhiyun if (delta == 0)
739*4882a593Smuzhiyun break;
740*4882a593Smuzhiyun for (testm = 3; testm >= 0; testm--) {
741*4882a593Smuzhiyun if (delta == 0)
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun for (testo = 5; testo < 33; testo++) {
744*4882a593Smuzhiyun vco = pllreffreq * (testn + 1) /
745*4882a593Smuzhiyun (testr + 1);
746*4882a593Smuzhiyun if (vco < vcomin)
747*4882a593Smuzhiyun continue;
748*4882a593Smuzhiyun if (vco > vcomax)
749*4882a593Smuzhiyun continue;
750*4882a593Smuzhiyun computed = vco / (m_div_val[testm] * (testo + 1));
751*4882a593Smuzhiyun if (computed > clock)
752*4882a593Smuzhiyun tmpdelta = computed - clock;
753*4882a593Smuzhiyun else
754*4882a593Smuzhiyun tmpdelta = clock - computed;
755*4882a593Smuzhiyun if (tmpdelta < delta) {
756*4882a593Smuzhiyun delta = tmpdelta;
757*4882a593Smuzhiyun m = testm | (testo << 3);
758*4882a593Smuzhiyun n = testn;
759*4882a593Smuzhiyun p = testr | (testr << 3);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
769*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
770*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_CLK_DIS;
771*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_REMHEADCTL);
774*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
775*4882a593Smuzhiyun tmp |= MGA1064_REMHEADCTL_CLKDIS;
776*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun tmp = RREG8(MGAREG_MEM_MISC_READ);
779*4882a593Smuzhiyun tmp |= (0x3<<2) | 0xc0;
780*4882a593Smuzhiyun WREG8(MGAREG_MEM_MISC_WRITE, tmp);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
783*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
784*4882a593Smuzhiyun tmp &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
785*4882a593Smuzhiyun tmp |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
786*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun udelay(500);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun WREG_DAC(MGA1064_ER_PIX_PLLC_N, n);
791*4882a593Smuzhiyun WREG_DAC(MGA1064_ER_PIX_PLLC_M, m);
792*4882a593Smuzhiyun WREG_DAC(MGA1064_ER_PIX_PLLC_P, p);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun udelay(50);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
mgag200_crtc_set_plls(struct mga_device * mdev,long clock)799*4882a593Smuzhiyun static int mgag200_crtc_set_plls(struct mga_device *mdev, long clock)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun switch(mdev->type) {
802*4882a593Smuzhiyun case G200_PCI:
803*4882a593Smuzhiyun case G200_AGP:
804*4882a593Smuzhiyun return mgag200_g200_set_plls(mdev, clock);
805*4882a593Smuzhiyun case G200_SE_A:
806*4882a593Smuzhiyun case G200_SE_B:
807*4882a593Smuzhiyun return mga_g200se_set_plls(mdev, clock);
808*4882a593Smuzhiyun break;
809*4882a593Smuzhiyun case G200_WB:
810*4882a593Smuzhiyun case G200_EW3:
811*4882a593Smuzhiyun return mga_g200wb_set_plls(mdev, clock);
812*4882a593Smuzhiyun break;
813*4882a593Smuzhiyun case G200_EV:
814*4882a593Smuzhiyun return mga_g200ev_set_plls(mdev, clock);
815*4882a593Smuzhiyun break;
816*4882a593Smuzhiyun case G200_EH:
817*4882a593Smuzhiyun case G200_EH3:
818*4882a593Smuzhiyun return mga_g200eh_set_plls(mdev, clock);
819*4882a593Smuzhiyun break;
820*4882a593Smuzhiyun case G200_ER:
821*4882a593Smuzhiyun return mga_g200er_set_plls(mdev, clock);
822*4882a593Smuzhiyun break;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return 0;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
mgag200_g200wb_hold_bmc(struct mga_device * mdev)828*4882a593Smuzhiyun static void mgag200_g200wb_hold_bmc(struct mga_device *mdev)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun u8 tmp;
831*4882a593Smuzhiyun int iter_max;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* 1- The first step is to warn the BMC of an upcoming mode change.
834*4882a593Smuzhiyun * We are putting the misc<0> to output.*/
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_GEN_IO_CTL);
837*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
838*4882a593Smuzhiyun tmp |= 0x10;
839*4882a593Smuzhiyun WREG_DAC(MGA1064_GEN_IO_CTL, tmp);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* we are putting a 1 on the misc<0> line */
842*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_GEN_IO_DATA);
843*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
844*4882a593Smuzhiyun tmp |= 0x10;
845*4882a593Smuzhiyun WREG_DAC(MGA1064_GEN_IO_DATA, tmp);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* 2- Second step to mask and further scan request
848*4882a593Smuzhiyun * This will be done by asserting the remfreqmsk bit (XSPAREREG<7>)
849*4882a593Smuzhiyun */
850*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_SPAREREG);
851*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
852*4882a593Smuzhiyun tmp |= 0x80;
853*4882a593Smuzhiyun WREG_DAC(MGA1064_SPAREREG, tmp);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* 3a- the third step is to verifu if there is an active scan
856*4882a593Smuzhiyun * We are searching for a 0 on remhsyncsts <XSPAREREG<0>)
857*4882a593Smuzhiyun */
858*4882a593Smuzhiyun iter_max = 300;
859*4882a593Smuzhiyun while (!(tmp & 0x1) && iter_max) {
860*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_SPAREREG);
861*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
862*4882a593Smuzhiyun udelay(1000);
863*4882a593Smuzhiyun iter_max--;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* 3b- this step occurs only if the remove is actually scanning
867*4882a593Smuzhiyun * we are waiting for the end of the frame which is a 1 on
868*4882a593Smuzhiyun * remvsyncsts (XSPAREREG<1>)
869*4882a593Smuzhiyun */
870*4882a593Smuzhiyun if (iter_max) {
871*4882a593Smuzhiyun iter_max = 300;
872*4882a593Smuzhiyun while ((tmp & 0x2) && iter_max) {
873*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_SPAREREG);
874*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
875*4882a593Smuzhiyun udelay(1000);
876*4882a593Smuzhiyun iter_max--;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
mgag200_g200wb_release_bmc(struct mga_device * mdev)881*4882a593Smuzhiyun static void mgag200_g200wb_release_bmc(struct mga_device *mdev)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun u8 tmp;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /* 1- The first step is to ensure that the vrsten and hrsten are set */
886*4882a593Smuzhiyun WREG8(MGAREG_CRTCEXT_INDEX, 1);
887*4882a593Smuzhiyun tmp = RREG8(MGAREG_CRTCEXT_DATA);
888*4882a593Smuzhiyun WREG8(MGAREG_CRTCEXT_DATA, tmp | 0x88);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* 2- second step is to assert the rstlvl2 */
891*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_REMHEADCTL2);
892*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
893*4882a593Smuzhiyun tmp |= 0x8;
894*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* wait 10 us */
897*4882a593Smuzhiyun udelay(10);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* 3- deassert rstlvl2 */
900*4882a593Smuzhiyun tmp &= ~0x08;
901*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_REMHEADCTL2);
902*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* 4- remove mask of scan request */
905*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_SPAREREG);
906*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
907*4882a593Smuzhiyun tmp &= ~0x80;
908*4882a593Smuzhiyun WREG8(DAC_DATA, tmp);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* 5- put back a 0 on the misc<0> line */
911*4882a593Smuzhiyun WREG8(DAC_INDEX, MGA1064_GEN_IO_DATA);
912*4882a593Smuzhiyun tmp = RREG8(DAC_DATA);
913*4882a593Smuzhiyun tmp &= ~0x10;
914*4882a593Smuzhiyun WREG_DAC(MGA1064_GEN_IO_DATA, tmp);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /*
918*4882a593Smuzhiyun * This is how the framebuffer base address is stored in g200 cards:
919*4882a593Smuzhiyun * * Assume @offset is the gpu_addr variable of the framebuffer object
920*4882a593Smuzhiyun * * Then addr is the number of _pixels_ (not bytes) from the start of
921*4882a593Smuzhiyun * VRAM to the first pixel we want to display. (divided by 2 for 32bit
922*4882a593Smuzhiyun * framebuffers)
923*4882a593Smuzhiyun * * addr is stored in the CRTCEXT0, CRTCC and CRTCD registers
924*4882a593Smuzhiyun * addr<20> -> CRTCEXT0<6>
925*4882a593Smuzhiyun * addr<19-16> -> CRTCEXT0<3-0>
926*4882a593Smuzhiyun * addr<15-8> -> CRTCC<7-0>
927*4882a593Smuzhiyun * addr<7-0> -> CRTCD<7-0>
928*4882a593Smuzhiyun *
929*4882a593Smuzhiyun * CRTCEXT0 has to be programmed last to trigger an update and make the
930*4882a593Smuzhiyun * new addr variable take effect.
931*4882a593Smuzhiyun */
mgag200_set_startadd(struct mga_device * mdev,unsigned long offset)932*4882a593Smuzhiyun static void mgag200_set_startadd(struct mga_device *mdev,
933*4882a593Smuzhiyun unsigned long offset)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct drm_device *dev = &mdev->base;
936*4882a593Smuzhiyun u32 startadd;
937*4882a593Smuzhiyun u8 crtcc, crtcd, crtcext0;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun startadd = offset / 8;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /*
942*4882a593Smuzhiyun * Can't store addresses any higher than that, but we also
943*4882a593Smuzhiyun * don't have more than 16 MiB of memory, so it should be fine.
944*4882a593Smuzhiyun */
945*4882a593Smuzhiyun drm_WARN_ON(dev, startadd > 0x1fffff);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun RREG_ECRT(0x00, crtcext0);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun crtcc = (startadd >> 8) & 0xff;
950*4882a593Smuzhiyun crtcd = startadd & 0xff;
951*4882a593Smuzhiyun crtcext0 &= 0xb0;
952*4882a593Smuzhiyun crtcext0 |= ((startadd >> 14) & BIT(6)) |
953*4882a593Smuzhiyun ((startadd >> 16) & 0x0f);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun WREG_CRT(0x0c, crtcc);
956*4882a593Smuzhiyun WREG_CRT(0x0d, crtcd);
957*4882a593Smuzhiyun WREG_ECRT(0x00, crtcext0);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
mgag200_set_dac_regs(struct mga_device * mdev)960*4882a593Smuzhiyun static void mgag200_set_dac_regs(struct mga_device *mdev)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun size_t i;
963*4882a593Smuzhiyun u8 dacvalue[] = {
964*4882a593Smuzhiyun /* 0x00: */ 0, 0, 0, 0, 0, 0, 0x00, 0,
965*4882a593Smuzhiyun /* 0x08: */ 0, 0, 0, 0, 0, 0, 0, 0,
966*4882a593Smuzhiyun /* 0x10: */ 0, 0, 0, 0, 0, 0, 0, 0,
967*4882a593Smuzhiyun /* 0x18: */ 0x00, 0, 0xC9, 0xFF, 0xBF, 0x20, 0x1F, 0x20,
968*4882a593Smuzhiyun /* 0x20: */ 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
969*4882a593Smuzhiyun /* 0x28: */ 0x00, 0x00, 0x00, 0x00, 0, 0, 0, 0x40,
970*4882a593Smuzhiyun /* 0x30: */ 0x00, 0xB0, 0x00, 0xC2, 0x34, 0x14, 0x02, 0x83,
971*4882a593Smuzhiyun /* 0x38: */ 0x00, 0x93, 0x00, 0x77, 0x00, 0x00, 0x00, 0x3A,
972*4882a593Smuzhiyun /* 0x40: */ 0, 0, 0, 0, 0, 0, 0, 0,
973*4882a593Smuzhiyun /* 0x48: */ 0, 0, 0, 0, 0, 0, 0, 0
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun switch (mdev->type) {
977*4882a593Smuzhiyun case G200_PCI:
978*4882a593Smuzhiyun case G200_AGP:
979*4882a593Smuzhiyun dacvalue[MGA1064_SYS_PLL_M] = 0x04;
980*4882a593Smuzhiyun dacvalue[MGA1064_SYS_PLL_N] = 0x2D;
981*4882a593Smuzhiyun dacvalue[MGA1064_SYS_PLL_P] = 0x19;
982*4882a593Smuzhiyun break;
983*4882a593Smuzhiyun case G200_SE_A:
984*4882a593Smuzhiyun case G200_SE_B:
985*4882a593Smuzhiyun dacvalue[MGA1064_VREF_CTL] = 0x03;
986*4882a593Smuzhiyun dacvalue[MGA1064_PIX_CLK_CTL] = MGA1064_PIX_CLK_CTL_SEL_PLL;
987*4882a593Smuzhiyun dacvalue[MGA1064_MISC_CTL] = MGA1064_MISC_CTL_DAC_EN |
988*4882a593Smuzhiyun MGA1064_MISC_CTL_VGA8 |
989*4882a593Smuzhiyun MGA1064_MISC_CTL_DAC_RAM_CS;
990*4882a593Smuzhiyun break;
991*4882a593Smuzhiyun case G200_WB:
992*4882a593Smuzhiyun case G200_EW3:
993*4882a593Smuzhiyun dacvalue[MGA1064_VREF_CTL] = 0x07;
994*4882a593Smuzhiyun break;
995*4882a593Smuzhiyun case G200_EV:
996*4882a593Smuzhiyun dacvalue[MGA1064_PIX_CLK_CTL] = MGA1064_PIX_CLK_CTL_SEL_PLL;
997*4882a593Smuzhiyun dacvalue[MGA1064_MISC_CTL] = MGA1064_MISC_CTL_VGA8 |
998*4882a593Smuzhiyun MGA1064_MISC_CTL_DAC_RAM_CS;
999*4882a593Smuzhiyun break;
1000*4882a593Smuzhiyun case G200_EH:
1001*4882a593Smuzhiyun case G200_EH3:
1002*4882a593Smuzhiyun dacvalue[MGA1064_MISC_CTL] = MGA1064_MISC_CTL_VGA8 |
1003*4882a593Smuzhiyun MGA1064_MISC_CTL_DAC_RAM_CS;
1004*4882a593Smuzhiyun break;
1005*4882a593Smuzhiyun case G200_ER:
1006*4882a593Smuzhiyun break;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dacvalue); i++) {
1010*4882a593Smuzhiyun if ((i <= 0x17) ||
1011*4882a593Smuzhiyun (i == 0x1b) ||
1012*4882a593Smuzhiyun (i == 0x1c) ||
1013*4882a593Smuzhiyun ((i >= 0x1f) && (i <= 0x29)) ||
1014*4882a593Smuzhiyun ((i >= 0x30) && (i <= 0x37)))
1015*4882a593Smuzhiyun continue;
1016*4882a593Smuzhiyun if (IS_G200_SE(mdev) &&
1017*4882a593Smuzhiyun ((i == 0x2c) || (i == 0x2d) || (i == 0x2e)))
1018*4882a593Smuzhiyun continue;
1019*4882a593Smuzhiyun if ((mdev->type == G200_EV ||
1020*4882a593Smuzhiyun mdev->type == G200_WB ||
1021*4882a593Smuzhiyun mdev->type == G200_EH ||
1022*4882a593Smuzhiyun mdev->type == G200_EW3 ||
1023*4882a593Smuzhiyun mdev->type == G200_EH3) &&
1024*4882a593Smuzhiyun (i >= 0x44) && (i <= 0x4e))
1025*4882a593Smuzhiyun continue;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun WREG_DAC(i, dacvalue[i]);
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (mdev->type == G200_ER)
1031*4882a593Smuzhiyun WREG_DAC(0x90, 0);
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
mgag200_init_regs(struct mga_device * mdev)1034*4882a593Smuzhiyun static void mgag200_init_regs(struct mga_device *mdev)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun u8 crtc11, misc;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun mgag200_set_dac_regs(mdev);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun WREG_SEQ(2, 0x0f);
1041*4882a593Smuzhiyun WREG_SEQ(3, 0x00);
1042*4882a593Smuzhiyun WREG_SEQ(4, 0x0e);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun WREG_CRT(10, 0);
1045*4882a593Smuzhiyun WREG_CRT(11, 0);
1046*4882a593Smuzhiyun WREG_CRT(12, 0);
1047*4882a593Smuzhiyun WREG_CRT(13, 0);
1048*4882a593Smuzhiyun WREG_CRT(14, 0);
1049*4882a593Smuzhiyun WREG_CRT(15, 0);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun RREG_CRT(0x11, crtc11);
1052*4882a593Smuzhiyun crtc11 &= ~(MGAREG_CRTC11_CRTCPROTECT |
1053*4882a593Smuzhiyun MGAREG_CRTC11_VINTEN |
1054*4882a593Smuzhiyun MGAREG_CRTC11_VINTCLR);
1055*4882a593Smuzhiyun WREG_CRT(0x11, crtc11);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun if (mdev->type == G200_ER)
1058*4882a593Smuzhiyun WREG_ECRT(0x24, 0x5);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun if (mdev->type == G200_EW3)
1061*4882a593Smuzhiyun WREG_ECRT(0x34, 0x5);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun misc = RREG8(MGA_MISC_IN);
1064*4882a593Smuzhiyun misc |= MGAREG_MISC_IOADSEL;
1065*4882a593Smuzhiyun WREG8(MGA_MISC_OUT, misc);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
mgag200_set_mode_regs(struct mga_device * mdev,const struct drm_display_mode * mode)1068*4882a593Smuzhiyun static void mgag200_set_mode_regs(struct mga_device *mdev,
1069*4882a593Smuzhiyun const struct drm_display_mode *mode)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun unsigned int hdisplay, hsyncstart, hsyncend, htotal;
1072*4882a593Smuzhiyun unsigned int vdisplay, vsyncstart, vsyncend, vtotal;
1073*4882a593Smuzhiyun u8 misc, crtcext1, crtcext2, crtcext5;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun hdisplay = mode->hdisplay / 8 - 1;
1076*4882a593Smuzhiyun hsyncstart = mode->hsync_start / 8 - 1;
1077*4882a593Smuzhiyun hsyncend = mode->hsync_end / 8 - 1;
1078*4882a593Smuzhiyun htotal = mode->htotal / 8 - 1;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /* Work around hardware quirk */
1081*4882a593Smuzhiyun if ((htotal & 0x07) == 0x06 || (htotal & 0x07) == 0x04)
1082*4882a593Smuzhiyun htotal++;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun vdisplay = mode->vdisplay - 1;
1085*4882a593Smuzhiyun vsyncstart = mode->vsync_start - 1;
1086*4882a593Smuzhiyun vsyncend = mode->vsync_end - 1;
1087*4882a593Smuzhiyun vtotal = mode->vtotal - 2;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun misc = RREG8(MGA_MISC_IN);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1092*4882a593Smuzhiyun misc |= MGAREG_MISC_HSYNCPOL;
1093*4882a593Smuzhiyun else
1094*4882a593Smuzhiyun misc &= ~MGAREG_MISC_HSYNCPOL;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1097*4882a593Smuzhiyun misc |= MGAREG_MISC_VSYNCPOL;
1098*4882a593Smuzhiyun else
1099*4882a593Smuzhiyun misc &= ~MGAREG_MISC_VSYNCPOL;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun crtcext1 = (((htotal - 4) & 0x100) >> 8) |
1102*4882a593Smuzhiyun ((hdisplay & 0x100) >> 7) |
1103*4882a593Smuzhiyun ((hsyncstart & 0x100) >> 6) |
1104*4882a593Smuzhiyun (htotal & 0x40);
1105*4882a593Smuzhiyun if (mdev->type == G200_WB || mdev->type == G200_EW3)
1106*4882a593Smuzhiyun crtcext1 |= BIT(7) | /* vrsten */
1107*4882a593Smuzhiyun BIT(3); /* hrsten */
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun crtcext2 = ((vtotal & 0xc00) >> 10) |
1110*4882a593Smuzhiyun ((vdisplay & 0x400) >> 8) |
1111*4882a593Smuzhiyun ((vdisplay & 0xc00) >> 7) |
1112*4882a593Smuzhiyun ((vsyncstart & 0xc00) >> 5) |
1113*4882a593Smuzhiyun ((vdisplay & 0x400) >> 3);
1114*4882a593Smuzhiyun crtcext5 = 0x00;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun WREG_CRT(0, htotal - 4);
1117*4882a593Smuzhiyun WREG_CRT(1, hdisplay);
1118*4882a593Smuzhiyun WREG_CRT(2, hdisplay);
1119*4882a593Smuzhiyun WREG_CRT(3, (htotal & 0x1F) | 0x80);
1120*4882a593Smuzhiyun WREG_CRT(4, hsyncstart);
1121*4882a593Smuzhiyun WREG_CRT(5, ((htotal & 0x20) << 2) | (hsyncend & 0x1F));
1122*4882a593Smuzhiyun WREG_CRT(6, vtotal & 0xFF);
1123*4882a593Smuzhiyun WREG_CRT(7, ((vtotal & 0x100) >> 8) |
1124*4882a593Smuzhiyun ((vdisplay & 0x100) >> 7) |
1125*4882a593Smuzhiyun ((vsyncstart & 0x100) >> 6) |
1126*4882a593Smuzhiyun ((vdisplay & 0x100) >> 5) |
1127*4882a593Smuzhiyun ((vdisplay & 0x100) >> 4) | /* linecomp */
1128*4882a593Smuzhiyun ((vtotal & 0x200) >> 4) |
1129*4882a593Smuzhiyun ((vdisplay & 0x200) >> 3) |
1130*4882a593Smuzhiyun ((vsyncstart & 0x200) >> 2));
1131*4882a593Smuzhiyun WREG_CRT(9, ((vdisplay & 0x200) >> 4) |
1132*4882a593Smuzhiyun ((vdisplay & 0x200) >> 3));
1133*4882a593Smuzhiyun WREG_CRT(16, vsyncstart & 0xFF);
1134*4882a593Smuzhiyun WREG_CRT(17, (vsyncend & 0x0F) | 0x20);
1135*4882a593Smuzhiyun WREG_CRT(18, vdisplay & 0xFF);
1136*4882a593Smuzhiyun WREG_CRT(20, 0);
1137*4882a593Smuzhiyun WREG_CRT(21, vdisplay & 0xFF);
1138*4882a593Smuzhiyun WREG_CRT(22, (vtotal + 1) & 0xFF);
1139*4882a593Smuzhiyun WREG_CRT(23, 0xc3);
1140*4882a593Smuzhiyun WREG_CRT(24, vdisplay & 0xFF);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun WREG_ECRT(0x01, crtcext1);
1143*4882a593Smuzhiyun WREG_ECRT(0x02, crtcext2);
1144*4882a593Smuzhiyun WREG_ECRT(0x05, crtcext5);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun WREG8(MGA_MISC_OUT, misc);
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun
mgag200_get_bpp_shift(struct mga_device * mdev,const struct drm_format_info * format)1149*4882a593Smuzhiyun static u8 mgag200_get_bpp_shift(struct mga_device *mdev,
1150*4882a593Smuzhiyun const struct drm_format_info *format)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun return mdev->bpp_shifts[format->cpp[0] - 1];
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /*
1156*4882a593Smuzhiyun * Calculates the HW offset value from the framebuffer's pitch. The
1157*4882a593Smuzhiyun * offset is a multiple of the pixel size and depends on the display
1158*4882a593Smuzhiyun * format.
1159*4882a593Smuzhiyun */
mgag200_calculate_offset(struct mga_device * mdev,const struct drm_framebuffer * fb)1160*4882a593Smuzhiyun static u32 mgag200_calculate_offset(struct mga_device *mdev,
1161*4882a593Smuzhiyun const struct drm_framebuffer *fb)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun u32 offset = fb->pitches[0] / fb->format->cpp[0];
1164*4882a593Smuzhiyun u8 bppshift = mgag200_get_bpp_shift(mdev, fb->format);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (fb->format->cpp[0] * 8 == 24)
1167*4882a593Smuzhiyun offset = (offset * 3) >> (4 - bppshift);
1168*4882a593Smuzhiyun else
1169*4882a593Smuzhiyun offset = offset >> (4 - bppshift);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun return offset;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
mgag200_set_offset(struct mga_device * mdev,const struct drm_framebuffer * fb)1174*4882a593Smuzhiyun static void mgag200_set_offset(struct mga_device *mdev,
1175*4882a593Smuzhiyun const struct drm_framebuffer *fb)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun u8 crtc13, crtcext0;
1178*4882a593Smuzhiyun u32 offset = mgag200_calculate_offset(mdev, fb);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun RREG_ECRT(0, crtcext0);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun crtc13 = offset & 0xff;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun crtcext0 &= ~MGAREG_CRTCEXT0_OFFSET_MASK;
1185*4882a593Smuzhiyun crtcext0 |= (offset >> 4) & MGAREG_CRTCEXT0_OFFSET_MASK;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun WREG_CRT(0x13, crtc13);
1188*4882a593Smuzhiyun WREG_ECRT(0x00, crtcext0);
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
mgag200_set_format_regs(struct mga_device * mdev,const struct drm_framebuffer * fb)1191*4882a593Smuzhiyun static void mgag200_set_format_regs(struct mga_device *mdev,
1192*4882a593Smuzhiyun const struct drm_framebuffer *fb)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun struct drm_device *dev = &mdev->base;
1195*4882a593Smuzhiyun const struct drm_format_info *format = fb->format;
1196*4882a593Smuzhiyun unsigned int bpp, bppshift, scale;
1197*4882a593Smuzhiyun u8 crtcext3, xmulctrl;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun bpp = format->cpp[0] * 8;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun bppshift = mgag200_get_bpp_shift(mdev, format);
1202*4882a593Smuzhiyun switch (bpp) {
1203*4882a593Smuzhiyun case 24:
1204*4882a593Smuzhiyun scale = ((1 << bppshift) * 3) - 1;
1205*4882a593Smuzhiyun break;
1206*4882a593Smuzhiyun default:
1207*4882a593Smuzhiyun scale = (1 << bppshift) - 1;
1208*4882a593Smuzhiyun break;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun RREG_ECRT(3, crtcext3);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun switch (bpp) {
1214*4882a593Smuzhiyun case 8:
1215*4882a593Smuzhiyun xmulctrl = MGA1064_MUL_CTL_8bits;
1216*4882a593Smuzhiyun break;
1217*4882a593Smuzhiyun case 16:
1218*4882a593Smuzhiyun if (format->depth == 15)
1219*4882a593Smuzhiyun xmulctrl = MGA1064_MUL_CTL_15bits;
1220*4882a593Smuzhiyun else
1221*4882a593Smuzhiyun xmulctrl = MGA1064_MUL_CTL_16bits;
1222*4882a593Smuzhiyun break;
1223*4882a593Smuzhiyun case 24:
1224*4882a593Smuzhiyun xmulctrl = MGA1064_MUL_CTL_24bits;
1225*4882a593Smuzhiyun break;
1226*4882a593Smuzhiyun case 32:
1227*4882a593Smuzhiyun xmulctrl = MGA1064_MUL_CTL_32_24bits;
1228*4882a593Smuzhiyun break;
1229*4882a593Smuzhiyun default:
1230*4882a593Smuzhiyun /* BUG: We should have caught this problem already. */
1231*4882a593Smuzhiyun drm_WARN_ON(dev, "invalid format depth\n");
1232*4882a593Smuzhiyun return;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun crtcext3 &= ~GENMASK(2, 0);
1236*4882a593Smuzhiyun crtcext3 |= scale;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun WREG_DAC(MGA1064_MUL_CTL, xmulctrl);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun WREG_GFX(0, 0x00);
1241*4882a593Smuzhiyun WREG_GFX(1, 0x00);
1242*4882a593Smuzhiyun WREG_GFX(2, 0x00);
1243*4882a593Smuzhiyun WREG_GFX(3, 0x00);
1244*4882a593Smuzhiyun WREG_GFX(4, 0x00);
1245*4882a593Smuzhiyun WREG_GFX(5, 0x40);
1246*4882a593Smuzhiyun /* GCTL6 should be 0x05, but we configure memmapsl to 0xb8000 (text mode),
1247*4882a593Smuzhiyun * so that it doesn't hang when running kexec/kdump on G200_SE rev42.
1248*4882a593Smuzhiyun */
1249*4882a593Smuzhiyun WREG_GFX(6, 0x0d);
1250*4882a593Smuzhiyun WREG_GFX(7, 0x0f);
1251*4882a593Smuzhiyun WREG_GFX(8, 0x0f);
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun WREG_ECRT(3, crtcext3);
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
mgag200_g200er_reset_tagfifo(struct mga_device * mdev)1256*4882a593Smuzhiyun static void mgag200_g200er_reset_tagfifo(struct mga_device *mdev)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun static uint32_t RESET_FLAG = 0x00200000; /* undocumented magic value */
1259*4882a593Smuzhiyun u32 memctl;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun memctl = RREG32(MGAREG_MEMCTL);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun memctl |= RESET_FLAG;
1264*4882a593Smuzhiyun WREG32(MGAREG_MEMCTL, memctl);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun udelay(1000);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun memctl &= ~RESET_FLAG;
1269*4882a593Smuzhiyun WREG32(MGAREG_MEMCTL, memctl);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
mgag200_g200se_set_hiprilvl(struct mga_device * mdev,const struct drm_display_mode * mode,const struct drm_framebuffer * fb)1272*4882a593Smuzhiyun static void mgag200_g200se_set_hiprilvl(struct mga_device *mdev,
1273*4882a593Smuzhiyun const struct drm_display_mode *mode,
1274*4882a593Smuzhiyun const struct drm_framebuffer *fb)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun u32 unique_rev_id = mdev->model.g200se.unique_rev_id;
1277*4882a593Smuzhiyun unsigned int hiprilvl;
1278*4882a593Smuzhiyun u8 crtcext6;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun if (unique_rev_id >= 0x04) {
1281*4882a593Smuzhiyun hiprilvl = 0;
1282*4882a593Smuzhiyun } else if (unique_rev_id >= 0x02) {
1283*4882a593Smuzhiyun unsigned int bpp;
1284*4882a593Smuzhiyun unsigned long mb;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun if (fb->format->cpp[0] * 8 > 16)
1287*4882a593Smuzhiyun bpp = 32;
1288*4882a593Smuzhiyun else if (fb->format->cpp[0] * 8 > 8)
1289*4882a593Smuzhiyun bpp = 16;
1290*4882a593Smuzhiyun else
1291*4882a593Smuzhiyun bpp = 8;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun mb = (mode->clock * bpp) / 1000;
1294*4882a593Smuzhiyun if (mb > 3100)
1295*4882a593Smuzhiyun hiprilvl = 0;
1296*4882a593Smuzhiyun else if (mb > 2600)
1297*4882a593Smuzhiyun hiprilvl = 1;
1298*4882a593Smuzhiyun else if (mb > 1900)
1299*4882a593Smuzhiyun hiprilvl = 2;
1300*4882a593Smuzhiyun else if (mb > 1160)
1301*4882a593Smuzhiyun hiprilvl = 3;
1302*4882a593Smuzhiyun else if (mb > 440)
1303*4882a593Smuzhiyun hiprilvl = 4;
1304*4882a593Smuzhiyun else
1305*4882a593Smuzhiyun hiprilvl = 5;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun } else if (unique_rev_id >= 0x01) {
1308*4882a593Smuzhiyun hiprilvl = 3;
1309*4882a593Smuzhiyun } else {
1310*4882a593Smuzhiyun hiprilvl = 4;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun crtcext6 = hiprilvl; /* implicitly sets maxhipri to 0 */
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun WREG_ECRT(0x06, crtcext6);
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
mgag200_g200ev_set_hiprilvl(struct mga_device * mdev)1318*4882a593Smuzhiyun static void mgag200_g200ev_set_hiprilvl(struct mga_device *mdev)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun WREG_ECRT(0x06, 0x00);
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
mgag200_enable_display(struct mga_device * mdev)1323*4882a593Smuzhiyun static void mgag200_enable_display(struct mga_device *mdev)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun u8 seq0, seq1, crtcext1;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun RREG_SEQ(0x00, seq0);
1328*4882a593Smuzhiyun seq0 |= MGAREG_SEQ0_SYNCRST |
1329*4882a593Smuzhiyun MGAREG_SEQ0_ASYNCRST;
1330*4882a593Smuzhiyun WREG_SEQ(0x00, seq0);
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun /*
1333*4882a593Smuzhiyun * TODO: replace busy waiting with vblank IRQ; put
1334*4882a593Smuzhiyun * msleep(50) before changing SCROFF
1335*4882a593Smuzhiyun */
1336*4882a593Smuzhiyun mga_wait_vsync(mdev);
1337*4882a593Smuzhiyun mga_wait_busy(mdev);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun RREG_SEQ(0x01, seq1);
1340*4882a593Smuzhiyun seq1 &= ~MGAREG_SEQ1_SCROFF;
1341*4882a593Smuzhiyun WREG_SEQ(0x01, seq1);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun msleep(20);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun RREG_ECRT(0x01, crtcext1);
1346*4882a593Smuzhiyun crtcext1 &= ~MGAREG_CRTCEXT1_VSYNCOFF;
1347*4882a593Smuzhiyun crtcext1 &= ~MGAREG_CRTCEXT1_HSYNCOFF;
1348*4882a593Smuzhiyun WREG_ECRT(0x01, crtcext1);
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
mgag200_disable_display(struct mga_device * mdev)1351*4882a593Smuzhiyun static void mgag200_disable_display(struct mga_device *mdev)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun u8 seq0, seq1, crtcext1;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun RREG_SEQ(0x00, seq0);
1356*4882a593Smuzhiyun seq0 &= ~MGAREG_SEQ0_SYNCRST;
1357*4882a593Smuzhiyun WREG_SEQ(0x00, seq0);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /*
1360*4882a593Smuzhiyun * TODO: replace busy waiting with vblank IRQ; put
1361*4882a593Smuzhiyun * msleep(50) before changing SCROFF
1362*4882a593Smuzhiyun */
1363*4882a593Smuzhiyun mga_wait_vsync(mdev);
1364*4882a593Smuzhiyun mga_wait_busy(mdev);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun RREG_SEQ(0x01, seq1);
1367*4882a593Smuzhiyun seq1 |= MGAREG_SEQ1_SCROFF;
1368*4882a593Smuzhiyun WREG_SEQ(0x01, seq1);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun msleep(20);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun RREG_ECRT(0x01, crtcext1);
1373*4882a593Smuzhiyun crtcext1 |= MGAREG_CRTCEXT1_VSYNCOFF |
1374*4882a593Smuzhiyun MGAREG_CRTCEXT1_HSYNCOFF;
1375*4882a593Smuzhiyun WREG_ECRT(0x01, crtcext1);
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /*
1379*4882a593Smuzhiyun * Connector
1380*4882a593Smuzhiyun */
1381*4882a593Smuzhiyun
mga_vga_get_modes(struct drm_connector * connector)1382*4882a593Smuzhiyun static int mga_vga_get_modes(struct drm_connector *connector)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun struct mga_connector *mga_connector = to_mga_connector(connector);
1385*4882a593Smuzhiyun struct edid *edid;
1386*4882a593Smuzhiyun int ret = 0;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun edid = drm_get_edid(connector, &mga_connector->i2c->adapter);
1389*4882a593Smuzhiyun if (edid) {
1390*4882a593Smuzhiyun drm_connector_update_edid_property(connector, edid);
1391*4882a593Smuzhiyun ret = drm_add_edid_modes(connector, edid);
1392*4882a593Smuzhiyun kfree(edid);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun return ret;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
mga_vga_calculate_mode_bandwidth(struct drm_display_mode * mode,int bits_per_pixel)1397*4882a593Smuzhiyun static uint32_t mga_vga_calculate_mode_bandwidth(struct drm_display_mode *mode,
1398*4882a593Smuzhiyun int bits_per_pixel)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun uint32_t total_area, divisor;
1401*4882a593Smuzhiyun uint64_t active_area, pixels_per_second, bandwidth;
1402*4882a593Smuzhiyun uint64_t bytes_per_pixel = (bits_per_pixel + 7) / 8;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun divisor = 1024;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (!mode->htotal || !mode->vtotal || !mode->clock)
1407*4882a593Smuzhiyun return 0;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun active_area = mode->hdisplay * mode->vdisplay;
1410*4882a593Smuzhiyun total_area = mode->htotal * mode->vtotal;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun pixels_per_second = active_area * mode->clock * 1000;
1413*4882a593Smuzhiyun do_div(pixels_per_second, total_area);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun bandwidth = pixels_per_second * bytes_per_pixel * 100;
1416*4882a593Smuzhiyun do_div(bandwidth, divisor);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun return (uint32_t)(bandwidth);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun #define MODE_BANDWIDTH MODE_BAD
1422*4882a593Smuzhiyun
mga_vga_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1423*4882a593Smuzhiyun static enum drm_mode_status mga_vga_mode_valid(struct drm_connector *connector,
1424*4882a593Smuzhiyun struct drm_display_mode *mode)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun struct drm_device *dev = connector->dev;
1427*4882a593Smuzhiyun struct mga_device *mdev = to_mga_device(dev);
1428*4882a593Smuzhiyun int bpp = 32;
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun if (IS_G200_SE(mdev)) {
1431*4882a593Smuzhiyun u32 unique_rev_id = mdev->model.g200se.unique_rev_id;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun if (unique_rev_id == 0x01) {
1434*4882a593Smuzhiyun if (mode->hdisplay > 1600)
1435*4882a593Smuzhiyun return MODE_VIRTUAL_X;
1436*4882a593Smuzhiyun if (mode->vdisplay > 1200)
1437*4882a593Smuzhiyun return MODE_VIRTUAL_Y;
1438*4882a593Smuzhiyun if (mga_vga_calculate_mode_bandwidth(mode, bpp)
1439*4882a593Smuzhiyun > (24400 * 1024))
1440*4882a593Smuzhiyun return MODE_BANDWIDTH;
1441*4882a593Smuzhiyun } else if (unique_rev_id == 0x02) {
1442*4882a593Smuzhiyun if (mode->hdisplay > 1920)
1443*4882a593Smuzhiyun return MODE_VIRTUAL_X;
1444*4882a593Smuzhiyun if (mode->vdisplay > 1200)
1445*4882a593Smuzhiyun return MODE_VIRTUAL_Y;
1446*4882a593Smuzhiyun if (mga_vga_calculate_mode_bandwidth(mode, bpp)
1447*4882a593Smuzhiyun > (30100 * 1024))
1448*4882a593Smuzhiyun return MODE_BANDWIDTH;
1449*4882a593Smuzhiyun } else {
1450*4882a593Smuzhiyun if (mga_vga_calculate_mode_bandwidth(mode, bpp)
1451*4882a593Smuzhiyun > (55000 * 1024))
1452*4882a593Smuzhiyun return MODE_BANDWIDTH;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun } else if (mdev->type == G200_WB) {
1455*4882a593Smuzhiyun if (mode->hdisplay > 1280)
1456*4882a593Smuzhiyun return MODE_VIRTUAL_X;
1457*4882a593Smuzhiyun if (mode->vdisplay > 1024)
1458*4882a593Smuzhiyun return MODE_VIRTUAL_Y;
1459*4882a593Smuzhiyun if (mga_vga_calculate_mode_bandwidth(mode, bpp) >
1460*4882a593Smuzhiyun (31877 * 1024))
1461*4882a593Smuzhiyun return MODE_BANDWIDTH;
1462*4882a593Smuzhiyun } else if (mdev->type == G200_EV &&
1463*4882a593Smuzhiyun (mga_vga_calculate_mode_bandwidth(mode, bpp)
1464*4882a593Smuzhiyun > (32700 * 1024))) {
1465*4882a593Smuzhiyun return MODE_BANDWIDTH;
1466*4882a593Smuzhiyun } else if (mdev->type == G200_EH &&
1467*4882a593Smuzhiyun (mga_vga_calculate_mode_bandwidth(mode, bpp)
1468*4882a593Smuzhiyun > (37500 * 1024))) {
1469*4882a593Smuzhiyun return MODE_BANDWIDTH;
1470*4882a593Smuzhiyun } else if (mdev->type == G200_ER &&
1471*4882a593Smuzhiyun (mga_vga_calculate_mode_bandwidth(mode,
1472*4882a593Smuzhiyun bpp) > (55000 * 1024))) {
1473*4882a593Smuzhiyun return MODE_BANDWIDTH;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun if ((mode->hdisplay % 8) != 0 || (mode->hsync_start % 8) != 0 ||
1477*4882a593Smuzhiyun (mode->hsync_end % 8) != 0 || (mode->htotal % 8) != 0) {
1478*4882a593Smuzhiyun return MODE_H_ILLEGAL;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (mode->crtc_hdisplay > 2048 || mode->crtc_hsync_start > 4096 ||
1482*4882a593Smuzhiyun mode->crtc_hsync_end > 4096 || mode->crtc_htotal > 4096 ||
1483*4882a593Smuzhiyun mode->crtc_vdisplay > 2048 || mode->crtc_vsync_start > 4096 ||
1484*4882a593Smuzhiyun mode->crtc_vsync_end > 4096 || mode->crtc_vtotal > 4096) {
1485*4882a593Smuzhiyun return MODE_BAD;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /* Validate the mode input by the user */
1489*4882a593Smuzhiyun if (connector->cmdline_mode.specified) {
1490*4882a593Smuzhiyun if (connector->cmdline_mode.bpp_specified)
1491*4882a593Smuzhiyun bpp = connector->cmdline_mode.bpp;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun if ((mode->hdisplay * mode->vdisplay * (bpp/8)) > mdev->vram_fb_available) {
1495*4882a593Smuzhiyun if (connector->cmdline_mode.specified)
1496*4882a593Smuzhiyun connector->cmdline_mode.specified = false;
1497*4882a593Smuzhiyun return MODE_BAD;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun return MODE_OK;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
mga_connector_destroy(struct drm_connector * connector)1503*4882a593Smuzhiyun static void mga_connector_destroy(struct drm_connector *connector)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun struct mga_connector *mga_connector = to_mga_connector(connector);
1506*4882a593Smuzhiyun mgag200_i2c_destroy(mga_connector->i2c);
1507*4882a593Smuzhiyun drm_connector_cleanup(connector);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun static const struct drm_connector_helper_funcs mga_vga_connector_helper_funcs = {
1511*4882a593Smuzhiyun .get_modes = mga_vga_get_modes,
1512*4882a593Smuzhiyun .mode_valid = mga_vga_mode_valid,
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun static const struct drm_connector_funcs mga_vga_connector_funcs = {
1516*4882a593Smuzhiyun .reset = drm_atomic_helper_connector_reset,
1517*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
1518*4882a593Smuzhiyun .destroy = mga_connector_destroy,
1519*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1520*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun
mgag200_vga_connector_init(struct mga_device * mdev)1523*4882a593Smuzhiyun static int mgag200_vga_connector_init(struct mga_device *mdev)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun struct drm_device *dev = &mdev->base;
1526*4882a593Smuzhiyun struct mga_connector *mconnector = &mdev->connector;
1527*4882a593Smuzhiyun struct drm_connector *connector = &mconnector->base;
1528*4882a593Smuzhiyun struct mga_i2c_chan *i2c;
1529*4882a593Smuzhiyun int ret;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun i2c = mgag200_i2c_create(dev);
1532*4882a593Smuzhiyun if (!i2c)
1533*4882a593Smuzhiyun drm_warn(dev, "failed to add DDC bus\n");
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun ret = drm_connector_init_with_ddc(dev, connector,
1536*4882a593Smuzhiyun &mga_vga_connector_funcs,
1537*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA,
1538*4882a593Smuzhiyun &i2c->adapter);
1539*4882a593Smuzhiyun if (ret)
1540*4882a593Smuzhiyun goto err_mgag200_i2c_destroy;
1541*4882a593Smuzhiyun drm_connector_helper_add(connector, &mga_vga_connector_helper_funcs);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun mconnector->i2c = i2c;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun return 0;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun err_mgag200_i2c_destroy:
1548*4882a593Smuzhiyun mgag200_i2c_destroy(i2c);
1549*4882a593Smuzhiyun return ret;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun /*
1553*4882a593Smuzhiyun * Simple Display Pipe
1554*4882a593Smuzhiyun */
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun static enum drm_mode_status
mgag200_simple_display_pipe_mode_valid(struct drm_simple_display_pipe * pipe,const struct drm_display_mode * mode)1557*4882a593Smuzhiyun mgag200_simple_display_pipe_mode_valid(struct drm_simple_display_pipe *pipe,
1558*4882a593Smuzhiyun const struct drm_display_mode *mode)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun return MODE_OK;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun static void
mgag200_handle_damage(struct mga_device * mdev,struct drm_framebuffer * fb,struct drm_rect * clip)1564*4882a593Smuzhiyun mgag200_handle_damage(struct mga_device *mdev, struct drm_framebuffer *fb,
1565*4882a593Smuzhiyun struct drm_rect *clip)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun struct drm_device *dev = &mdev->base;
1568*4882a593Smuzhiyun void *vmap;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun vmap = drm_gem_shmem_vmap(fb->obj[0]);
1571*4882a593Smuzhiyun if (drm_WARN_ON(dev, !vmap))
1572*4882a593Smuzhiyun return; /* BUG: SHMEM BO should always be vmapped */
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun drm_fb_memcpy_dstclip(mdev->vram, vmap, fb, clip);
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun drm_gem_shmem_vunmap(fb->obj[0], vmap);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /* Always scanout image at VRAM offset 0 */
1579*4882a593Smuzhiyun mgag200_set_startadd(mdev, (u32)0);
1580*4882a593Smuzhiyun mgag200_set_offset(mdev, fb);
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun static void
mgag200_simple_display_pipe_enable(struct drm_simple_display_pipe * pipe,struct drm_crtc_state * crtc_state,struct drm_plane_state * plane_state)1584*4882a593Smuzhiyun mgag200_simple_display_pipe_enable(struct drm_simple_display_pipe *pipe,
1585*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
1586*4882a593Smuzhiyun struct drm_plane_state *plane_state)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
1589*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
1590*4882a593Smuzhiyun struct mga_device *mdev = to_mga_device(dev);
1591*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
1592*4882a593Smuzhiyun struct drm_framebuffer *fb = plane_state->fb;
1593*4882a593Smuzhiyun struct drm_rect fullscreen = {
1594*4882a593Smuzhiyun .x1 = 0,
1595*4882a593Smuzhiyun .x2 = fb->width,
1596*4882a593Smuzhiyun .y1 = 0,
1597*4882a593Smuzhiyun .y2 = fb->height,
1598*4882a593Smuzhiyun };
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun if (mdev->type == G200_WB || mdev->type == G200_EW3)
1601*4882a593Smuzhiyun mgag200_g200wb_hold_bmc(mdev);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun mgag200_set_format_regs(mdev, fb);
1604*4882a593Smuzhiyun mgag200_set_mode_regs(mdev, adjusted_mode);
1605*4882a593Smuzhiyun mgag200_crtc_set_plls(mdev, adjusted_mode->clock);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun if (mdev->type == G200_ER)
1608*4882a593Smuzhiyun mgag200_g200er_reset_tagfifo(mdev);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun if (IS_G200_SE(mdev))
1611*4882a593Smuzhiyun mgag200_g200se_set_hiprilvl(mdev, adjusted_mode, fb);
1612*4882a593Smuzhiyun else if (mdev->type == G200_EV)
1613*4882a593Smuzhiyun mgag200_g200ev_set_hiprilvl(mdev);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun if (mdev->type == G200_WB || mdev->type == G200_EW3)
1616*4882a593Smuzhiyun mgag200_g200wb_release_bmc(mdev);
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun mga_crtc_load_lut(crtc);
1619*4882a593Smuzhiyun mgag200_enable_display(mdev);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun mgag200_handle_damage(mdev, fb, &fullscreen);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun static void
mgag200_simple_display_pipe_disable(struct drm_simple_display_pipe * pipe)1625*4882a593Smuzhiyun mgag200_simple_display_pipe_disable(struct drm_simple_display_pipe *pipe)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
1628*4882a593Smuzhiyun struct mga_device *mdev = to_mga_device(crtc->dev);
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun mgag200_disable_display(mdev);
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun static int
mgag200_simple_display_pipe_check(struct drm_simple_display_pipe * pipe,struct drm_plane_state * plane_state,struct drm_crtc_state * crtc_state)1634*4882a593Smuzhiyun mgag200_simple_display_pipe_check(struct drm_simple_display_pipe *pipe,
1635*4882a593Smuzhiyun struct drm_plane_state *plane_state,
1636*4882a593Smuzhiyun struct drm_crtc_state *crtc_state)
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun struct drm_plane *plane = plane_state->plane;
1639*4882a593Smuzhiyun struct drm_framebuffer *new_fb = plane_state->fb;
1640*4882a593Smuzhiyun struct drm_framebuffer *fb = NULL;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun if (!new_fb)
1643*4882a593Smuzhiyun return 0;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun if (plane->state)
1646*4882a593Smuzhiyun fb = plane->state->fb;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun if (!fb || (fb->format != new_fb->format))
1649*4882a593Smuzhiyun crtc_state->mode_changed = true; /* update PLL settings */
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun return 0;
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static void
mgag200_simple_display_pipe_update(struct drm_simple_display_pipe * pipe,struct drm_plane_state * old_state)1655*4882a593Smuzhiyun mgag200_simple_display_pipe_update(struct drm_simple_display_pipe *pipe,
1656*4882a593Smuzhiyun struct drm_plane_state *old_state)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun struct drm_plane *plane = &pipe->plane;
1659*4882a593Smuzhiyun struct drm_device *dev = plane->dev;
1660*4882a593Smuzhiyun struct mga_device *mdev = to_mga_device(dev);
1661*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
1662*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
1663*4882a593Smuzhiyun struct drm_rect damage;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun if (!fb)
1666*4882a593Smuzhiyun return;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun if (drm_atomic_helper_damage_merged(old_state, state, &damage))
1669*4882a593Smuzhiyun mgag200_handle_damage(mdev, fb, &damage);
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun static const struct drm_simple_display_pipe_funcs
1673*4882a593Smuzhiyun mgag200_simple_display_pipe_funcs = {
1674*4882a593Smuzhiyun .mode_valid = mgag200_simple_display_pipe_mode_valid,
1675*4882a593Smuzhiyun .enable = mgag200_simple_display_pipe_enable,
1676*4882a593Smuzhiyun .disable = mgag200_simple_display_pipe_disable,
1677*4882a593Smuzhiyun .check = mgag200_simple_display_pipe_check,
1678*4882a593Smuzhiyun .update = mgag200_simple_display_pipe_update,
1679*4882a593Smuzhiyun .prepare_fb = drm_gem_fb_simple_display_pipe_prepare_fb,
1680*4882a593Smuzhiyun };
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun static const uint32_t mgag200_simple_display_pipe_formats[] = {
1683*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
1684*4882a593Smuzhiyun DRM_FORMAT_RGB565,
1685*4882a593Smuzhiyun DRM_FORMAT_RGB888,
1686*4882a593Smuzhiyun };
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun static const uint64_t mgag200_simple_display_pipe_fmtmods[] = {
1689*4882a593Smuzhiyun DRM_FORMAT_MOD_LINEAR,
1690*4882a593Smuzhiyun DRM_FORMAT_MOD_INVALID
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /*
1694*4882a593Smuzhiyun * Mode config
1695*4882a593Smuzhiyun */
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun static const struct drm_mode_config_funcs mgag200_mode_config_funcs = {
1698*4882a593Smuzhiyun .fb_create = drm_gem_fb_create_with_dirty,
1699*4882a593Smuzhiyun .atomic_check = drm_atomic_helper_check,
1700*4882a593Smuzhiyun .atomic_commit = drm_atomic_helper_commit,
1701*4882a593Smuzhiyun };
1702*4882a593Smuzhiyun
mgag200_preferred_depth(struct mga_device * mdev)1703*4882a593Smuzhiyun static unsigned int mgag200_preferred_depth(struct mga_device *mdev)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun if (IS_G200_SE(mdev) && mdev->vram_fb_available < (2048*1024))
1706*4882a593Smuzhiyun return 16;
1707*4882a593Smuzhiyun else
1708*4882a593Smuzhiyun return 32;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
mgag200_modeset_init(struct mga_device * mdev)1711*4882a593Smuzhiyun int mgag200_modeset_init(struct mga_device *mdev)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun struct drm_device *dev = &mdev->base;
1714*4882a593Smuzhiyun struct drm_connector *connector = &mdev->connector.base;
1715*4882a593Smuzhiyun struct drm_simple_display_pipe *pipe = &mdev->display_pipe;
1716*4882a593Smuzhiyun size_t format_count = ARRAY_SIZE(mgag200_simple_display_pipe_formats);
1717*4882a593Smuzhiyun int ret;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun mdev->bpp_shifts[0] = 0;
1720*4882a593Smuzhiyun mdev->bpp_shifts[1] = 1;
1721*4882a593Smuzhiyun mdev->bpp_shifts[2] = 0;
1722*4882a593Smuzhiyun mdev->bpp_shifts[3] = 2;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun mgag200_init_regs(mdev);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun ret = drmm_mode_config_init(dev);
1727*4882a593Smuzhiyun if (ret) {
1728*4882a593Smuzhiyun drm_err(dev, "drmm_mode_config_init() failed, error %d\n",
1729*4882a593Smuzhiyun ret);
1730*4882a593Smuzhiyun return ret;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun dev->mode_config.max_width = MGAG200_MAX_FB_WIDTH;
1734*4882a593Smuzhiyun dev->mode_config.max_height = MGAG200_MAX_FB_HEIGHT;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun dev->mode_config.preferred_depth = mgag200_preferred_depth(mdev);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun dev->mode_config.fb_base = mdev->mc.vram_base;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun dev->mode_config.funcs = &mgag200_mode_config_funcs;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun ret = mgag200_vga_connector_init(mdev);
1743*4882a593Smuzhiyun if (ret) {
1744*4882a593Smuzhiyun drm_err(dev,
1745*4882a593Smuzhiyun "mgag200_vga_connector_init() failed, error %d\n",
1746*4882a593Smuzhiyun ret);
1747*4882a593Smuzhiyun return ret;
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun ret = drm_simple_display_pipe_init(dev, pipe,
1751*4882a593Smuzhiyun &mgag200_simple_display_pipe_funcs,
1752*4882a593Smuzhiyun mgag200_simple_display_pipe_formats,
1753*4882a593Smuzhiyun format_count,
1754*4882a593Smuzhiyun mgag200_simple_display_pipe_fmtmods,
1755*4882a593Smuzhiyun connector);
1756*4882a593Smuzhiyun if (ret) {
1757*4882a593Smuzhiyun drm_err(dev,
1758*4882a593Smuzhiyun "drm_simple_display_pipe_init() failed, error %d\n",
1759*4882a593Smuzhiyun ret);
1760*4882a593Smuzhiyun return ret;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun /* FIXME: legacy gamma tables; convert to CRTC state */
1764*4882a593Smuzhiyun drm_mode_crtc_set_gamma_size(&pipe->crtc, MGAG200_LUT_SIZE);
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun drm_mode_config_reset(dev);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun return 0;
1769*4882a593Smuzhiyun }
1770